]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/qcom_scm.h
seccomp: Move speculation migitation control to arch code
[mirror_ubuntu-artful-kernel.git] / include / linux / qcom_scm.h
CommitLineData
9626b699 1/* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
2ce76a6a 2 * Copyright (C) 2015 Linaro Ltd.
2a1eb58a 3 *
3162aa2f
DB
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
2a1eb58a 7 *
3162aa2f
DB
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
2a1eb58a 12 */
4de43476
KG
13#ifndef __QCOM_SCM_H
14#define __QCOM_SCM_H
2a1eb58a 15
e1279912
SV
16#define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
17#define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
18#define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
9626b699 19#define QCOM_SCM_HDCP_MAX_REQ_CNT 5
20
21struct qcom_scm_hdcp_req {
22 u32 addr;
23 u32 val;
24};
25
e1279912
SV
26#if IS_ENABLED(CONFIG_QCOM_SCM)
27extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
28extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
2d3c277c 29extern bool qcom_scm_is_available(void);
9626b699 30extern bool qcom_scm_hdcp_available(void);
31extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
e1279912 32 u32 *resp);
f01e90fe
BA
33extern bool qcom_scm_pas_supported(u32 peripheral);
34extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
e1279912 35 size_t size);
f01e90fe 36extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
e1279912 37 phys_addr_t size);
f01e90fe
BA
38extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
39extern int qcom_scm_pas_shutdown(u32 peripheral);
767b0235 40extern void qcom_scm_cpu_power_down(u32 flags);
4de43476 41extern u32 qcom_scm_get_version(void);
a811b420 42extern int qcom_scm_set_remote_state(u32 state, u32 id);
a2c680c6 43extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
b182cc4d
SV
44extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
45extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
e1279912
SV
46#else
47static inline
48int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus)
49{
50 return -ENODEV;
51}
52static inline
53int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus)
54{
55 return -ENODEV;
56}
57static inline bool qcom_scm_is_available(void) { return false; }
58static inline bool qcom_scm_hdcp_available(void) { return false; }
59static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
60 u32 *resp) { return -ENODEV; }
61static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
62static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
63 size_t size) { return -ENODEV; }
64static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
65 phys_addr_t size) { return -ENODEV; }
66static inline int
67qcom_scm_pas_auth_and_reset(u32 peripheral) { return -ENODEV; }
68static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
69static inline void qcom_scm_cpu_power_down(u32 flags) {}
70static inline u32 qcom_scm_get_version(void) { return 0; }
a811b420
AG
71static inline u32
72qcom_scm_set_remote_state(u32 state,u32 id) { return -ENODEV; }
a2c680c6 73static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare) { return -ENODEV; }
b182cc4d
SV
74static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size) { return -ENODEV; }
75static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) { return -ENODEV; }
e1279912 76#endif
2a1eb58a 77#endif