]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/serial_core.h
serial: replace the state mutex with the tty port mutex
[mirror_ubuntu-zesty-kernel.git] / include / linux / serial_core.h
CommitLineData
1da177e4
LT
1/*
2 * linux/drivers/char/serial_core.h
3 *
4 * Copyright (C) 2000 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef LINUX_SERIAL_CORE_H
21#define LINUX_SERIAL_CORE_H
22
ccce6deb
AC
23#include <linux/serial.h>
24
1da177e4
LT
25/*
26 * The type definitions. These are from Ted Ts'o's serial.h
27 */
28#define PORT_UNKNOWN 0
29#define PORT_8250 1
30#define PORT_16450 2
31#define PORT_16550 3
32#define PORT_16550A 4
33#define PORT_CIRRUS 5
34#define PORT_16650 6
35#define PORT_16650V2 7
36#define PORT_16750 8
37#define PORT_STARTECH 9
38#define PORT_16C950 10
39#define PORT_16654 11
40#define PORT_16850 12
41#define PORT_RSA 13
42#define PORT_NS16550A 14
43#define PORT_XSCALE 15
bd71c182 44#define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */
6b06f191 45#define PORT_OCTEON 17 /* Cavium OCTEON internal UART */
08e0992f
FF
46#define PORT_AR7 18 /* Texas Instruments AR7 internal UART */
47#define PORT_MAX_8250 18 /* max port ID */
1da177e4
LT
48
49/*
50 * ARM specific type numbers. These are not currently guaranteed
51 * to be implemented, and will change in the future. These are
52 * separate so any additions to the old serial.c that occur before
53 * we are merged can be easily merged here.
54 */
55#define PORT_PXA 31
56#define PORT_AMBA 32
57#define PORT_CLPS711X 33
58#define PORT_SA1100 34
59#define PORT_UART00 35
60#define PORT_21285 37
61
62/* Sparc type numbers. */
63#define PORT_SUNZILOG 38
64#define PORT_SUNSAB 39
65
8b4a4080
MR
66/* DEC */
67#define PORT_DZ 46
68#define PORT_ZS 47
1da177e4
LT
69
70/* Parisc type numbers. */
71#define PORT_MUX 48
72
9ab4f88b
HS
73/* Atmel AT91 / AT32 SoC */
74#define PORT_ATMEL 49
1e6c9c28 75
1da177e4
LT
76/* Macintosh Zilog type numbers */
77#define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */
78#define PORT_PMAC_ZILOG 51
79
80/* SH-SCI */
81#define PORT_SCI 52
82#define PORT_SCIF 53
83#define PORT_IRDA 54
84
85/* Samsung S3C2410 SoC and derivatives thereof */
86#define PORT_S3C2410 55
87
88/* SGI IP22 aka Indy / Challenge S / Indigo 2 */
89#define PORT_IP22ZILOG 56
90
91/* Sharp LH7a40x -- an ARM9 SoC series */
92#define PORT_LH7A40X 57
93
94/* PPC CPM type number */
95#define PORT_CPM 58
96
97/* MPC52xx type numbers */
98#define PORT_MPC52xx 59
99
100/* IBM icom */
101#define PORT_ICOM 60
102
103/* Samsung S3C2440 SoC */
104#define PORT_S3C2440 61
105
106/* Motorola i.MX SoC */
107#define PORT_IMX 62
108
109/* Marvell MPSC */
110#define PORT_MPSC 63
111
112/* TXX9 type number */
e5c2d749 113#define PORT_TXX9 64
1da177e4
LT
114
115/* NEC VR4100 series SIU/DSIU */
116#define PORT_VR41XX_SIU 65
117#define PORT_VR41XX_DSIU 66
118
119/* Samsung S3C2400 SoC */
120#define PORT_S3C2400 67
121
122/* M32R SIO */
123#define PORT_M32R_SIO 68
124
125/*Digi jsm */
913ade51
RK
126#define PORT_JSM 69
127
e6fa0ba3 128#define PORT_PNX8XXX 70
1da177e4 129
f5417612
SH
130/* Hilscher netx */
131#define PORT_NETX 71
132
02fd473b
DM
133/* SUN4V Hypervisor Console */
134#define PORT_SUNHV 72
135
73e55cb3
BD
136#define PORT_S3C2412 73
137
238b8721
PK
138/* Xilinx uartlite */
139#define PORT_UARTLITE 74
73e55cb3 140
194de561
BW
141/* Blackfin bf5xx */
142#define PORT_BFIN 75
143
2c7ee6ab
AV
144/* Micrel KS8695 */
145#define PORT_KS8695 76
146
b45d5279
MR
147/* Broadcom SB1250, etc. SOC */
148#define PORT_SB1250_DUART 77
149
f0c15f48
GU
150/* Freescale ColdFire */
151#define PORT_MCF 78
152
2f351741
BW
153/* Blackfin SPORT */
154#define PORT_BFIN_SPORT 79
2c7ee6ab 155
ef3d5347
DH
156/* MN10300 on-chip UART numbers */
157#define PORT_MN10300 80
158#define PORT_MN10300_CTS 81
159
2f351741
BW
160#define PORT_SC26XX 82
161
1a22f08d
YS
162/* SH-SCI */
163#define PORT_SCIFA 83
164
b690ace5
BD
165#define PORT_S3C6400 84
166
5886188d
BK
167/* NWPSERIAL */
168#define PORT_NWPSERIAL 85
169
1dcb884c
CP
170/* MAX3100 */
171#define PORT_MAX3100 86
172
34aec591
RR
173/* Timberdale UART */
174#define PORT_TIMBUART 87
175
04896a77
RL
176/* Qualcomm MSM SoCs */
177#define PORT_MSM 88
178
1da177e4
LT
179#ifdef __KERNEL__
180
661f83a6 181#include <linux/compiler.h>
1da177e4
LT
182#include <linux/interrupt.h>
183#include <linux/circ_buf.h>
184#include <linux/spinlock.h>
185#include <linux/sched.h>
186#include <linux/tty.h>
e2862f6a 187#include <linux/mutex.h>
b11115c1 188#include <linux/sysrq.h>
1da177e4
LT
189
190struct uart_port;
1da177e4
LT
191struct serial_struct;
192struct device;
193
194/*
195 * This structure describes all the operations that can be
196 * done on the physical hardware.
197 */
198struct uart_ops {
199 unsigned int (*tx_empty)(struct uart_port *);
200 void (*set_mctrl)(struct uart_port *, unsigned int mctrl);
201 unsigned int (*get_mctrl)(struct uart_port *);
b129a8cc
RK
202 void (*stop_tx)(struct uart_port *);
203 void (*start_tx)(struct uart_port *);
1da177e4
LT
204 void (*send_xchar)(struct uart_port *, char ch);
205 void (*stop_rx)(struct uart_port *);
206 void (*enable_ms)(struct uart_port *);
207 void (*break_ctl)(struct uart_port *, int ctl);
208 int (*startup)(struct uart_port *);
209 void (*shutdown)(struct uart_port *);
6bb0e3a5 210 void (*flush_buffer)(struct uart_port *);
606d099c
AC
211 void (*set_termios)(struct uart_port *, struct ktermios *new,
212 struct ktermios *old);
64e9159f 213 void (*set_ldisc)(struct uart_port *);
1da177e4
LT
214 void (*pm)(struct uart_port *, unsigned int state,
215 unsigned int oldstate);
216 int (*set_wake)(struct uart_port *, unsigned int state);
217
218 /*
219 * Return a string describing the type of the port
220 */
221 const char *(*type)(struct uart_port *);
222
223 /*
224 * Release IO and memory resources used by the port.
225 * This includes iounmap if necessary.
226 */
227 void (*release_port)(struct uart_port *);
228
229 /*
230 * Request IO and memory resources used by the port.
231 * This includes iomapping the port if necessary.
232 */
233 int (*request_port)(struct uart_port *);
234 void (*config_port)(struct uart_port *, int);
235 int (*verify_port)(struct uart_port *, struct serial_struct *);
236 int (*ioctl)(struct uart_port *, unsigned int, unsigned long);
f2d937f3
JW
237#ifdef CONFIG_CONSOLE_POLL
238 void (*poll_put_char)(struct uart_port *, unsigned char);
239 int (*poll_get_char)(struct uart_port *);
240#endif
1da177e4
LT
241};
242
243#define UART_CONFIG_TYPE (1 << 0)
244#define UART_CONFIG_IRQ (1 << 1)
245
246struct uart_icount {
247 __u32 cts;
248 __u32 dsr;
249 __u32 rng;
250 __u32 dcd;
251 __u32 rx;
252 __u32 tx;
253 __u32 frame;
254 __u32 overrun;
255 __u32 parity;
256 __u32 brk;
257 __u32 buf_overrun;
258};
259
0077d45e
RK
260typedef unsigned int __bitwise__ upf_t;
261
1da177e4
LT
262struct uart_port {
263 spinlock_t lock; /* port lock */
0c8946d9 264 unsigned long iobase; /* in/out[bwl] */
1da177e4 265 unsigned char __iomem *membase; /* read/write[bwl] */
7d6a07d1
DD
266 unsigned int (*serial_in)(struct uart_port *, int);
267 void (*serial_out)(struct uart_port *, int, int);
1da177e4 268 unsigned int irq; /* irq number */
1c2f0493 269 unsigned long irqflags; /* irq flags */
1da177e4 270 unsigned int uartclk; /* base uart clock */
947deee8 271 unsigned int fifosize; /* tx fifo size */
1da177e4
LT
272 unsigned char x_char; /* xon/xoff char */
273 unsigned char regshift; /* reg offset shift */
274 unsigned char iotype; /* io access style */
947deee8 275 unsigned char unused1;
1da177e4
LT
276
277#define UPIO_PORT (0)
278#define UPIO_HUB6 (1)
279#define UPIO_MEM (2)
280#define UPIO_MEM32 (3)
21c614a7 281#define UPIO_AU (4) /* Au1x00 type IO */
3be91ec7 282#define UPIO_TSI (5) /* Tsi108/109 type IO */
beab697a 283#define UPIO_DWAPB (6) /* DesignWare APB UART */
bd71c182 284#define UPIO_RM9000 (7) /* RM9000 type IO */
1da177e4
LT
285
286 unsigned int read_status_mask; /* driver specific */
287 unsigned int ignore_status_mask; /* driver specific */
ebd2c8f6 288 struct uart_state *state; /* pointer to parent state */
1da177e4
LT
289 struct uart_icount icount; /* statistics */
290
291 struct console *cons; /* struct console, if any */
06e82df0 292#if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(SUPPORT_SYSRQ)
1da177e4
LT
293 unsigned long sysrq; /* sysrq timeout */
294#endif
295
0077d45e
RK
296 upf_t flags;
297
298#define UPF_FOURPORT ((__force upf_t) (1 << 1))
299#define UPF_SAK ((__force upf_t) (1 << 2))
300#define UPF_SPD_MASK ((__force upf_t) (0x1030))
301#define UPF_SPD_HI ((__force upf_t) (0x0010))
302#define UPF_SPD_VHI ((__force upf_t) (0x0020))
303#define UPF_SPD_CUST ((__force upf_t) (0x0030))
304#define UPF_SPD_SHI ((__force upf_t) (0x1000))
305#define UPF_SPD_WARP ((__force upf_t) (0x1010))
306#define UPF_SKIP_TEST ((__force upf_t) (1 << 6))
307#define UPF_AUTO_IRQ ((__force upf_t) (1 << 7))
308#define UPF_HARDPPS_CD ((__force upf_t) (1 << 11))
309#define UPF_LOW_LATENCY ((__force upf_t) (1 << 13))
310#define UPF_BUGGY_UART ((__force upf_t) (1 << 14))
b6adea33 311#define UPF_NO_TXEN_TEST ((__force upf_t) (1 << 15))
0077d45e
RK
312#define UPF_MAGIC_MULTIPLIER ((__force upf_t) (1 << 16))
313#define UPF_CONS_FLOW ((__force upf_t) (1 << 23))
314#define UPF_SHARE_IRQ ((__force upf_t) (1 << 24))
8e23fcc8
DD
315/* The exact UART type is known and should not be probed. */
316#define UPF_FIXED_TYPE ((__force upf_t) (1 << 27))
0077d45e 317#define UPF_BOOT_AUTOCONF ((__force upf_t) (1 << 28))
abb4a239 318#define UPF_FIXED_PORT ((__force upf_t) (1 << 29))
68ac64cd 319#define UPF_DEAD ((__force upf_t) (1 << 30))
0077d45e
RK
320#define UPF_IOREMAP ((__force upf_t) (1 << 31))
321
322#define UPF_CHANGE_MASK ((__force upf_t) (0x17fff))
323#define UPF_USR_MASK ((__force upf_t) (UPF_SPD_MASK|UPF_LOW_LATENCY))
1da177e4
LT
324
325 unsigned int mctrl; /* current modem ctrl settings */
326 unsigned int timeout; /* character-based timeout */
327 unsigned int type; /* port type */
ba899dbc 328 const struct uart_ops *ops;
1da177e4
LT
329 unsigned int custom_divisor;
330 unsigned int line; /* port index */
4f640efb 331 resource_size_t mapbase; /* for ioremap */
1da177e4
LT
332 struct device *dev; /* parent device */
333 unsigned char hub6; /* this should be in the 8250 driver */
b3b708fa
GL
334 unsigned char suspended;
335 unsigned char unused[2];
beab697a 336 void *private_data; /* generic platform data pointer */
1da177e4
LT
337};
338
ebd2c8f6
AC
339/*
340 * This is the state information which is persistent across opens.
ebd2c8f6
AC
341 */
342struct uart_state {
df4f4dd4 343 struct tty_port port;
ebd2c8f6
AC
344
345#define USF_CLOSING_WAIT_INF (0)
346#define USF_CLOSING_WAIT_NONE (~0U)
347
ebd2c8f6 348 int pm_state;
1da177e4 349 struct circ_buf xmit;
1da177e4 350
1da177e4 351 struct tasklet_struct tlet;
1da177e4 352 wait_queue_head_t delta_msr_wait;
ebd2c8f6 353 struct uart_port *uart_port;
f751928e
AC
354};
355
356#define UART_XMIT_SIZE PAGE_SIZE
357
358
1da177e4
LT
359/* number of characters left in xmit buffer before we ask for more */
360#define WAKEUP_CHARS 256
361
362struct module;
363struct tty_driver;
364
365struct uart_driver {
366 struct module *owner;
367 const char *driver_name;
368 const char *dev_name;
1da177e4
LT
369 int major;
370 int minor;
371 int nr;
372 struct console *cons;
373
374 /*
375 * these are private; the low level driver should not
376 * touch these; they should be initialised to NULL
377 */
378 struct uart_state *state;
379 struct tty_driver *tty_driver;
380};
381
382void uart_write_wakeup(struct uart_port *port);
383
384/*
385 * Baud rate helpers.
386 */
387void uart_update_timeout(struct uart_port *port, unsigned int cflag,
388 unsigned int baud);
606d099c
AC
389unsigned int uart_get_baud_rate(struct uart_port *port, struct ktermios *termios,
390 struct ktermios *old, unsigned int min,
1da177e4
LT
391 unsigned int max);
392unsigned int uart_get_divisor(struct uart_port *port, unsigned int baud);
393
394/*
395 * Console helpers.
396 */
397struct uart_port *uart_get_console(struct uart_port *ports, int nr,
398 struct console *c);
399void uart_parse_options(char *options, int *baud, int *parity, int *bits,
400 int *flow);
401int uart_set_options(struct uart_port *port, struct console *co, int baud,
402 int parity, int bits, int flow);
403struct tty_driver *uart_console_device(struct console *co, int *index);
d358788f
RK
404void uart_console_write(struct uart_port *port, const char *s,
405 unsigned int count,
406 void (*putchar)(struct uart_port *, int));
1da177e4
LT
407
408/*
409 * Port/driver registration/removal
410 */
411int uart_register_driver(struct uart_driver *uart);
412void uart_unregister_driver(struct uart_driver *uart);
1da177e4
LT
413int uart_add_one_port(struct uart_driver *reg, struct uart_port *port);
414int uart_remove_one_port(struct uart_driver *reg, struct uart_port *port);
415int uart_match_port(struct uart_port *port1, struct uart_port *port2);
416
417/*
418 * Power Management
419 */
420int uart_suspend_port(struct uart_driver *reg, struct uart_port *port);
421int uart_resume_port(struct uart_driver *reg, struct uart_port *port);
422
423#define uart_circ_empty(circ) ((circ)->head == (circ)->tail)
424#define uart_circ_clear(circ) ((circ)->head = (circ)->tail = 0)
425
426#define uart_circ_chars_pending(circ) \
427 (CIRC_CNT((circ)->head, (circ)->tail, UART_XMIT_SIZE))
428
429#define uart_circ_chars_free(circ) \
430 (CIRC_SPACE((circ)->head, (circ)->tail, UART_XMIT_SIZE))
431
f751928e
AC
432static inline int uart_tx_stopped(struct uart_port *port)
433{
ebd2c8f6 434 struct tty_struct *tty = port->state->port.tty;
f751928e
AC
435 if(tty->stopped || tty->hw_stopped)
436 return 1;
437 return 0;
438}
1da177e4
LT
439
440/*
441 * The following are helper functions for the low level drivers.
442 */
1da177e4 443static inline int
7d12e780 444uart_handle_sysrq_char(struct uart_port *port, unsigned int ch)
1da177e4 445{
93c37f29 446#ifdef SUPPORT_SYSRQ
1da177e4
LT
447 if (port->sysrq) {
448 if (ch && time_before(jiffies, port->sysrq)) {
ebd2c8f6 449 handle_sysrq(ch, port->state->port.tty);
1da177e4
LT
450 port->sysrq = 0;
451 return 1;
452 }
453 port->sysrq = 0;
454 }
93c37f29 455#endif
1da177e4
LT
456 return 0;
457}
4e149184 458#ifndef SUPPORT_SYSRQ
7d12e780 459#define uart_handle_sysrq_char(port,ch) uart_handle_sysrq_char(port, 0)
4e149184 460#endif
1da177e4
LT
461
462/*
463 * We do the SysRQ and SAK checking like this...
464 */
465static inline int uart_handle_break(struct uart_port *port)
466{
ebd2c8f6 467 struct uart_state *state = port->state;
1da177e4
LT
468#ifdef SUPPORT_SYSRQ
469 if (port->cons && port->cons->index == port->line) {
470 if (!port->sysrq) {
471 port->sysrq = jiffies + HZ*5;
472 return 1;
473 }
474 port->sysrq = 0;
475 }
476#endif
27ae7a74 477 if (port->flags & UPF_SAK)
ebd2c8f6 478 do_SAK(state->port.tty);
1da177e4
LT
479 return 0;
480}
481
482/**
483 * uart_handle_dcd_change - handle a change of carrier detect state
484 * @port: uart_port structure for the open port
485 * @status: new carrier detect status, nonzero if active
486 */
487static inline void
ccce6deb 488uart_handle_dcd_change(struct uart_port *uport, unsigned int status)
1da177e4 489{
ccce6deb
AC
490 struct uart_state *state = uport->state;
491 struct tty_port *port = &state->port;
1da177e4 492
ccce6deb 493 uport->icount.dcd++;
1da177e4
LT
494
495#ifdef CONFIG_HARD_PPS
ccce6deb 496 if ((uport->flags & UPF_HARDPPS_CD) && status)
1da177e4
LT
497 hardpps();
498#endif
499
ccce6deb 500 if (port->flags & ASYNC_CHECK_CD) {
1da177e4 501 if (status)
ccce6deb
AC
502 wake_up_interruptible(&port->open_wait);
503 else if (port->tty)
504 tty_hangup(port->tty);
1da177e4
LT
505 }
506}
507
508/**
509 * uart_handle_cts_change - handle a change of clear-to-send state
510 * @port: uart_port structure for the open port
511 * @status: new clear to send status, nonzero if active
512 */
513static inline void
ccce6deb 514uart_handle_cts_change(struct uart_port *uport, unsigned int status)
1da177e4 515{
ccce6deb
AC
516 struct tty_port *port = &uport->state->port;
517 struct tty_struct *tty = port->tty;
1da177e4 518
ccce6deb 519 uport->icount.cts++;
1da177e4 520
ccce6deb 521 if (port->flags & ASYNC_CTS_FLOW) {
1da177e4
LT
522 if (tty->hw_stopped) {
523 if (status) {
524 tty->hw_stopped = 0;
ccce6deb
AC
525 uport->ops->start_tx(uport);
526 uart_write_wakeup(uport);
1da177e4
LT
527 }
528 } else {
529 if (!status) {
530 tty->hw_stopped = 1;
ccce6deb 531 uport->ops->stop_tx(uport);
1da177e4
LT
532 }
533 }
534 }
535}
536
05ab3014
RK
537#include <linux/tty_flip.h>
538
539static inline void
540uart_insert_char(struct uart_port *port, unsigned int status,
541 unsigned int overrun, unsigned int ch, unsigned int flag)
542{
ebd2c8f6 543 struct tty_struct *tty = port->state->port.tty;
05ab3014
RK
544
545 if ((status & port->ignore_status_mask & ~overrun) == 0)
546 tty_insert_flip_char(tty, ch, flag);
547
548 /*
549 * Overrun is special. Since it's reported immediately,
550 * it doesn't affect the current character.
551 */
552 if (status & ~port->ignore_status_mask & overrun)
553 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
554}
555
1da177e4
LT
556/*
557 * UART_ENABLE_MS - determine if port should enable modem status irqs
558 */
559#define UART_ENABLE_MS(port,cflag) ((port)->flags & UPF_HARDPPS_CD || \
560 (cflag) & CRTSCTS || \
561 !((cflag) & CLOCAL))
562
563#endif
564
565#endif /* LINUX_SERIAL_CORE_H */