]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/spi/spi.h
spi: add SPI driver for most known i.MX SoCs
[mirror_ubuntu-zesty-kernel.git] / include / linux / spi / spi.h
CommitLineData
8ae12a0d
DB
1/*
2 * Copyright (C) 2005 David Brownell
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_SPI_H
20#define __LINUX_SPI_H
21
0a30c5ce
RD
22#include <linux/device.h>
23
8ae12a0d 24/*
b885244e 25 * INTERFACES between SPI master-side drivers and SPI infrastructure.
8ae12a0d 26 * (There's no SPI slave support for Linux yet...)
8ae12a0d
DB
27 */
28extern struct bus_type spi_bus_type;
29
30/**
31 * struct spi_device - Master side proxy for an SPI slave device
32 * @dev: Driver model representation of the device.
33 * @master: SPI controller used with the device.
34 * @max_speed_hz: Maximum clock rate to be used with this chip
35 * (on this board); may be changed by the device's driver.
4cff33f9 36 * The spi_transfer.speed_hz can override this for each transfer.
33e34dc6 37 * @chip_select: Chipselect, distinguishing chips handled by @master.
8ae12a0d
DB
38 * @mode: The spi mode defines how data is clocked out and in.
39 * This may be changed by the device's driver.
33e34dc6
DB
40 * The "active low" default for chipselect mode can be overridden
41 * (by specifying SPI_CS_HIGH) as can the "MSB first" default for
42 * each word in a transfer (by specifying SPI_LSB_FIRST).
8ae12a0d 43 * @bits_per_word: Data transfers involve one or more words; word sizes
747d844e 44 * like eight or 12 bits are common. In-memory wordsizes are
8ae12a0d 45 * powers of two bytes (e.g. 20 bit samples use 32 bits).
ccf77cc4
DB
46 * This may be changed by the device's driver, or left at the
47 * default (0) indicating protocol words are eight bit bytes.
4cff33f9 48 * The spi_transfer.bits_per_word can override this for each transfer.
8ae12a0d 49 * @irq: Negative, or the number passed to request_irq() to receive
747d844e 50 * interrupts from this device.
8ae12a0d 51 * @controller_state: Controller's runtime state
b885244e 52 * @controller_data: Board-specific definitions for controller, such as
747d844e 53 * FIFO initialization parameters; from board_info.controller_data
33e34dc6
DB
54 * @modalias: Name of the driver to use with this device, or an alias
55 * for that name. This appears in the sysfs "modalias" attribute
56 * for driver coldplugging, and in uevents used for hotplugging
8ae12a0d 57 *
33e34dc6 58 * A @spi_device is used to interchange data between an SPI slave
8ae12a0d
DB
59 * (usually a discrete chip) and CPU memory.
60 *
33e34dc6 61 * In @dev, the platform_data is used to hold information about this
8ae12a0d
DB
62 * device that's meaningful to the device's protocol driver, but not
63 * to its controller. One example might be an identifier for a chip
33e34dc6
DB
64 * variant with slightly different functionality; another might be
65 * information about how this particular board wires the chip's pins.
8ae12a0d
DB
66 */
67struct spi_device {
68 struct device dev;
69 struct spi_master *master;
70 u32 max_speed_hz;
71 u8 chip_select;
72 u8 mode;
b885244e
DB
73#define SPI_CPHA 0x01 /* clock phase */
74#define SPI_CPOL 0x02 /* clock polarity */
0c868461
DB
75#define SPI_MODE_0 (0|0) /* (original MicroWire) */
76#define SPI_MODE_1 (0|SPI_CPHA)
8ae12a0d
DB
77#define SPI_MODE_2 (SPI_CPOL|0)
78#define SPI_MODE_3 (SPI_CPOL|SPI_CPHA)
b885244e 79#define SPI_CS_HIGH 0x04 /* chipselect active high? */
ccf77cc4 80#define SPI_LSB_FIRST 0x08 /* per-word bits-on-wire */
c06e677a 81#define SPI_3WIRE 0x10 /* SI/SO signals shared */
4ef7af50 82#define SPI_LOOP 0x20 /* loopback mode */
b55f627f
DB
83#define SPI_NO_CS 0x40 /* 1 dev/bus, no chipselect */
84#define SPI_READY 0x80 /* slave pulls low to pause */
8ae12a0d
DB
85 u8 bits_per_word;
86 int irq;
87 void *controller_state;
b885244e 88 void *controller_data;
102eb975 89 char modalias[32];
8ae12a0d 90
33e34dc6
DB
91 /*
92 * likely need more hooks for more protocol options affecting how
93 * the controller talks to each chip, like:
94 * - memory packing (12 bit samples into low bits, others zeroed)
95 * - priority
96 * - drop chipselect after each word
97 * - chipselect delays
98 * - ...
99 */
8ae12a0d
DB
100};
101
102static inline struct spi_device *to_spi_device(struct device *dev)
103{
b885244e 104 return dev ? container_of(dev, struct spi_device, dev) : NULL;
8ae12a0d
DB
105}
106
107/* most drivers won't need to care about device refcounting */
108static inline struct spi_device *spi_dev_get(struct spi_device *spi)
109{
110 return (spi && get_device(&spi->dev)) ? spi : NULL;
111}
112
113static inline void spi_dev_put(struct spi_device *spi)
114{
115 if (spi)
116 put_device(&spi->dev);
117}
118
119/* ctldata is for the bus_master driver's runtime state */
120static inline void *spi_get_ctldata(struct spi_device *spi)
121{
122 return spi->controller_state;
123}
124
125static inline void spi_set_ctldata(struct spi_device *spi, void *state)
126{
127 spi->controller_state = state;
128}
129
9b40ff4d
BD
130/* device driver data */
131
132static inline void spi_set_drvdata(struct spi_device *spi, void *data)
133{
134 dev_set_drvdata(&spi->dev, data);
135}
136
137static inline void *spi_get_drvdata(struct spi_device *spi)
138{
139 return dev_get_drvdata(&spi->dev);
140}
8ae12a0d
DB
141
142struct spi_message;
143
144
b885244e 145
2604288f
DB
146/**
147 * struct spi_driver - Host side "protocol" driver
148 * @probe: Binds this driver to the spi device. Drivers can verify
149 * that the device is actually present, and may need to configure
150 * characteristics (such as bits_per_word) which weren't needed for
151 * the initial configuration done during system setup.
152 * @remove: Unbinds this driver from the spi device
153 * @shutdown: Standard shutdown callback used during system state
154 * transitions such as powerdown/halt and kexec
155 * @suspend: Standard suspend callback used during system state transitions
156 * @resume: Standard resume callback used during system state transitions
157 * @driver: SPI device drivers should initialize the name and owner
158 * field of this structure.
159 *
160 * This represents the kind of device driver that uses SPI messages to
161 * interact with the hardware at the other end of a SPI link. It's called
162 * a "protocol" driver because it works through messages rather than talking
163 * directly to SPI hardware (which is what the underlying SPI controller
164 * driver does to pass those messages). These protocols are defined in the
165 * specification for the device(s) supported by the driver.
166 *
167 * As a rule, those device protocols represent the lowest level interface
168 * supported by a driver, and it will support upper level interfaces too.
169 * Examples of such upper levels include frameworks like MTD, networking,
170 * MMC, RTC, filesystem character device nodes, and hardware monitoring.
171 */
b885244e
DB
172struct spi_driver {
173 int (*probe)(struct spi_device *spi);
174 int (*remove)(struct spi_device *spi);
175 void (*shutdown)(struct spi_device *spi);
176 int (*suspend)(struct spi_device *spi, pm_message_t mesg);
177 int (*resume)(struct spi_device *spi);
178 struct device_driver driver;
179};
180
181static inline struct spi_driver *to_spi_driver(struct device_driver *drv)
182{
183 return drv ? container_of(drv, struct spi_driver, driver) : NULL;
184}
185
186extern int spi_register_driver(struct spi_driver *sdrv);
187
33e34dc6
DB
188/**
189 * spi_unregister_driver - reverse effect of spi_register_driver
190 * @sdrv: the driver to unregister
191 * Context: can sleep
192 */
b885244e
DB
193static inline void spi_unregister_driver(struct spi_driver *sdrv)
194{
ddc1e975
BD
195 if (sdrv)
196 driver_unregister(&sdrv->driver);
b885244e
DB
197}
198
199
8ae12a0d
DB
200/**
201 * struct spi_master - interface to SPI master controller
49dce689 202 * @dev: device interface to this driver
8ae12a0d 203 * @bus_num: board-specific (and often SOC-specific) identifier for a
747d844e 204 * given SPI controller.
b885244e 205 * @num_chipselect: chipselects are used to distinguish individual
747d844e
DB
206 * SPI slaves, and are numbered from zero to num_chipselects.
207 * each slave has a chipselect signal, but it's common that not
208 * every chipselect is connected to a slave.
fd5e191e 209 * @dma_alignment: SPI controller constraint on DMA buffers alignment.
b73b2559
RD
210 * @mode_bits: flags understood by this controller driver
211 * @flags: other constraints relevant to this driver
8ae12a0d 212 * @setup: updates the device mode and clocking records used by a
80224561
DB
213 * device's SPI controller; protocol code may call this. This
214 * must fail if an unrecognized or unsupported mode is requested.
33e34dc6
DB
215 * It's always safe to call this unless transfers are pending on
216 * the device whose settings are being modified.
8ae12a0d
DB
217 * @transfer: adds a message to the controller's transfer queue.
218 * @cleanup: frees controller-specific state
219 *
33e34dc6 220 * Each SPI master controller can communicate with one or more @spi_device
8ae12a0d
DB
221 * children. These make a small bus, sharing MOSI, MISO and SCK signals
222 * but not chip select signals. Each device may be configured to use a
223 * different clock rate, since those shared signals are ignored unless
224 * the chip is selected.
225 *
226 * The driver for an SPI controller manages access to those devices through
33e34dc6
DB
227 * a queue of spi_message transactions, copying data between CPU memory and
228 * an SPI slave device. For each such message it queues, it calls the
8ae12a0d
DB
229 * message's completion function when the transaction completes.
230 */
231struct spi_master {
49dce689 232 struct device dev;
8ae12a0d 233
a020ed75 234 /* other than negative (== assign one dynamically), bus_num is fully
8ae12a0d 235 * board-specific. usually that simplifies to being SOC-specific.
a020ed75 236 * example: one SOC has three SPI controllers, numbered 0..2,
8ae12a0d
DB
237 * and one board's schematics might show it using SPI-2. software
238 * would normally use bus_num=2 for that controller.
239 */
a020ed75 240 s16 bus_num;
8ae12a0d
DB
241
242 /* chipselects will be integral to many controllers; some others
243 * might use board-specific GPIOs.
244 */
245 u16 num_chipselect;
246
fd5e191e
MR
247 /* some SPI controllers pose alignment requirements on DMAable
248 * buffers; let protocol drivers know about these requirements.
249 */
250 u16 dma_alignment;
251
e7db06b5
DB
252 /* spi_device.mode flags understood by this controller driver */
253 u16 mode_bits;
254
70d6027f
DB
255 /* other constraints relevant to this driver */
256 u16 flags;
257#define SPI_MASTER_HALF_DUPLEX BIT(0) /* can't do full duplex */
258
6e538aaf
DB
259 /* Setup mode and clock, etc (spi driver may call many times).
260 *
261 * IMPORTANT: this may be called when transfers to another
262 * device are active. DO NOT UPDATE SHARED REGISTERS in ways
263 * which could break those transfers.
264 */
8ae12a0d
DB
265 int (*setup)(struct spi_device *spi);
266
267 /* bidirectional bulk transfers
268 *
269 * + The transfer() method may not sleep; its main role is
270 * just to add the message to the queue.
271 * + For now there's no remove-from-queue operation, or
272 * any other request management
273 * + To a given spi_device, message queueing is pure fifo
274 *
275 * + The master's main job is to process its message queue,
276 * selecting a chip then transferring data
277 * + If there are multiple spi_device children, the i/o queue
278 * arbitration algorithm is unspecified (round robin, fifo,
279 * priority, reservations, preemption, etc)
280 *
281 * + Chipselect stays active during the entire message
282 * (unless modified by spi_transfer.cs_change != 0).
283 * + The message transfers use clock and SPI mode parameters
284 * previously established by setup() for this device
285 */
286 int (*transfer)(struct spi_device *spi,
287 struct spi_message *mesg);
288
289 /* called on release() to free memory provided by spi_master */
0ffa0285 290 void (*cleanup)(struct spi_device *spi);
8ae12a0d
DB
291};
292
0c868461
DB
293static inline void *spi_master_get_devdata(struct spi_master *master)
294{
49dce689 295 return dev_get_drvdata(&master->dev);
0c868461
DB
296}
297
298static inline void spi_master_set_devdata(struct spi_master *master, void *data)
299{
49dce689 300 dev_set_drvdata(&master->dev, data);
0c868461
DB
301}
302
303static inline struct spi_master *spi_master_get(struct spi_master *master)
304{
49dce689 305 if (!master || !get_device(&master->dev))
0c868461
DB
306 return NULL;
307 return master;
308}
309
310static inline void spi_master_put(struct spi_master *master)
311{
312 if (master)
49dce689 313 put_device(&master->dev);
0c868461
DB
314}
315
316
8ae12a0d
DB
317/* the spi driver core manages memory for the spi_master classdev */
318extern struct spi_master *
319spi_alloc_master(struct device *host, unsigned size);
320
321extern int spi_register_master(struct spi_master *master);
322extern void spi_unregister_master(struct spi_master *master);
323
324extern struct spi_master *spi_busnum_to_master(u16 busnum);
325
326/*---------------------------------------------------------------------------*/
327
328/*
329 * I/O INTERFACE between SPI controller and protocol drivers
330 *
331 * Protocol drivers use a queue of spi_messages, each transferring data
332 * between the controller and memory buffers.
333 *
334 * The spi_messages themselves consist of a series of read+write transfer
335 * segments. Those segments always read the same number of bits as they
336 * write; but one or the other is easily ignored by passing a null buffer
337 * pointer. (This is unlike most types of I/O API, because SPI hardware
338 * is full duplex.)
339 *
340 * NOTE: Allocation of spi_transfer and spi_message memory is entirely
341 * up to the protocol driver, which guarantees the integrity of both (as
342 * well as the data buffers) for as long as the message is queued.
343 */
344
345/**
346 * struct spi_transfer - a read/write buffer pair
8275c642
VW
347 * @tx_buf: data to be written (dma-safe memory), or NULL
348 * @rx_buf: data to be read (dma-safe memory), or NULL
33e34dc6
DB
349 * @tx_dma: DMA address of tx_buf, if @spi_message.is_dma_mapped
350 * @rx_dma: DMA address of rx_buf, if @spi_message.is_dma_mapped
8ae12a0d 351 * @len: size of rx and tx buffers (in bytes)
025dfdaf 352 * @speed_hz: Select a speed other than the device default for this
33e34dc6 353 * transfer. If 0 the default (from @spi_device) is used.
025dfdaf 354 * @bits_per_word: select a bits_per_word other than the device default
33e34dc6 355 * for this transfer. If 0 the default (from @spi_device) is used.
8ae12a0d
DB
356 * @cs_change: affects chipselect after this transfer completes
357 * @delay_usecs: microseconds to delay after this transfer before
747d844e 358 * (optionally) changing the chipselect status, then starting
33e34dc6
DB
359 * the next transfer or completing this @spi_message.
360 * @transfer_list: transfers are sequenced through @spi_message.transfers
8ae12a0d
DB
361 *
362 * SPI transfers always write the same number of bytes as they read.
33e34dc6 363 * Protocol drivers should always provide @rx_buf and/or @tx_buf.
8ae12a0d
DB
364 * In some cases, they may also want to provide DMA addresses for
365 * the data being transferred; that may reduce overhead, when the
366 * underlying driver uses dma.
367 *
4b1badf5 368 * If the transmit buffer is null, zeroes will be shifted out
33e34dc6 369 * while filling @rx_buf. If the receive buffer is null, the data
8275c642
VW
370 * shifted in will be discarded. Only "len" bytes shift out (or in).
371 * It's an error to try to shift out a partial word. (For example, by
372 * shifting out three bytes with word size of sixteen or twenty bits;
373 * the former uses two bytes per word, the latter uses four bytes.)
374 *
80224561
DB
375 * In-memory data values are always in native CPU byte order, translated
376 * from the wire byte order (big-endian except with SPI_LSB_FIRST). So
377 * for example when bits_per_word is sixteen, buffers are 2N bytes long
33e34dc6 378 * (@len = 2N) and hold N sixteen bit words in CPU byte order.
80224561
DB
379 *
380 * When the word size of the SPI transfer is not a power-of-two multiple
381 * of eight bits, those in-memory words include extra bits. In-memory
382 * words are always seen by protocol drivers as right-justified, so the
383 * undefined (rx) or unused (tx) bits are always the most significant bits.
384 *
8275c642
VW
385 * All SPI transfers start with the relevant chipselect active. Normally
386 * it stays selected until after the last transfer in a message. Drivers
33e34dc6 387 * can affect the chipselect signal using cs_change.
8ae12a0d
DB
388 *
389 * (i) If the transfer isn't the last one in the message, this flag is
390 * used to make the chipselect briefly go inactive in the middle of the
391 * message. Toggling chipselect in this way may be needed to terminate
392 * a chip command, letting a single spi_message perform all of group of
393 * chip transactions together.
394 *
395 * (ii) When the transfer is the last one in the message, the chip may
f5a9c77d
DB
396 * stay selected until the next transfer. On multi-device SPI busses
397 * with nothing blocking messages going to other devices, this is just
398 * a performance hint; starting a message to another device deselects
399 * this one. But in other cases, this can be used to ensure correctness.
400 * Some devices need protocol transactions to be built from a series of
401 * spi_message submissions, where the content of one message is determined
402 * by the results of previous messages and where the whole transaction
403 * ends when the chipselect goes intactive.
0c868461
DB
404 *
405 * The code that submits an spi_message (and its spi_transfers)
406 * to the lower layers is responsible for managing its memory.
407 * Zero-initialize every field you don't set up explicitly, to
8275c642
VW
408 * insulate against future API updates. After you submit a message
409 * and its transfers, ignore them until its completion callback.
8ae12a0d
DB
410 */
411struct spi_transfer {
412 /* it's ok if tx_buf == rx_buf (right?)
413 * for MicroWire, one buffer must be null
0c868461
DB
414 * buffers must work with dma_*map_single() calls, unless
415 * spi_message.is_dma_mapped reports a pre-existing mapping
8ae12a0d
DB
416 */
417 const void *tx_buf;
418 void *rx_buf;
419 unsigned len;
420
421 dma_addr_t tx_dma;
422 dma_addr_t rx_dma;
423
424 unsigned cs_change:1;
4cff33f9 425 u8 bits_per_word;
8ae12a0d 426 u16 delay_usecs;
4cff33f9 427 u32 speed_hz;
8275c642
VW
428
429 struct list_head transfer_list;
8ae12a0d
DB
430};
431
432/**
433 * struct spi_message - one multi-segment SPI transaction
8275c642 434 * @transfers: list of transfer segments in this transaction
8ae12a0d
DB
435 * @spi: SPI device to which the transaction is queued
436 * @is_dma_mapped: if true, the caller provided both dma and cpu virtual
437 * addresses for each transfer buffer
438 * @complete: called to report transaction completions
439 * @context: the argument to complete() when it's called
b885244e
DB
440 * @actual_length: the total number of bytes that were transferred in all
441 * successful segments
8ae12a0d
DB
442 * @status: zero for success, else negative errno
443 * @queue: for use by whichever driver currently owns the message
444 * @state: for use by whichever driver currently owns the message
0c868461 445 *
33e34dc6 446 * A @spi_message is used to execute an atomic sequence of data transfers,
8275c642
VW
447 * each represented by a struct spi_transfer. The sequence is "atomic"
448 * in the sense that no other spi_message may use that SPI bus until that
449 * sequence completes. On some systems, many such sequences can execute as
450 * as single programmed DMA transfer. On all systems, these messages are
451 * queued, and might complete after transactions to other devices. Messages
452 * sent to a given spi_device are alway executed in FIFO order.
453 *
0c868461
DB
454 * The code that submits an spi_message (and its spi_transfers)
455 * to the lower layers is responsible for managing its memory.
456 * Zero-initialize every field you don't set up explicitly, to
8275c642
VW
457 * insulate against future API updates. After you submit a message
458 * and its transfers, ignore them until its completion callback.
8ae12a0d
DB
459 */
460struct spi_message {
747d844e 461 struct list_head transfers;
8ae12a0d
DB
462
463 struct spi_device *spi;
464
465 unsigned is_dma_mapped:1;
466
467 /* REVISIT: we might want a flag affecting the behavior of the
468 * last transfer ... allowing things like "read 16 bit length L"
469 * immediately followed by "read L bytes". Basically imposing
470 * a specific message scheduling algorithm.
471 *
472 * Some controller drivers (message-at-a-time queue processing)
473 * could provide that as their default scheduling algorithm. But
b885244e 474 * others (with multi-message pipelines) could need a flag to
8ae12a0d
DB
475 * tell them about such special cases.
476 */
477
478 /* completion is reported through a callback */
747d844e 479 void (*complete)(void *context);
8ae12a0d
DB
480 void *context;
481 unsigned actual_length;
482 int status;
483
484 /* for optional use by whatever driver currently owns the
485 * spi_message ... between calls to spi_async and then later
486 * complete(), that's the spi_master controller driver.
487 */
488 struct list_head queue;
489 void *state;
490};
491
8275c642
VW
492static inline void spi_message_init(struct spi_message *m)
493{
494 memset(m, 0, sizeof *m);
495 INIT_LIST_HEAD(&m->transfers);
496}
497
498static inline void
499spi_message_add_tail(struct spi_transfer *t, struct spi_message *m)
500{
501 list_add_tail(&t->transfer_list, &m->transfers);
502}
503
504static inline void
505spi_transfer_del(struct spi_transfer *t)
506{
507 list_del(&t->transfer_list);
508}
509
0c868461
DB
510/* It's fine to embed message and transaction structures in other data
511 * structures so long as you don't free them while they're in use.
512 */
513
514static inline struct spi_message *spi_message_alloc(unsigned ntrans, gfp_t flags)
515{
516 struct spi_message *m;
517
518 m = kzalloc(sizeof(struct spi_message)
519 + ntrans * sizeof(struct spi_transfer),
520 flags);
521 if (m) {
8275c642
VW
522 int i;
523 struct spi_transfer *t = (struct spi_transfer *)(m + 1);
524
525 INIT_LIST_HEAD(&m->transfers);
526 for (i = 0; i < ntrans; i++, t++)
527 spi_message_add_tail(t, m);
0c868461
DB
528 }
529 return m;
530}
531
532static inline void spi_message_free(struct spi_message *m)
533{
534 kfree(m);
535}
536
7d077197 537extern int spi_setup(struct spi_device *spi);
8ae12a0d
DB
538
539/**
33e34dc6 540 * spi_async - asynchronous SPI transfer
8ae12a0d
DB
541 * @spi: device with which data will be exchanged
542 * @message: describes the data transfers, including completion callback
33e34dc6 543 * Context: any (irqs may be blocked, etc)
8ae12a0d
DB
544 *
545 * This call may be used in_irq and other contexts which can't sleep,
546 * as well as from task contexts which can sleep.
547 *
548 * The completion callback is invoked in a context which can't sleep.
549 * Before that invocation, the value of message->status is undefined.
550 * When the callback is issued, message->status holds either zero (to
0c868461
DB
551 * indicate complete success) or a negative error code. After that
552 * callback returns, the driver which issued the transfer request may
553 * deallocate the associated memory; it's no longer in use by any SPI
554 * core or controller driver code.
8ae12a0d
DB
555 *
556 * Note that although all messages to a spi_device are handled in
557 * FIFO order, messages may go to different devices in other orders.
558 * Some device might be higher priority, or have various "hard" access
559 * time requirements, for example.
b885244e
DB
560 *
561 * On detection of any fault during the transfer, processing of
562 * the entire message is aborted, and the device is deselected.
563 * Until returning from the associated message completion callback,
564 * no other spi_message queued to that device will be processed.
565 * (This rule applies equally to all the synchronous transfer calls,
566 * which are wrappers around this core asynchronous primitive.)
8ae12a0d
DB
567 */
568static inline int
569spi_async(struct spi_device *spi, struct spi_message *message)
570{
571 message->spi = spi;
572 return spi->master->transfer(spi, message);
573}
574
575/*---------------------------------------------------------------------------*/
576
577/* All these synchronous SPI transfer routines are utilities layered
578 * over the core async transfer primitive. Here, "synchronous" means
579 * they will sleep uninterruptibly until the async transfer completes.
580 */
581
582extern int spi_sync(struct spi_device *spi, struct spi_message *message);
583
584/**
585 * spi_write - SPI synchronous write
586 * @spi: device to which data will be written
587 * @buf: data buffer
588 * @len: data buffer size
33e34dc6 589 * Context: can sleep
8ae12a0d
DB
590 *
591 * This writes the buffer and returns zero or a negative error code.
592 * Callable only from contexts that can sleep.
593 */
594static inline int
595spi_write(struct spi_device *spi, const u8 *buf, size_t len)
596{
597 struct spi_transfer t = {
598 .tx_buf = buf,
8ae12a0d 599 .len = len,
8ae12a0d 600 };
8275c642 601 struct spi_message m;
8ae12a0d 602
8275c642
VW
603 spi_message_init(&m);
604 spi_message_add_tail(&t, &m);
8ae12a0d
DB
605 return spi_sync(spi, &m);
606}
607
608/**
609 * spi_read - SPI synchronous read
610 * @spi: device from which data will be read
611 * @buf: data buffer
612 * @len: data buffer size
33e34dc6 613 * Context: can sleep
8ae12a0d 614 *
33e34dc6 615 * This reads the buffer and returns zero or a negative error code.
8ae12a0d
DB
616 * Callable only from contexts that can sleep.
617 */
618static inline int
619spi_read(struct spi_device *spi, u8 *buf, size_t len)
620{
621 struct spi_transfer t = {
8ae12a0d
DB
622 .rx_buf = buf,
623 .len = len,
8ae12a0d 624 };
8275c642 625 struct spi_message m;
8ae12a0d 626
8275c642
VW
627 spi_message_init(&m);
628 spi_message_add_tail(&t, &m);
8ae12a0d
DB
629 return spi_sync(spi, &m);
630}
631
0c868461 632/* this copies txbuf and rxbuf data; for small transfers only! */
8ae12a0d
DB
633extern int spi_write_then_read(struct spi_device *spi,
634 const u8 *txbuf, unsigned n_tx,
635 u8 *rxbuf, unsigned n_rx);
636
637/**
638 * spi_w8r8 - SPI synchronous 8 bit write followed by 8 bit read
639 * @spi: device with which data will be exchanged
640 * @cmd: command to be written before data is read back
33e34dc6 641 * Context: can sleep
8ae12a0d
DB
642 *
643 * This returns the (unsigned) eight bit number returned by the
644 * device, or else a negative error code. Callable only from
645 * contexts that can sleep.
646 */
647static inline ssize_t spi_w8r8(struct spi_device *spi, u8 cmd)
648{
649 ssize_t status;
650 u8 result;
651
652 status = spi_write_then_read(spi, &cmd, 1, &result, 1);
653
654 /* return negative errno or unsigned value */
655 return (status < 0) ? status : result;
656}
657
658/**
659 * spi_w8r16 - SPI synchronous 8 bit write followed by 16 bit read
660 * @spi: device with which data will be exchanged
661 * @cmd: command to be written before data is read back
33e34dc6 662 * Context: can sleep
8ae12a0d
DB
663 *
664 * This returns the (unsigned) sixteen bit number returned by the
665 * device, or else a negative error code. Callable only from
666 * contexts that can sleep.
667 *
668 * The number is returned in wire-order, which is at least sometimes
669 * big-endian.
670 */
671static inline ssize_t spi_w8r16(struct spi_device *spi, u8 cmd)
672{
673 ssize_t status;
674 u16 result;
675
676 status = spi_write_then_read(spi, &cmd, 1, (u8 *) &result, 2);
677
678 /* return negative errno or unsigned value */
679 return (status < 0) ? status : result;
680}
681
682/*---------------------------------------------------------------------------*/
683
684/*
685 * INTERFACE between board init code and SPI infrastructure.
686 *
687 * No SPI driver ever sees these SPI device table segments, but
688 * it's how the SPI core (or adapters that get hotplugged) grows
689 * the driver model tree.
690 *
691 * As a rule, SPI devices can't be probed. Instead, board init code
692 * provides a table listing the devices which are present, with enough
693 * information to bind and set up the device's driver. There's basic
694 * support for nonstatic configurations too; enough to handle adding
695 * parport adapters, or microcontrollers acting as USB-to-SPI bridges.
696 */
697
2604288f
DB
698/**
699 * struct spi_board_info - board-specific template for a SPI device
700 * @modalias: Initializes spi_device.modalias; identifies the driver.
701 * @platform_data: Initializes spi_device.platform_data; the particular
702 * data stored there is driver-specific.
703 * @controller_data: Initializes spi_device.controller_data; some
704 * controllers need hints about hardware setup, e.g. for DMA.
705 * @irq: Initializes spi_device.irq; depends on how the board is wired.
706 * @max_speed_hz: Initializes spi_device.max_speed_hz; based on limits
707 * from the chip datasheet and board-specific signal quality issues.
708 * @bus_num: Identifies which spi_master parents the spi_device; unused
709 * by spi_new_device(), and otherwise depends on board wiring.
710 * @chip_select: Initializes spi_device.chip_select; depends on how
711 * the board is wired.
712 * @mode: Initializes spi_device.mode; based on the chip datasheet, board
713 * wiring (some devices support both 3WIRE and standard modes), and
714 * possibly presence of an inverter in the chipselect path.
715 *
716 * When adding new SPI devices to the device tree, these structures serve
717 * as a partial device template. They hold information which can't always
718 * be determined by drivers. Information that probe() can establish (such
719 * as the default transfer wordsize) is not included here.
720 *
721 * These structures are used in two places. Their primary role is to
722 * be stored in tables of board-specific device descriptors, which are
723 * declared early in board initialization and then used (much later) to
724 * populate a controller's device tree after the that controller's driver
725 * initializes. A secondary (and atypical) role is as a parameter to
726 * spi_new_device() call, which happens after those controller drivers
727 * are active in some dynamic board configuration models.
728 */
8ae12a0d
DB
729struct spi_board_info {
730 /* the device name and module name are coupled, like platform_bus;
731 * "modalias" is normally the driver name.
732 *
733 * platform_data goes to spi_device.dev.platform_data,
b885244e 734 * controller_data goes to spi_device.controller_data,
8ae12a0d
DB
735 * irq is copied too
736 */
aab0de24 737 char modalias[32];
8ae12a0d 738 const void *platform_data;
b885244e 739 void *controller_data;
8ae12a0d
DB
740 int irq;
741
742 /* slower signaling on noisy or low voltage boards */
743 u32 max_speed_hz;
744
745
746 /* bus_num is board specific and matches the bus_num of some
747 * spi_master that will probably be registered later.
748 *
749 * chip_select reflects how this chip is wired to that master;
750 * it's less than num_chipselect.
751 */
752 u16 bus_num;
753 u16 chip_select;
754
980a01c9
DB
755 /* mode becomes spi_device.mode, and is essential for chips
756 * where the default of SPI_CS_HIGH = 0 is wrong.
757 */
758 u8 mode;
759
8ae12a0d
DB
760 /* ... may need additional spi_device chip config data here.
761 * avoid stuff protocol drivers can set; but include stuff
762 * needed to behave without being bound to a driver:
8ae12a0d
DB
763 * - quirks like clock rate mattering when not selected
764 */
765};
766
767#ifdef CONFIG_SPI
768extern int
769spi_register_board_info(struct spi_board_info const *info, unsigned n);
770#else
771/* board init code may ignore whether SPI is configured or not */
772static inline int
773spi_register_board_info(struct spi_board_info const *info, unsigned n)
774 { return 0; }
775#endif
776
777
778/* If you're hotplugging an adapter with devices (parport, usb, etc)
0c868461
DB
779 * use spi_new_device() to describe each device. You can also call
780 * spi_unregister_device() to start making that device vanish, but
781 * normally that would be handled by spi_unregister_master().
dc87c98e
GL
782 *
783 * You can also use spi_alloc_device() and spi_add_device() to use a two
784 * stage registration sequence for each spi_device. This gives the caller
785 * some more control over the spi_device structure before it is registered,
786 * but requires that caller to initialize fields that would otherwise
787 * be defined using the board info.
8ae12a0d 788 */
dc87c98e
GL
789extern struct spi_device *
790spi_alloc_device(struct spi_master *master);
791
792extern int
793spi_add_device(struct spi_device *spi);
794
8ae12a0d
DB
795extern struct spi_device *
796spi_new_device(struct spi_master *, struct spi_board_info *);
797
798static inline void
799spi_unregister_device(struct spi_device *spi)
800{
801 if (spi)
802 device_unregister(&spi->dev);
803}
804
805#endif /* __LINUX_SPI_H */