]> git.proxmox.com Git - mirror_qemu.git/blame - include/tcg/tcg-op.h
Merge tag 'next-pull-request' of https://gitlab.com/juan.quintela/qemu into staging
[mirror_qemu.git] / include / tcg / tcg-op.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
951c6300 24
a7ce790a
PM
25#ifndef TCG_TCG_OP_H
26#define TCG_TCG_OP_H
27
dcb32f1d 28#include "tcg/tcg.h"
944eea96 29#include "exec/helper-proto.h"
c017230d
RH
30#include "exec/helper-gen.h"
31
951c6300 32/* Basic output routines. Not for general consumption. */
c896fe29 33
b7e8b17a
RH
34void tcg_gen_op1(TCGOpcode, TCGArg);
35void tcg_gen_op2(TCGOpcode, TCGArg, TCGArg);
36void tcg_gen_op3(TCGOpcode, TCGArg, TCGArg, TCGArg);
37void tcg_gen_op4(TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg);
38void tcg_gen_op5(TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg, TCGArg);
39void tcg_gen_op6(TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg, TCGArg, TCGArg);
951c6300 40
d2fd745f
RH
41void vec_gen_2(TCGOpcode, TCGType, unsigned, TCGArg, TCGArg);
42void vec_gen_3(TCGOpcode, TCGType, unsigned, TCGArg, TCGArg, TCGArg);
43void vec_gen_4(TCGOpcode, TCGType, unsigned, TCGArg, TCGArg, TCGArg, TCGArg);
44
951c6300 45static inline void tcg_gen_op1_i32(TCGOpcode opc, TCGv_i32 a1)
c896fe29 46{
ae8b75dc 47 tcg_gen_op1(opc, tcgv_i32_arg(a1));
a7812ae4
PB
48}
49
951c6300 50static inline void tcg_gen_op1_i64(TCGOpcode opc, TCGv_i64 a1)
a7812ae4 51{
ae8b75dc 52 tcg_gen_op1(opc, tcgv_i64_arg(a1));
c896fe29
FB
53}
54
951c6300 55static inline void tcg_gen_op1i(TCGOpcode opc, TCGArg a1)
c896fe29 56{
b7e8b17a 57 tcg_gen_op1(opc, a1);
c896fe29
FB
58}
59
951c6300 60static inline void tcg_gen_op2_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2)
a7812ae4 61{
ae8b75dc 62 tcg_gen_op2(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2));
a7812ae4
PB
63}
64
951c6300 65static inline void tcg_gen_op2_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2)
a7812ae4 66{
ae8b75dc 67 tcg_gen_op2(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2));
a7812ae4
PB
68}
69
951c6300 70static inline void tcg_gen_op2i_i32(TCGOpcode opc, TCGv_i32 a1, TCGArg a2)
c896fe29 71{
ae8b75dc 72 tcg_gen_op2(opc, tcgv_i32_arg(a1), a2);
c896fe29
FB
73}
74
951c6300 75static inline void tcg_gen_op2i_i64(TCGOpcode opc, TCGv_i64 a1, TCGArg a2)
c896fe29 76{
ae8b75dc 77 tcg_gen_op2(opc, tcgv_i64_arg(a1), a2);
ac56dd48
PB
78}
79
951c6300 80static inline void tcg_gen_op2ii(TCGOpcode opc, TCGArg a1, TCGArg a2)
bcb0126f 81{
b7e8b17a 82 tcg_gen_op2(opc, a1, a2);
bcb0126f
PB
83}
84
951c6300
RH
85static inline void tcg_gen_op3_i32(TCGOpcode opc, TCGv_i32 a1,
86 TCGv_i32 a2, TCGv_i32 a3)
a7812ae4 87{
ae8b75dc 88 tcg_gen_op3(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2), tcgv_i32_arg(a3));
a7812ae4
PB
89}
90
951c6300
RH
91static inline void tcg_gen_op3_i64(TCGOpcode opc, TCGv_i64 a1,
92 TCGv_i64 a2, TCGv_i64 a3)
a7812ae4 93{
ae8b75dc 94 tcg_gen_op3(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2), tcgv_i64_arg(a3));
a7812ae4
PB
95}
96
951c6300
RH
97static inline void tcg_gen_op3i_i32(TCGOpcode opc, TCGv_i32 a1,
98 TCGv_i32 a2, TCGArg a3)
ac56dd48 99{
ae8b75dc 100 tcg_gen_op3(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2), a3);
ac56dd48
PB
101}
102
951c6300
RH
103static inline void tcg_gen_op3i_i64(TCGOpcode opc, TCGv_i64 a1,
104 TCGv_i64 a2, TCGArg a3)
ac56dd48 105{
ae8b75dc 106 tcg_gen_op3(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2), a3);
ac56dd48
PB
107}
108
a9751609
RH
109static inline void tcg_gen_ldst_op_i32(TCGOpcode opc, TCGv_i32 val,
110 TCGv_ptr base, TCGArg offset)
a7812ae4 111{
ae8b75dc 112 tcg_gen_op3(opc, tcgv_i32_arg(val), tcgv_ptr_arg(base), offset);
a7812ae4
PB
113}
114
a9751609
RH
115static inline void tcg_gen_ldst_op_i64(TCGOpcode opc, TCGv_i64 val,
116 TCGv_ptr base, TCGArg offset)
a7812ae4 117{
ae8b75dc 118 tcg_gen_op3(opc, tcgv_i64_arg(val), tcgv_ptr_arg(base), offset);
a7812ae4
PB
119}
120
951c6300
RH
121static inline void tcg_gen_op4_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
122 TCGv_i32 a3, TCGv_i32 a4)
a7812ae4 123{
ae8b75dc
RH
124 tcg_gen_op4(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
125 tcgv_i32_arg(a3), tcgv_i32_arg(a4));
a7812ae4
PB
126}
127
951c6300
RH
128static inline void tcg_gen_op4_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
129 TCGv_i64 a3, TCGv_i64 a4)
a7812ae4 130{
ae8b75dc
RH
131 tcg_gen_op4(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
132 tcgv_i64_arg(a3), tcgv_i64_arg(a4));
a7812ae4
PB
133}
134
951c6300
RH
135static inline void tcg_gen_op4i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
136 TCGv_i32 a3, TCGArg a4)
a7812ae4 137{
ae8b75dc
RH
138 tcg_gen_op4(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
139 tcgv_i32_arg(a3), a4);
a7812ae4
PB
140}
141
951c6300
RH
142static inline void tcg_gen_op4i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
143 TCGv_i64 a3, TCGArg a4)
ac56dd48 144{
ae8b75dc
RH
145 tcg_gen_op4(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
146 tcgv_i64_arg(a3), a4);
ac56dd48
PB
147}
148
951c6300
RH
149static inline void tcg_gen_op4ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
150 TCGArg a3, TCGArg a4)
ac56dd48 151{
ae8b75dc 152 tcg_gen_op4(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2), a3, a4);
c896fe29
FB
153}
154
951c6300
RH
155static inline void tcg_gen_op4ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
156 TCGArg a3, TCGArg a4)
c896fe29 157{
ae8b75dc 158 tcg_gen_op4(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2), a3, a4);
ac56dd48
PB
159}
160
951c6300
RH
161static inline void tcg_gen_op5_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
162 TCGv_i32 a3, TCGv_i32 a4, TCGv_i32 a5)
a7812ae4 163{
ae8b75dc
RH
164 tcg_gen_op5(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
165 tcgv_i32_arg(a3), tcgv_i32_arg(a4), tcgv_i32_arg(a5));
a7812ae4
PB
166}
167
951c6300
RH
168static inline void tcg_gen_op5_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
169 TCGv_i64 a3, TCGv_i64 a4, TCGv_i64 a5)
a7812ae4 170{
ae8b75dc
RH
171 tcg_gen_op5(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
172 tcgv_i64_arg(a3), tcgv_i64_arg(a4), tcgv_i64_arg(a5));
a7812ae4
PB
173}
174
951c6300
RH
175static inline void tcg_gen_op5i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
176 TCGv_i32 a3, TCGv_i32 a4, TCGArg a5)
ac56dd48 177{
ae8b75dc
RH
178 tcg_gen_op5(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
179 tcgv_i32_arg(a3), tcgv_i32_arg(a4), a5);
ac56dd48
PB
180}
181
951c6300
RH
182static inline void tcg_gen_op5i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
183 TCGv_i64 a3, TCGv_i64 a4, TCGArg a5)
ac56dd48 184{
ae8b75dc
RH
185 tcg_gen_op5(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
186 tcgv_i64_arg(a3), tcgv_i64_arg(a4), a5);
c896fe29
FB
187}
188
951c6300
RH
189static inline void tcg_gen_op5ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
190 TCGv_i32 a3, TCGArg a4, TCGArg a5)
b7767f0f 191{
ae8b75dc
RH
192 tcg_gen_op5(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
193 tcgv_i32_arg(a3), a4, a5);
b7767f0f
RH
194}
195
951c6300
RH
196static inline void tcg_gen_op5ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
197 TCGv_i64 a3, TCGArg a4, TCGArg a5)
b7767f0f 198{
ae8b75dc
RH
199 tcg_gen_op5(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
200 tcgv_i64_arg(a3), a4, a5);
b7767f0f
RH
201}
202
951c6300
RH
203static inline void tcg_gen_op6_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
204 TCGv_i32 a3, TCGv_i32 a4,
205 TCGv_i32 a5, TCGv_i32 a6)
a7812ae4 206{
ae8b75dc
RH
207 tcg_gen_op6(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
208 tcgv_i32_arg(a3), tcgv_i32_arg(a4), tcgv_i32_arg(a5),
209 tcgv_i32_arg(a6));
a7812ae4
PB
210}
211
951c6300
RH
212static inline void tcg_gen_op6_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
213 TCGv_i64 a3, TCGv_i64 a4,
214 TCGv_i64 a5, TCGv_i64 a6)
c896fe29 215{
ae8b75dc
RH
216 tcg_gen_op6(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
217 tcgv_i64_arg(a3), tcgv_i64_arg(a4), tcgv_i64_arg(a5),
218 tcgv_i64_arg(a6));
ac56dd48
PB
219}
220
951c6300
RH
221static inline void tcg_gen_op6i_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
222 TCGv_i32 a3, TCGv_i32 a4,
223 TCGv_i32 a5, TCGArg a6)
be210acb 224{
ae8b75dc
RH
225 tcg_gen_op6(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
226 tcgv_i32_arg(a3), tcgv_i32_arg(a4), tcgv_i32_arg(a5), a6);
be210acb
RH
227}
228
951c6300
RH
229static inline void tcg_gen_op6i_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
230 TCGv_i64 a3, TCGv_i64 a4,
231 TCGv_i64 a5, TCGArg a6)
be210acb 232{
ae8b75dc
RH
233 tcg_gen_op6(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
234 tcgv_i64_arg(a3), tcgv_i64_arg(a4), tcgv_i64_arg(a5), a6);
be210acb
RH
235}
236
951c6300
RH
237static inline void tcg_gen_op6ii_i32(TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
238 TCGv_i32 a3, TCGv_i32 a4,
239 TCGArg a5, TCGArg a6)
ac56dd48 240{
ae8b75dc
RH
241 tcg_gen_op6(opc, tcgv_i32_arg(a1), tcgv_i32_arg(a2),
242 tcgv_i32_arg(a3), tcgv_i32_arg(a4), a5, a6);
a7812ae4
PB
243}
244
951c6300
RH
245static inline void tcg_gen_op6ii_i64(TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
246 TCGv_i64 a3, TCGv_i64 a4,
247 TCGArg a5, TCGArg a6)
a7812ae4 248{
ae8b75dc
RH
249 tcg_gen_op6(opc, tcgv_i64_arg(a1), tcgv_i64_arg(a2),
250 tcgv_i64_arg(a3), tcgv_i64_arg(a4), a5, a6);
c896fe29
FB
251}
252
f713d6ad 253
951c6300
RH
254/* Generic ops. */
255
42a268c2 256static inline void gen_set_label(TCGLabel *l)
c896fe29 257{
bef16ab4 258 l->present = 1;
b7e8b17a 259 tcg_gen_op1(INDEX_op_set_label, label_arg(l));
c896fe29
FB
260}
261
42a268c2 262static inline void tcg_gen_br(TCGLabel *l)
fb50d413 263{
d88a117e 264 l->refs++;
b7e8b17a 265 tcg_gen_op1(INDEX_op_br, label_arg(l));
951c6300
RH
266}
267
f65e19bc
PK
268void tcg_gen_mb(TCGBar);
269
951c6300
RH
270/* Helper calls. */
271
272/* 32 bit ops */
273
11d11d61 274void tcg_gen_movi_i32(TCGv_i32 ret, int32_t arg);
951c6300
RH
275void tcg_gen_addi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
276void tcg_gen_subfi_i32(TCGv_i32 ret, int32_t arg1, TCGv_i32 arg2);
277void tcg_gen_subi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
474b2e8f 278void tcg_gen_andi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
951c6300
RH
279void tcg_gen_ori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
280void tcg_gen_xori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
474b2e8f
RH
281void tcg_gen_shli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
282void tcg_gen_shri_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
283void tcg_gen_sari_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
951c6300
RH
284void tcg_gen_muli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
285void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
286void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
287void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
288void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
289void tcg_gen_andc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
290void tcg_gen_eqv_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
291void tcg_gen_nand_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
292void tcg_gen_nor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
293void tcg_gen_orc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
0e28d006
RH
294void tcg_gen_clz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
295void tcg_gen_ctz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
296void tcg_gen_clzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
297void tcg_gen_ctzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
086920c2 298void tcg_gen_clrsb_i32(TCGv_i32 ret, TCGv_i32 arg);
a768e4e9 299void tcg_gen_ctpop_i32(TCGv_i32 a1, TCGv_i32 a2);
951c6300 300void tcg_gen_rotl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
07dada03 301void tcg_gen_rotli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
951c6300 302void tcg_gen_rotr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
07dada03 303void tcg_gen_rotri_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
951c6300
RH
304void tcg_gen_deposit_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2,
305 unsigned int ofs, unsigned int len);
07cc68d5
RH
306void tcg_gen_deposit_z_i32(TCGv_i32 ret, TCGv_i32 arg,
307 unsigned int ofs, unsigned int len);
7ec8bab3
RH
308void tcg_gen_extract_i32(TCGv_i32 ret, TCGv_i32 arg,
309 unsigned int ofs, unsigned int len);
310void tcg_gen_sextract_i32(TCGv_i32 ret, TCGv_i32 arg,
311 unsigned int ofs, unsigned int len);
2089fcc9
DH
312void tcg_gen_extract2_i32(TCGv_i32 ret, TCGv_i32 al, TCGv_i32 ah,
313 unsigned int ofs);
42a268c2
RH
314void tcg_gen_brcond_i32(TCGCond cond, TCGv_i32 arg1, TCGv_i32 arg2, TCGLabel *);
315void tcg_gen_brcondi_i32(TCGCond cond, TCGv_i32 arg1, int32_t arg2, TCGLabel *);
951c6300
RH
316void tcg_gen_setcond_i32(TCGCond cond, TCGv_i32 ret,
317 TCGv_i32 arg1, TCGv_i32 arg2);
318void tcg_gen_setcondi_i32(TCGCond cond, TCGv_i32 ret,
319 TCGv_i32 arg1, int32_t arg2);
320void tcg_gen_movcond_i32(TCGCond cond, TCGv_i32 ret, TCGv_i32 c1,
321 TCGv_i32 c2, TCGv_i32 v1, TCGv_i32 v2);
322void tcg_gen_add2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
323 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
324void tcg_gen_sub2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
325 TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
326void tcg_gen_mulu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
327void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
5087abfb 328void tcg_gen_mulsu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
951c6300
RH
329void tcg_gen_ext8s_i32(TCGv_i32 ret, TCGv_i32 arg);
330void tcg_gen_ext16s_i32(TCGv_i32 ret, TCGv_i32 arg);
331void tcg_gen_ext8u_i32(TCGv_i32 ret, TCGv_i32 arg);
332void tcg_gen_ext16u_i32(TCGv_i32 ret, TCGv_i32 arg);
2b836c2a 333void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg, int flags);
951c6300 334void tcg_gen_bswap32_i32(TCGv_i32 ret, TCGv_i32 arg);
46be8425 335void tcg_gen_hswap_i32(TCGv_i32 ret, TCGv_i32 arg);
b87fb8cd
RH
336void tcg_gen_smin_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
337void tcg_gen_smax_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
338void tcg_gen_umin_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
339void tcg_gen_umax_i32(TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
ff1f11f7 340void tcg_gen_abs_i32(TCGv_i32, TCGv_i32);
951c6300 341
614dd4f3
PM
342/* Replicate a value of size @vece from @in to all the lanes in @out */
343void tcg_gen_dup_i32(unsigned vece, TCGv_i32 out, TCGv_i32 in);
344
951c6300
RH
345static inline void tcg_gen_discard_i32(TCGv_i32 arg)
346{
347 tcg_gen_op1_i32(INDEX_op_discard, arg);
fb50d413
BS
348}
349
a7812ae4 350static inline void tcg_gen_mov_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 351{
11f4e8f8 352 if (ret != arg) {
a7812ae4 353 tcg_gen_op2_i32(INDEX_op_mov_i32, ret, arg);
951c6300 354 }
c896fe29
FB
355}
356
951c6300
RH
357static inline void tcg_gen_ld8u_i32(TCGv_i32 ret, TCGv_ptr arg2,
358 tcg_target_long offset)
c896fe29 359{
a7812ae4 360 tcg_gen_ldst_op_i32(INDEX_op_ld8u_i32, ret, arg2, offset);
c896fe29
FB
361}
362
951c6300
RH
363static inline void tcg_gen_ld8s_i32(TCGv_i32 ret, TCGv_ptr arg2,
364 tcg_target_long offset)
c896fe29 365{
a7812ae4 366 tcg_gen_ldst_op_i32(INDEX_op_ld8s_i32, ret, arg2, offset);
c896fe29
FB
367}
368
951c6300
RH
369static inline void tcg_gen_ld16u_i32(TCGv_i32 ret, TCGv_ptr arg2,
370 tcg_target_long offset)
c896fe29 371{
a7812ae4 372 tcg_gen_ldst_op_i32(INDEX_op_ld16u_i32, ret, arg2, offset);
c896fe29
FB
373}
374
951c6300
RH
375static inline void tcg_gen_ld16s_i32(TCGv_i32 ret, TCGv_ptr arg2,
376 tcg_target_long offset)
c896fe29 377{
a7812ae4 378 tcg_gen_ldst_op_i32(INDEX_op_ld16s_i32, ret, arg2, offset);
c896fe29
FB
379}
380
951c6300
RH
381static inline void tcg_gen_ld_i32(TCGv_i32 ret, TCGv_ptr arg2,
382 tcg_target_long offset)
c896fe29 383{
a7812ae4 384 tcg_gen_ldst_op_i32(INDEX_op_ld_i32, ret, arg2, offset);
c896fe29
FB
385}
386
951c6300
RH
387static inline void tcg_gen_st8_i32(TCGv_i32 arg1, TCGv_ptr arg2,
388 tcg_target_long offset)
c896fe29 389{
a7812ae4 390 tcg_gen_ldst_op_i32(INDEX_op_st8_i32, arg1, arg2, offset);
c896fe29
FB
391}
392
951c6300
RH
393static inline void tcg_gen_st16_i32(TCGv_i32 arg1, TCGv_ptr arg2,
394 tcg_target_long offset)
c896fe29 395{
a7812ae4 396 tcg_gen_ldst_op_i32(INDEX_op_st16_i32, arg1, arg2, offset);
c896fe29
FB
397}
398
951c6300
RH
399static inline void tcg_gen_st_i32(TCGv_i32 arg1, TCGv_ptr arg2,
400 tcg_target_long offset)
c896fe29 401{
a7812ae4 402 tcg_gen_ldst_op_i32(INDEX_op_st_i32, arg1, arg2, offset);
c896fe29
FB
403}
404
a7812ae4 405static inline void tcg_gen_add_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 406{
a7812ae4 407 tcg_gen_op3_i32(INDEX_op_add_i32, ret, arg1, arg2);
c896fe29
FB
408}
409
a7812ae4 410static inline void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 411{
a7812ae4 412 tcg_gen_op3_i32(INDEX_op_sub_i32, ret, arg1, arg2);
c896fe29
FB
413}
414
a7812ae4 415static inline void tcg_gen_and_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 416{
951c6300 417 tcg_gen_op3_i32(INDEX_op_and_i32, ret, arg1, arg2);
c896fe29
FB
418}
419
a7812ae4 420static inline void tcg_gen_or_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 421{
951c6300 422 tcg_gen_op3_i32(INDEX_op_or_i32, ret, arg1, arg2);
c896fe29
FB
423}
424
a7812ae4 425static inline void tcg_gen_xor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 426{
951c6300 427 tcg_gen_op3_i32(INDEX_op_xor_i32, ret, arg1, arg2);
c896fe29
FB
428}
429
a7812ae4 430static inline void tcg_gen_shl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 431{
a7812ae4 432 tcg_gen_op3_i32(INDEX_op_shl_i32, ret, arg1, arg2);
c896fe29
FB
433}
434
a7812ae4 435static inline void tcg_gen_shr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 436{
a7812ae4 437 tcg_gen_op3_i32(INDEX_op_shr_i32, ret, arg1, arg2);
c896fe29
FB
438}
439
a7812ae4 440static inline void tcg_gen_sar_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 441{
a7812ae4 442 tcg_gen_op3_i32(INDEX_op_sar_i32, ret, arg1, arg2);
c896fe29
FB
443}
444
a7812ae4 445static inline void tcg_gen_mul_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
c896fe29 446{
a7812ae4 447 tcg_gen_op3_i32(INDEX_op_mul_i32, ret, arg1, arg2);
c896fe29
FB
448}
449
951c6300 450static inline void tcg_gen_neg_i32(TCGv_i32 ret, TCGv_i32 arg)
c896fe29 451{
951c6300
RH
452 if (TCG_TARGET_HAS_neg_i32) {
453 tcg_gen_op2_i32(INDEX_op_neg_i32, ret, arg);
25c4d9cc 454 } else {
951c6300 455 tcg_gen_subfi_i32(ret, 0, arg);
25c4d9cc 456 }
31d66551
AJ
457}
458
951c6300 459static inline void tcg_gen_not_i32(TCGv_i32 ret, TCGv_i32 arg)
31d66551 460{
951c6300
RH
461 if (TCG_TARGET_HAS_not_i32) {
462 tcg_gen_op2_i32(INDEX_op_not_i32, ret, arg);
25c4d9cc 463 } else {
951c6300 464 tcg_gen_xori_i32(ret, arg, -1);
25c4d9cc 465 }
31d66551
AJ
466}
467
951c6300
RH
468/* 64 bit ops */
469
11d11d61 470void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg);
951c6300
RH
471void tcg_gen_addi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
472void tcg_gen_subfi_i64(TCGv_i64 ret, int64_t arg1, TCGv_i64 arg2);
473void tcg_gen_subi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
474b2e8f 474void tcg_gen_andi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
951c6300
RH
475void tcg_gen_ori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
476void tcg_gen_xori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
474b2e8f
RH
477void tcg_gen_shli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
478void tcg_gen_shri_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
479void tcg_gen_sari_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
951c6300
RH
480void tcg_gen_muli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
481void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
482void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
483void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
484void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
485void tcg_gen_andc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
486void tcg_gen_eqv_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
487void tcg_gen_nand_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
488void tcg_gen_nor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
489void tcg_gen_orc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
0e28d006
RH
490void tcg_gen_clz_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
491void tcg_gen_ctz_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
492void tcg_gen_clzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
493void tcg_gen_ctzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
086920c2 494void tcg_gen_clrsb_i64(TCGv_i64 ret, TCGv_i64 arg);
a768e4e9 495void tcg_gen_ctpop_i64(TCGv_i64 a1, TCGv_i64 a2);
951c6300 496void tcg_gen_rotl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
07dada03 497void tcg_gen_rotli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
951c6300 498void tcg_gen_rotr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
07dada03 499void tcg_gen_rotri_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
951c6300
RH
500void tcg_gen_deposit_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2,
501 unsigned int ofs, unsigned int len);
07cc68d5
RH
502void tcg_gen_deposit_z_i64(TCGv_i64 ret, TCGv_i64 arg,
503 unsigned int ofs, unsigned int len);
7ec8bab3
RH
504void tcg_gen_extract_i64(TCGv_i64 ret, TCGv_i64 arg,
505 unsigned int ofs, unsigned int len);
506void tcg_gen_sextract_i64(TCGv_i64 ret, TCGv_i64 arg,
507 unsigned int ofs, unsigned int len);
2089fcc9
DH
508void tcg_gen_extract2_i64(TCGv_i64 ret, TCGv_i64 al, TCGv_i64 ah,
509 unsigned int ofs);
42a268c2
RH
510void tcg_gen_brcond_i64(TCGCond cond, TCGv_i64 arg1, TCGv_i64 arg2, TCGLabel *);
511void tcg_gen_brcondi_i64(TCGCond cond, TCGv_i64 arg1, int64_t arg2, TCGLabel *);
951c6300
RH
512void tcg_gen_setcond_i64(TCGCond cond, TCGv_i64 ret,
513 TCGv_i64 arg1, TCGv_i64 arg2);
514void tcg_gen_setcondi_i64(TCGCond cond, TCGv_i64 ret,
515 TCGv_i64 arg1, int64_t arg2);
516void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret, TCGv_i64 c1,
517 TCGv_i64 c2, TCGv_i64 v1, TCGv_i64 v2);
518void tcg_gen_add2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
519 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
520void tcg_gen_sub2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
521 TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
522void tcg_gen_mulu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
523void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
5087abfb 524void tcg_gen_mulsu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
951c6300
RH
525void tcg_gen_not_i64(TCGv_i64 ret, TCGv_i64 arg);
526void tcg_gen_ext8s_i64(TCGv_i64 ret, TCGv_i64 arg);
527void tcg_gen_ext16s_i64(TCGv_i64 ret, TCGv_i64 arg);
528void tcg_gen_ext32s_i64(TCGv_i64 ret, TCGv_i64 arg);
529void tcg_gen_ext8u_i64(TCGv_i64 ret, TCGv_i64 arg);
530void tcg_gen_ext16u_i64(TCGv_i64 ret, TCGv_i64 arg);
531void tcg_gen_ext32u_i64(TCGv_i64 ret, TCGv_i64 arg);
2b836c2a
RH
532void tcg_gen_bswap16_i64(TCGv_i64 ret, TCGv_i64 arg, int flags);
533void tcg_gen_bswap32_i64(TCGv_i64 ret, TCGv_i64 arg, int flags);
951c6300 534void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg);
46be8425
RH
535void tcg_gen_hswap_i64(TCGv_i64 ret, TCGv_i64 arg);
536void tcg_gen_wswap_i64(TCGv_i64 ret, TCGv_i64 arg);
b87fb8cd
RH
537void tcg_gen_smin_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
538void tcg_gen_smax_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
539void tcg_gen_umin_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
540void tcg_gen_umax_i64(TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
ff1f11f7 541void tcg_gen_abs_i64(TCGv_i64, TCGv_i64);
c896fe29 542
614dd4f3
PM
543/* Replicate a value of size @vece from @in to all the lanes in @out */
544void tcg_gen_dup_i64(unsigned vece, TCGv_i64 out, TCGv_i64 in);
545
951c6300
RH
546#if TCG_TARGET_REG_BITS == 64
547static inline void tcg_gen_discard_i64(TCGv_i64 arg)
548{
549 tcg_gen_op1_i64(INDEX_op_discard, arg);
550}
c896fe29 551
a7812ae4 552static inline void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 553{
11f4e8f8 554 if (ret != arg) {
951c6300 555 tcg_gen_op2_i64(INDEX_op_mov_i64, ret, arg);
4d07272d 556 }
c896fe29
FB
557}
558
a7812ae4
PB
559static inline void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2,
560 tcg_target_long offset)
c896fe29 561{
951c6300 562 tcg_gen_ldst_op_i64(INDEX_op_ld8u_i64, ret, arg2, offset);
c896fe29
FB
563}
564
a7812ae4
PB
565static inline void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2,
566 tcg_target_long offset)
c896fe29 567{
951c6300 568 tcg_gen_ldst_op_i64(INDEX_op_ld8s_i64, ret, arg2, offset);
c896fe29
FB
569}
570
a7812ae4
PB
571static inline void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2,
572 tcg_target_long offset)
c896fe29 573{
951c6300 574 tcg_gen_ldst_op_i64(INDEX_op_ld16u_i64, ret, arg2, offset);
c896fe29
FB
575}
576
a7812ae4
PB
577static inline void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2,
578 tcg_target_long offset)
c896fe29 579{
951c6300 580 tcg_gen_ldst_op_i64(INDEX_op_ld16s_i64, ret, arg2, offset);
c896fe29
FB
581}
582
a7812ae4
PB
583static inline void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2,
584 tcg_target_long offset)
c896fe29 585{
951c6300 586 tcg_gen_ldst_op_i64(INDEX_op_ld32u_i64, ret, arg2, offset);
c896fe29
FB
587}
588
a7812ae4
PB
589static inline void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2,
590 tcg_target_long offset)
c896fe29 591{
951c6300 592 tcg_gen_ldst_op_i64(INDEX_op_ld32s_i64, ret, arg2, offset);
c896fe29
FB
593}
594
a7812ae4
PB
595static inline void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2,
596 tcg_target_long offset)
c896fe29 597{
951c6300 598 tcg_gen_ldst_op_i64(INDEX_op_ld_i64, ret, arg2, offset);
c896fe29
FB
599}
600
a7812ae4
PB
601static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
602 tcg_target_long offset)
c896fe29 603{
951c6300 604 tcg_gen_ldst_op_i64(INDEX_op_st8_i64, arg1, arg2, offset);
c896fe29
FB
605}
606
a7812ae4
PB
607static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
608 tcg_target_long offset)
c896fe29 609{
951c6300 610 tcg_gen_ldst_op_i64(INDEX_op_st16_i64, arg1, arg2, offset);
c896fe29
FB
611}
612
a7812ae4
PB
613static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
614 tcg_target_long offset)
c896fe29 615{
951c6300 616 tcg_gen_ldst_op_i64(INDEX_op_st32_i64, arg1, arg2, offset);
c896fe29
FB
617}
618
a7812ae4
PB
619static inline void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2,
620 tcg_target_long offset)
c896fe29 621{
951c6300 622 tcg_gen_ldst_op_i64(INDEX_op_st_i64, arg1, arg2, offset);
c896fe29
FB
623}
624
a7812ae4 625static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 626{
951c6300 627 tcg_gen_op3_i64(INDEX_op_add_i64, ret, arg1, arg2);
c896fe29
FB
628}
629
a7812ae4 630static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 631{
951c6300 632 tcg_gen_op3_i64(INDEX_op_sub_i64, ret, arg1, arg2);
c896fe29
FB
633}
634
a7812ae4 635static inline void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 636{
951c6300 637 tcg_gen_op3_i64(INDEX_op_and_i64, ret, arg1, arg2);
c896fe29
FB
638}
639
a7812ae4 640static inline void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 641{
951c6300 642 tcg_gen_op3_i64(INDEX_op_or_i64, ret, arg1, arg2);
c896fe29
FB
643}
644
a7812ae4 645static inline void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 646{
951c6300 647 tcg_gen_op3_i64(INDEX_op_xor_i64, ret, arg1, arg2);
c896fe29
FB
648}
649
a7812ae4 650static inline void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 651{
951c6300 652 tcg_gen_op3_i64(INDEX_op_shl_i64, ret, arg1, arg2);
c896fe29
FB
653}
654
a7812ae4 655static inline void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 656{
951c6300 657 tcg_gen_op3_i64(INDEX_op_shr_i64, ret, arg1, arg2);
c896fe29
FB
658}
659
a7812ae4 660static inline void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 661{
951c6300 662 tcg_gen_op3_i64(INDEX_op_sar_i64, ret, arg1, arg2);
5105c556
AJ
663}
664
a7812ae4 665static inline void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 666{
951c6300 667 tcg_gen_op3_i64(INDEX_op_mul_i64, ret, arg1, arg2);
c896fe29 668}
951c6300
RH
669#else /* TCG_TARGET_REG_BITS == 32 */
670static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
671 tcg_target_long offset)
c896fe29 672{
951c6300 673 tcg_gen_st8_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
674}
675
951c6300
RH
676static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
677 tcg_target_long offset)
c896fe29 678{
951c6300 679 tcg_gen_st16_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
680}
681
951c6300
RH
682static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
683 tcg_target_long offset)
c896fe29 684{
951c6300 685 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset);
c896fe29
FB
686}
687
951c6300 688static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 689{
951c6300
RH
690 tcg_gen_add2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
691 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
c896fe29
FB
692}
693
951c6300 694static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
c896fe29 695{
951c6300
RH
696 tcg_gen_sub2_i32(TCGV_LOW(ret), TCGV_HIGH(ret), TCGV_LOW(arg1),
697 TCGV_HIGH(arg1), TCGV_LOW(arg2), TCGV_HIGH(arg2));
698}
699
700void tcg_gen_discard_i64(TCGv_i64 arg);
701void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg);
951c6300
RH
702void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
703void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
704void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
705void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
706void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
707void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
708void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
709void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2, tcg_target_long offset);
710void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
711void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
712void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
713void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
714void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
715void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
716void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
717#endif /* TCG_TARGET_REG_BITS */
c896fe29 718
951c6300 719static inline void tcg_gen_neg_i64(TCGv_i64 ret, TCGv_i64 arg)
c896fe29 720{
951c6300
RH
721 if (TCG_TARGET_HAS_neg_i64) {
722 tcg_gen_op2_i64(INDEX_op_neg_i64, ret, arg);
723 } else {
724 tcg_gen_subfi_i64(ret, 0, arg);
725 }
c896fe29
FB
726}
727
951c6300 728/* Size changing operations. */
c896fe29 729
951c6300
RH
730void tcg_gen_extu_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
731void tcg_gen_ext_i32_i64(TCGv_i64 ret, TCGv_i32 arg);
732void tcg_gen_concat_i32_i64(TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high);
609ad705
RH
733void tcg_gen_extrl_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
734void tcg_gen_extrh_i64_i32(TCGv_i32 ret, TCGv_i64 arg);
951c6300
RH
735void tcg_gen_extr_i64_i32(TCGv_i32 lo, TCGv_i32 hi, TCGv_i64 arg);
736void tcg_gen_extr32_i64(TCGv_i64 lo, TCGv_i64 hi, TCGv_i64 arg);
c896fe29 737
951c6300 738static inline void tcg_gen_concat32_i64(TCGv_i64 ret, TCGv_i64 lo, TCGv_i64 hi)
c896fe29 739{
951c6300 740 tcg_gen_deposit_i64(ret, lo, hi, 32, 32);
c896fe29
FB
741}
742
951c6300 743/* QEMU specific operations. */
c896fe29 744
951c6300
RH
745#ifndef TARGET_LONG_BITS
746#error must include QEMU headers
747#endif
c896fe29 748
9aef40ed
RH
749#if TARGET_INSN_START_WORDS == 1
750# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
751static inline void tcg_gen_insn_start(target_ulong pc)
c896fe29 752{
b7e8b17a 753 tcg_gen_op1(INDEX_op_insn_start, pc);
9aef40ed
RH
754}
755# else
756static inline void tcg_gen_insn_start(target_ulong pc)
757{
b7e8b17a 758 tcg_gen_op2(INDEX_op_insn_start, (uint32_t)pc, (uint32_t)(pc >> 32));
9aef40ed
RH
759}
760# endif
761#elif TARGET_INSN_START_WORDS == 2
762# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
763static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
764{
b7e8b17a 765 tcg_gen_op2(INDEX_op_insn_start, pc, a1);
9aef40ed
RH
766}
767# else
768static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1)
769{
b7e8b17a 770 tcg_gen_op4(INDEX_op_insn_start,
9aef40ed
RH
771 (uint32_t)pc, (uint32_t)(pc >> 32),
772 (uint32_t)a1, (uint32_t)(a1 >> 32));
773}
774# endif
775#elif TARGET_INSN_START_WORDS == 3
776# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
777static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
778 target_ulong a2)
779{
b7e8b17a 780 tcg_gen_op3(INDEX_op_insn_start, pc, a1, a2);
9aef40ed
RH
781}
782# else
783static inline void tcg_gen_insn_start(target_ulong pc, target_ulong a1,
784 target_ulong a2)
785{
b7e8b17a 786 tcg_gen_op6(INDEX_op_insn_start,
9aef40ed
RH
787 (uint32_t)pc, (uint32_t)(pc >> 32),
788 (uint32_t)a1, (uint32_t)(a1 >> 32),
789 (uint32_t)a2, (uint32_t)(a2 >> 32));
790}
791# endif
951c6300 792#else
9aef40ed 793# error "Unhandled number of operands to insn_start"
951c6300 794#endif
c896fe29 795
07ea28b4
RH
796/**
797 * tcg_gen_exit_tb() - output exit_tb TCG operation
798 * @tb: The TranslationBlock from which we are exiting
799 * @idx: Direct jump slot index, or exit request
800 *
801 * See tcg/README for more info about this TCG operation.
802 * See also tcg.h and the block comment above TB_EXIT_MASK.
803 *
804 * For a normal exit from the TB, back to the main loop, @tb should
805 * be NULL and @idx should be 0. Otherwise, @tb should be valid and
806 * @idx should be one of the TB_EXIT_ values.
807 */
d9971435 808void tcg_gen_exit_tb(const TranslationBlock *tb, unsigned idx);
c896fe29 809
5b053a4a
SF
810/**
811 * tcg_gen_goto_tb() - output goto_tb TCG operation
812 * @idx: Direct jump slot index (0 or 1)
813 *
814 * See tcg/README for more info about this TCG operation.
815 *
90aa39a1
SF
816 * NOTE: In softmmu emulation, direct jumps with goto_tb are only safe within
817 * the pages this TB resides in because we don't take care of direct jumps when
818 * address mapping changes, e.g. in tlb_flush(). In user mode, there's only a
819 * static address translation, so the destination address is always valid, TBs
820 * are always invalidated properly, and direct jumps are reset when mapping
821 * changes.
5b053a4a 822 */
951c6300 823void tcg_gen_goto_tb(unsigned idx);
c896fe29 824
cedbcb01 825/**
7f11636d 826 * tcg_gen_lookup_and_goto_ptr() - look up the current TB, jump to it if valid
cedbcb01
EC
827 * @addr: Guest address of the target TB
828 *
829 * If the TB is not valid, jump to the epilogue.
830 *
831 * This operation is optional. If the TCG backend does not implement goto_ptr,
832 * this op is equivalent to calling tcg_gen_exit_tb() with 0 as the argument.
833 */
7f11636d 834void tcg_gen_lookup_and_goto_ptr(void);
cedbcb01 835
38b47b19
EC
836static inline void tcg_gen_plugin_cb_start(unsigned from, unsigned type,
837 unsigned wr)
838{
839 tcg_gen_op3(INDEX_op_plugin_cb_start, from, type, wr);
840}
841
842static inline void tcg_gen_plugin_cb_end(void)
843{
844 tcg_emit_op(INDEX_op_plugin_cb_end);
845}
846
a7812ae4 847#if TARGET_LONG_BITS == 32
a7812ae4 848#define tcg_temp_new() tcg_temp_new_i32()
a7812ae4 849#define tcg_global_mem_new tcg_global_mem_new_i32
df9247b2 850#define tcg_temp_local_new() tcg_temp_local_new_i32()
a7812ae4 851#define tcg_temp_free tcg_temp_free_i32
f713d6ad
RH
852#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32
853#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32
a7812ae4 854#else
a7812ae4 855#define tcg_temp_new() tcg_temp_new_i64()
a7812ae4 856#define tcg_global_mem_new tcg_global_mem_new_i64
df9247b2 857#define tcg_temp_local_new() tcg_temp_local_new_i64()
a7812ae4 858#define tcg_temp_free tcg_temp_free_i64
f713d6ad
RH
859#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64
860#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64
a7812ae4
PB
861#endif
862
14776ab5
TN
863void tcg_gen_qemu_ld_i32(TCGv_i32, TCGv, TCGArg, MemOp);
864void tcg_gen_qemu_st_i32(TCGv_i32, TCGv, TCGArg, MemOp);
865void tcg_gen_qemu_ld_i64(TCGv_i64, TCGv, TCGArg, MemOp);
866void tcg_gen_qemu_st_i64(TCGv_i64, TCGv, TCGArg, MemOp);
c896fe29 867
ac56dd48 868static inline void tcg_gen_qemu_ld8u(TCGv ret, TCGv addr, int mem_index)
c896fe29 869{
f713d6ad 870 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_UB);
c896fe29
FB
871}
872
ac56dd48 873static inline void tcg_gen_qemu_ld8s(TCGv ret, TCGv addr, int mem_index)
c896fe29 874{
f713d6ad 875 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_SB);
c896fe29
FB
876}
877
ac56dd48 878static inline void tcg_gen_qemu_ld16u(TCGv ret, TCGv addr, int mem_index)
c896fe29 879{
f713d6ad 880 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUW);
c896fe29
FB
881}
882
ac56dd48 883static inline void tcg_gen_qemu_ld16s(TCGv ret, TCGv addr, int mem_index)
c896fe29 884{
f713d6ad 885 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESW);
c896fe29
FB
886}
887
ac56dd48 888static inline void tcg_gen_qemu_ld32u(TCGv ret, TCGv addr, int mem_index)
c896fe29 889{
f713d6ad 890 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TEUL);
c896fe29
FB
891}
892
ac56dd48 893static inline void tcg_gen_qemu_ld32s(TCGv ret, TCGv addr, int mem_index)
c896fe29 894{
f713d6ad 895 tcg_gen_qemu_ld_tl(ret, addr, mem_index, MO_TESL);
c896fe29
FB
896}
897
a7812ae4 898static inline void tcg_gen_qemu_ld64(TCGv_i64 ret, TCGv addr, int mem_index)
c896fe29 899{
fc313c64 900 tcg_gen_qemu_ld_i64(ret, addr, mem_index, MO_TEUQ);
c896fe29
FB
901}
902
ac56dd48 903static inline void tcg_gen_qemu_st8(TCGv arg, TCGv addr, int mem_index)
c896fe29 904{
f713d6ad 905 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_UB);
c896fe29
FB
906}
907
ac56dd48 908static inline void tcg_gen_qemu_st16(TCGv arg, TCGv addr, int mem_index)
c896fe29 909{
f713d6ad 910 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUW);
c896fe29
FB
911}
912
ac56dd48 913static inline void tcg_gen_qemu_st32(TCGv arg, TCGv addr, int mem_index)
c896fe29 914{
f713d6ad 915 tcg_gen_qemu_st_tl(arg, addr, mem_index, MO_TEUL);
c896fe29
FB
916}
917
a7812ae4 918static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
c896fe29 919{
fc313c64 920 tcg_gen_qemu_st_i64(arg, addr, mem_index, MO_TEUQ);
c896fe29
FB
921}
922
c482cb11 923void tcg_gen_atomic_cmpxchg_i32(TCGv_i32, TCGv, TCGv_i32, TCGv_i32,
14776ab5 924 TCGArg, MemOp);
c482cb11 925void tcg_gen_atomic_cmpxchg_i64(TCGv_i64, TCGv, TCGv_i64, TCGv_i64,
14776ab5
TN
926 TCGArg, MemOp);
927
928void tcg_gen_atomic_xchg_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
929void tcg_gen_atomic_xchg_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
930
931void tcg_gen_atomic_fetch_add_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
932void tcg_gen_atomic_fetch_add_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
933void tcg_gen_atomic_fetch_and_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
934void tcg_gen_atomic_fetch_and_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
935void tcg_gen_atomic_fetch_or_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
936void tcg_gen_atomic_fetch_or_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
937void tcg_gen_atomic_fetch_xor_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
938void tcg_gen_atomic_fetch_xor_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
939void tcg_gen_atomic_fetch_smin_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
940void tcg_gen_atomic_fetch_smin_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
941void tcg_gen_atomic_fetch_umin_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
942void tcg_gen_atomic_fetch_umin_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
943void tcg_gen_atomic_fetch_smax_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
944void tcg_gen_atomic_fetch_smax_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
945void tcg_gen_atomic_fetch_umax_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
946void tcg_gen_atomic_fetch_umax_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
947
948void tcg_gen_atomic_add_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
949void tcg_gen_atomic_add_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
950void tcg_gen_atomic_and_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
951void tcg_gen_atomic_and_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
952void tcg_gen_atomic_or_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
953void tcg_gen_atomic_or_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
954void tcg_gen_atomic_xor_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
955void tcg_gen_atomic_xor_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
956void tcg_gen_atomic_smin_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
957void tcg_gen_atomic_smin_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
958void tcg_gen_atomic_umin_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
959void tcg_gen_atomic_umin_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
960void tcg_gen_atomic_smax_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
961void tcg_gen_atomic_smax_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
962void tcg_gen_atomic_umax_fetch_i32(TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
963void tcg_gen_atomic_umax_fetch_i64(TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
c482cb11 964
d2fd745f
RH
965void tcg_gen_mov_vec(TCGv_vec, TCGv_vec);
966void tcg_gen_dup_i32_vec(unsigned vece, TCGv_vec, TCGv_i32);
967void tcg_gen_dup_i64_vec(unsigned vece, TCGv_vec, TCGv_i64);
37ee55a0 968void tcg_gen_dup_mem_vec(unsigned vece, TCGv_vec, TCGv_ptr, tcg_target_long);
db432672 969void tcg_gen_dupi_vec(unsigned vece, TCGv_vec, uint64_t);
d2fd745f
RH
970void tcg_gen_add_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
971void tcg_gen_sub_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
3774030a 972void tcg_gen_mul_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
d2fd745f
RH
973void tcg_gen_and_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
974void tcg_gen_or_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
975void tcg_gen_xor_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
976void tcg_gen_andc_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
977void tcg_gen_orc_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
f550805d
RH
978void tcg_gen_nand_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
979void tcg_gen_nor_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
980void tcg_gen_eqv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
d2fd745f
RH
981void tcg_gen_not_vec(unsigned vece, TCGv_vec r, TCGv_vec a);
982void tcg_gen_neg_vec(unsigned vece, TCGv_vec r, TCGv_vec a);
ff1f11f7 983void tcg_gen_abs_vec(unsigned vece, TCGv_vec r, TCGv_vec a);
8afaf050
RH
984void tcg_gen_ssadd_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
985void tcg_gen_usadd_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
986void tcg_gen_sssub_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
987void tcg_gen_ussub_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
dd0a0fcd
RH
988void tcg_gen_smin_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
989void tcg_gen_umin_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
990void tcg_gen_smax_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
991void tcg_gen_umax_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
d2fd745f 992
d0ec9796
RH
993void tcg_gen_shli_vec(unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
994void tcg_gen_shri_vec(unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
995void tcg_gen_sari_vec(unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
b0f7e744
RH
996void tcg_gen_rotli_vec(unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
997void tcg_gen_rotri_vec(unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
d0ec9796 998
b4578cd9
RH
999void tcg_gen_shls_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
1000void tcg_gen_shrs_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
1001void tcg_gen_sars_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
23850a74 1002void tcg_gen_rotls_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
b4578cd9 1003
5ee5c14c
RH
1004void tcg_gen_shlv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
1005void tcg_gen_shrv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
1006void tcg_gen_sarv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
5d0ceda9
RH
1007void tcg_gen_rotlv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
1008void tcg_gen_rotrv_vec(unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
5ee5c14c 1009
212be173
RH
1010void tcg_gen_cmp_vec(TCGCond cond, unsigned vece, TCGv_vec r,
1011 TCGv_vec a, TCGv_vec b);
1012
38dc1294
RH
1013void tcg_gen_bitsel_vec(unsigned vece, TCGv_vec r, TCGv_vec a,
1014 TCGv_vec b, TCGv_vec c);
f75da298
RH
1015void tcg_gen_cmpsel_vec(TCGCond cond, unsigned vece, TCGv_vec r,
1016 TCGv_vec a, TCGv_vec b, TCGv_vec c, TCGv_vec d);
38dc1294 1017
d2fd745f
RH
1018void tcg_gen_ld_vec(TCGv_vec r, TCGv_ptr base, TCGArg offset);
1019void tcg_gen_st_vec(TCGv_vec r, TCGv_ptr base, TCGArg offset);
1020void tcg_gen_stl_vec(TCGv_vec r, TCGv_ptr base, TCGArg offset, TCGType t);
1021
f8422f52 1022#if TARGET_LONG_BITS == 64
f8422f52
BS
1023#define tcg_gen_movi_tl tcg_gen_movi_i64
1024#define tcg_gen_mov_tl tcg_gen_mov_i64
1025#define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
1026#define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
1027#define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
1028#define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
1029#define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
1030#define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
1031#define tcg_gen_ld_tl tcg_gen_ld_i64
1032#define tcg_gen_st8_tl tcg_gen_st8_i64
1033#define tcg_gen_st16_tl tcg_gen_st16_i64
1034#define tcg_gen_st32_tl tcg_gen_st32_i64
1035#define tcg_gen_st_tl tcg_gen_st_i64
1036#define tcg_gen_add_tl tcg_gen_add_i64
1037#define tcg_gen_addi_tl tcg_gen_addi_i64
1038#define tcg_gen_sub_tl tcg_gen_sub_i64
390efc54 1039#define tcg_gen_neg_tl tcg_gen_neg_i64
ff1f11f7 1040#define tcg_gen_abs_tl tcg_gen_abs_i64
10460c8a 1041#define tcg_gen_subfi_tl tcg_gen_subfi_i64
f8422f52
BS
1042#define tcg_gen_subi_tl tcg_gen_subi_i64
1043#define tcg_gen_and_tl tcg_gen_and_i64
1044#define tcg_gen_andi_tl tcg_gen_andi_i64
1045#define tcg_gen_or_tl tcg_gen_or_i64
1046#define tcg_gen_ori_tl tcg_gen_ori_i64
1047#define tcg_gen_xor_tl tcg_gen_xor_i64
1048#define tcg_gen_xori_tl tcg_gen_xori_i64
0b6ce4cf 1049#define tcg_gen_not_tl tcg_gen_not_i64
f8422f52
BS
1050#define tcg_gen_shl_tl tcg_gen_shl_i64
1051#define tcg_gen_shli_tl tcg_gen_shli_i64
1052#define tcg_gen_shr_tl tcg_gen_shr_i64
1053#define tcg_gen_shri_tl tcg_gen_shri_i64
1054#define tcg_gen_sar_tl tcg_gen_sar_i64
1055#define tcg_gen_sari_tl tcg_gen_sari_i64
0cf767d6 1056#define tcg_gen_brcond_tl tcg_gen_brcond_i64
cb63669a 1057#define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
be210acb 1058#define tcg_gen_setcond_tl tcg_gen_setcond_i64
add1e7ea 1059#define tcg_gen_setcondi_tl tcg_gen_setcondi_i64
f730fd27
TS
1060#define tcg_gen_mul_tl tcg_gen_mul_i64
1061#define tcg_gen_muli_tl tcg_gen_muli_i64
ab36421e
AJ
1062#define tcg_gen_div_tl tcg_gen_div_i64
1063#define tcg_gen_rem_tl tcg_gen_rem_i64
864951af
AJ
1064#define tcg_gen_divu_tl tcg_gen_divu_i64
1065#define tcg_gen_remu_tl tcg_gen_remu_i64
a768e4b2 1066#define tcg_gen_discard_tl tcg_gen_discard_i64
ecc7b3aa 1067#define tcg_gen_trunc_tl_i32 tcg_gen_extrl_i64_i32
e429073d
BS
1068#define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
1069#define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
1070#define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
1071#define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
1072#define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
0b6ce4cf
FB
1073#define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
1074#define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
1075#define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
1076#define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
1077#define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
1078#define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
911d79ba
AJ
1079#define tcg_gen_bswap16_tl tcg_gen_bswap16_i64
1080#define tcg_gen_bswap32_tl tcg_gen_bswap32_i64
1081#define tcg_gen_bswap64_tl tcg_gen_bswap64_i64
a66424ba 1082#define tcg_gen_bswap_tl tcg_gen_bswap64_i64
46be8425
RH
1083#define tcg_gen_hswap_tl tcg_gen_hswap_i64
1084#define tcg_gen_wswap_tl tcg_gen_wswap_i64
945ca823 1085#define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
3c51a985 1086#define tcg_gen_extr_i64_tl tcg_gen_extr32_i64
f24cb33e
AJ
1087#define tcg_gen_andc_tl tcg_gen_andc_i64
1088#define tcg_gen_eqv_tl tcg_gen_eqv_i64
1089#define tcg_gen_nand_tl tcg_gen_nand_i64
1090#define tcg_gen_nor_tl tcg_gen_nor_i64
1091#define tcg_gen_orc_tl tcg_gen_orc_i64
0e28d006
RH
1092#define tcg_gen_clz_tl tcg_gen_clz_i64
1093#define tcg_gen_ctz_tl tcg_gen_ctz_i64
1094#define tcg_gen_clzi_tl tcg_gen_clzi_i64
1095#define tcg_gen_ctzi_tl tcg_gen_ctzi_i64
086920c2 1096#define tcg_gen_clrsb_tl tcg_gen_clrsb_i64
a768e4e9 1097#define tcg_gen_ctpop_tl tcg_gen_ctpop_i64
15824571
AJ
1098#define tcg_gen_rotl_tl tcg_gen_rotl_i64
1099#define tcg_gen_rotli_tl tcg_gen_rotli_i64
1100#define tcg_gen_rotr_tl tcg_gen_rotr_i64
1101#define tcg_gen_rotri_tl tcg_gen_rotri_i64
b7767f0f 1102#define tcg_gen_deposit_tl tcg_gen_deposit_i64
07cc68d5 1103#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i64
7ec8bab3
RH
1104#define tcg_gen_extract_tl tcg_gen_extract_i64
1105#define tcg_gen_sextract_tl tcg_gen_sextract_i64
2089fcc9 1106#define tcg_gen_extract2_tl tcg_gen_extract2_i64
a98824ac 1107#define tcg_const_tl tcg_const_i64
4d87fcdd 1108#define tcg_constant_tl tcg_constant_i64
bdffd4a9 1109#define tcg_const_local_tl tcg_const_local_i64
ffc5ea09 1110#define tcg_gen_movcond_tl tcg_gen_movcond_i64
f6953a73
RH
1111#define tcg_gen_add2_tl tcg_gen_add2_i64
1112#define tcg_gen_sub2_tl tcg_gen_sub2_i64
696a8be6
RH
1113#define tcg_gen_mulu2_tl tcg_gen_mulu2_i64
1114#define tcg_gen_muls2_tl tcg_gen_muls2_i64
5087abfb 1115#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i64
b87fb8cd
RH
1116#define tcg_gen_smin_tl tcg_gen_smin_i64
1117#define tcg_gen_umin_tl tcg_gen_umin_i64
1118#define tcg_gen_smax_tl tcg_gen_smax_i64
1119#define tcg_gen_umax_tl tcg_gen_umax_i64
c482cb11
RH
1120#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i64
1121#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i64
1122#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i64
1123#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i64
1124#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i64
1125#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i64
5507c2bf
RH
1126#define tcg_gen_atomic_fetch_smin_tl tcg_gen_atomic_fetch_smin_i64
1127#define tcg_gen_atomic_fetch_umin_tl tcg_gen_atomic_fetch_umin_i64
1128#define tcg_gen_atomic_fetch_smax_tl tcg_gen_atomic_fetch_smax_i64
1129#define tcg_gen_atomic_fetch_umax_tl tcg_gen_atomic_fetch_umax_i64
c482cb11
RH
1130#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i64
1131#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i64
1132#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i64
1133#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i64
5507c2bf
RH
1134#define tcg_gen_atomic_smin_fetch_tl tcg_gen_atomic_smin_fetch_i64
1135#define tcg_gen_atomic_umin_fetch_tl tcg_gen_atomic_umin_fetch_i64
1136#define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i64
1137#define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i64
d2fd745f 1138#define tcg_gen_dup_tl_vec tcg_gen_dup_i64_vec
614dd4f3 1139#define tcg_gen_dup_tl tcg_gen_dup_i64
f8422f52 1140#else
f8422f52
BS
1141#define tcg_gen_movi_tl tcg_gen_movi_i32
1142#define tcg_gen_mov_tl tcg_gen_mov_i32
1143#define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
1144#define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
1145#define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
1146#define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
1147#define tcg_gen_ld32u_tl tcg_gen_ld_i32
1148#define tcg_gen_ld32s_tl tcg_gen_ld_i32
1149#define tcg_gen_ld_tl tcg_gen_ld_i32
1150#define tcg_gen_st8_tl tcg_gen_st8_i32
1151#define tcg_gen_st16_tl tcg_gen_st16_i32
1152#define tcg_gen_st32_tl tcg_gen_st_i32
1153#define tcg_gen_st_tl tcg_gen_st_i32
1154#define tcg_gen_add_tl tcg_gen_add_i32
1155#define tcg_gen_addi_tl tcg_gen_addi_i32
1156#define tcg_gen_sub_tl tcg_gen_sub_i32
390efc54 1157#define tcg_gen_neg_tl tcg_gen_neg_i32
ff1f11f7 1158#define tcg_gen_abs_tl tcg_gen_abs_i32
0045734a 1159#define tcg_gen_subfi_tl tcg_gen_subfi_i32
f8422f52
BS
1160#define tcg_gen_subi_tl tcg_gen_subi_i32
1161#define tcg_gen_and_tl tcg_gen_and_i32
1162#define tcg_gen_andi_tl tcg_gen_andi_i32
1163#define tcg_gen_or_tl tcg_gen_or_i32
1164#define tcg_gen_ori_tl tcg_gen_ori_i32
1165#define tcg_gen_xor_tl tcg_gen_xor_i32
1166#define tcg_gen_xori_tl tcg_gen_xori_i32
0b6ce4cf 1167#define tcg_gen_not_tl tcg_gen_not_i32
f8422f52
BS
1168#define tcg_gen_shl_tl tcg_gen_shl_i32
1169#define tcg_gen_shli_tl tcg_gen_shli_i32
1170#define tcg_gen_shr_tl tcg_gen_shr_i32
1171#define tcg_gen_shri_tl tcg_gen_shri_i32
1172#define tcg_gen_sar_tl tcg_gen_sar_i32
1173#define tcg_gen_sari_tl tcg_gen_sari_i32
0cf767d6 1174#define tcg_gen_brcond_tl tcg_gen_brcond_i32
cb63669a 1175#define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
be210acb 1176#define tcg_gen_setcond_tl tcg_gen_setcond_i32
add1e7ea 1177#define tcg_gen_setcondi_tl tcg_gen_setcondi_i32
f730fd27
TS
1178#define tcg_gen_mul_tl tcg_gen_mul_i32
1179#define tcg_gen_muli_tl tcg_gen_muli_i32
ab36421e
AJ
1180#define tcg_gen_div_tl tcg_gen_div_i32
1181#define tcg_gen_rem_tl tcg_gen_rem_i32
864951af
AJ
1182#define tcg_gen_divu_tl tcg_gen_divu_i32
1183#define tcg_gen_remu_tl tcg_gen_remu_i32
a768e4b2 1184#define tcg_gen_discard_tl tcg_gen_discard_i32
e429073d 1185#define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
ecc7b3aa 1186#define tcg_gen_trunc_i64_tl tcg_gen_extrl_i64_i32
e429073d
BS
1187#define tcg_gen_extu_i32_tl tcg_gen_mov_i32
1188#define tcg_gen_ext_i32_tl tcg_gen_mov_i32
1189#define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
1190#define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
0b6ce4cf
FB
1191#define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
1192#define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
1193#define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
1194#define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
1195#define tcg_gen_ext32u_tl tcg_gen_mov_i32
1196#define tcg_gen_ext32s_tl tcg_gen_mov_i32
911d79ba 1197#define tcg_gen_bswap16_tl tcg_gen_bswap16_i32
2b836c2a 1198#define tcg_gen_bswap32_tl(D, S, F) tcg_gen_bswap32_i32(D, S)
a66424ba 1199#define tcg_gen_bswap_tl tcg_gen_bswap32_i32
46be8425 1200#define tcg_gen_hswap_tl tcg_gen_hswap_i32
945ca823 1201#define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
e3eb9806 1202#define tcg_gen_extr_i64_tl tcg_gen_extr_i64_i32
f24cb33e
AJ
1203#define tcg_gen_andc_tl tcg_gen_andc_i32
1204#define tcg_gen_eqv_tl tcg_gen_eqv_i32
1205#define tcg_gen_nand_tl tcg_gen_nand_i32
1206#define tcg_gen_nor_tl tcg_gen_nor_i32
1207#define tcg_gen_orc_tl tcg_gen_orc_i32
0e28d006
RH
1208#define tcg_gen_clz_tl tcg_gen_clz_i32
1209#define tcg_gen_ctz_tl tcg_gen_ctz_i32
1210#define tcg_gen_clzi_tl tcg_gen_clzi_i32
1211#define tcg_gen_ctzi_tl tcg_gen_ctzi_i32
086920c2 1212#define tcg_gen_clrsb_tl tcg_gen_clrsb_i32
a768e4e9 1213#define tcg_gen_ctpop_tl tcg_gen_ctpop_i32
15824571
AJ
1214#define tcg_gen_rotl_tl tcg_gen_rotl_i32
1215#define tcg_gen_rotli_tl tcg_gen_rotli_i32
1216#define tcg_gen_rotr_tl tcg_gen_rotr_i32
1217#define tcg_gen_rotri_tl tcg_gen_rotri_i32
b7767f0f 1218#define tcg_gen_deposit_tl tcg_gen_deposit_i32
07cc68d5 1219#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i32
7ec8bab3
RH
1220#define tcg_gen_extract_tl tcg_gen_extract_i32
1221#define tcg_gen_sextract_tl tcg_gen_sextract_i32
2089fcc9 1222#define tcg_gen_extract2_tl tcg_gen_extract2_i32
a98824ac 1223#define tcg_const_tl tcg_const_i32
4d87fcdd 1224#define tcg_constant_tl tcg_constant_i32
bdffd4a9 1225#define tcg_const_local_tl tcg_const_local_i32
ffc5ea09 1226#define tcg_gen_movcond_tl tcg_gen_movcond_i32
f6953a73
RH
1227#define tcg_gen_add2_tl tcg_gen_add2_i32
1228#define tcg_gen_sub2_tl tcg_gen_sub2_i32
696a8be6
RH
1229#define tcg_gen_mulu2_tl tcg_gen_mulu2_i32
1230#define tcg_gen_muls2_tl tcg_gen_muls2_i32
5087abfb 1231#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i32
b87fb8cd
RH
1232#define tcg_gen_smin_tl tcg_gen_smin_i32
1233#define tcg_gen_umin_tl tcg_gen_umin_i32
1234#define tcg_gen_smax_tl tcg_gen_smax_i32
1235#define tcg_gen_umax_tl tcg_gen_umax_i32
c482cb11
RH
1236#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i32
1237#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i32
1238#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i32
1239#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i32
1240#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i32
1241#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i32
5507c2bf
RH
1242#define tcg_gen_atomic_fetch_smin_tl tcg_gen_atomic_fetch_smin_i32
1243#define tcg_gen_atomic_fetch_umin_tl tcg_gen_atomic_fetch_umin_i32
1244#define tcg_gen_atomic_fetch_smax_tl tcg_gen_atomic_fetch_smax_i32
1245#define tcg_gen_atomic_fetch_umax_tl tcg_gen_atomic_fetch_umax_i32
c482cb11
RH
1246#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i32
1247#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i32
1248#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i32
1249#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i32
5507c2bf
RH
1250#define tcg_gen_atomic_smin_fetch_tl tcg_gen_atomic_smin_fetch_i32
1251#define tcg_gen_atomic_umin_fetch_tl tcg_gen_atomic_umin_fetch_i32
1252#define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i32
1253#define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i32
d2fd745f 1254#define tcg_gen_dup_tl_vec tcg_gen_dup_i32_vec
614dd4f3 1255#define tcg_gen_dup_tl tcg_gen_dup_i32
f8422f52 1256#endif
6ddbc6e4 1257
71b92699 1258#if UINTPTR_MAX == UINT32_MAX
5bfa8034
RH
1259# define PTR i32
1260# define NAT TCGv_i32
f713d6ad 1261#else
5bfa8034
RH
1262# define PTR i64
1263# define NAT TCGv_i64
1264#endif
1265
1266static inline void tcg_gen_ld_ptr(TCGv_ptr r, TCGv_ptr a, intptr_t o)
1267{
1268 glue(tcg_gen_ld_,PTR)((NAT)r, a, o);
1269}
1270
c87fb14f
EC
1271static inline void tcg_gen_st_ptr(TCGv_ptr r, TCGv_ptr a, intptr_t o)
1272{
1273 glue(tcg_gen_st_, PTR)((NAT)r, a, o);
1274}
1275
5bfa8034
RH
1276static inline void tcg_gen_discard_ptr(TCGv_ptr a)
1277{
1278 glue(tcg_gen_discard_,PTR)((NAT)a);
1279}
1280
1281static inline void tcg_gen_add_ptr(TCGv_ptr r, TCGv_ptr a, TCGv_ptr b)
1282{
1283 glue(tcg_gen_add_,PTR)((NAT)r, (NAT)a, (NAT)b);
1284}
1285
1286static inline void tcg_gen_addi_ptr(TCGv_ptr r, TCGv_ptr a, intptr_t b)
1287{
1288 glue(tcg_gen_addi_,PTR)((NAT)r, (NAT)a, b);
1289}
1290
dc24c991
RH
1291static inline void tcg_gen_mov_ptr(TCGv_ptr d, TCGv_ptr s)
1292{
1293 glue(tcg_gen_mov_,PTR)((NAT)d, (NAT)s);
1294}
1295
5bfa8034
RH
1296static inline void tcg_gen_brcondi_ptr(TCGCond cond, TCGv_ptr a,
1297 intptr_t b, TCGLabel *label)
1298{
1299 glue(tcg_gen_brcondi_,PTR)(cond, (NAT)a, b, label);
1300}
1301
1302static inline void tcg_gen_ext_i32_ptr(TCGv_ptr r, TCGv_i32 a)
1303{
1304#if UINTPTR_MAX == UINT32_MAX
1305 tcg_gen_mov_i32((NAT)r, a);
1306#else
1307 tcg_gen_ext_i32_i64((NAT)r, a);
1308#endif
1309}
1310
1311static inline void tcg_gen_trunc_i64_ptr(TCGv_ptr r, TCGv_i64 a)
1312{
1313#if UINTPTR_MAX == UINT32_MAX
1314 tcg_gen_extrl_i64_i32((NAT)r, a);
1315#else
1316 tcg_gen_mov_i64((NAT)r, a);
1317#endif
1318}
1319
1320static inline void tcg_gen_extu_ptr_i64(TCGv_i64 r, TCGv_ptr a)
1321{
1322#if UINTPTR_MAX == UINT32_MAX
1323 tcg_gen_extu_i32_i64(r, (NAT)a);
1324#else
1325 tcg_gen_mov_i64(r, (NAT)a);
1326#endif
1327}
1328
1329static inline void tcg_gen_trunc_ptr_i32(TCGv_i32 r, TCGv_ptr a)
1330{
1331#if UINTPTR_MAX == UINT32_MAX
1332 tcg_gen_mov_i32(r, (NAT)a);
1333#else
1334 tcg_gen_extrl_i64_i32(r, (NAT)a);
1335#endif
1336}
1337
1338#undef PTR
1339#undef NAT
a7ce790a
PM
1340
1341#endif /* TCG_TCG_OP_H */