]> git.proxmox.com Git - mirror_qemu.git/blame - include/tcg/tcg-opc.h
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging
[mirror_qemu.git] / include / tcg / tcg-opc.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
c61aaf7a
AJ
24
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
c896fe29
FB
28
29/* predefined ops */
c1a61f6c
RH
30DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
31DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
32
33/* variable number of parameters */
96d0ee7f 34DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT)
5ff9d6a4 35
344028ba 36DEF(br, 0, 0, 1, TCG_OPF_BB_END)
c896fe29 37
25c012b4 38#define IMPL(X) (__builtin_constant_p(X) && (X) <= 0 ? TCG_OPF_NOT_PRESENT : 0)
25c4d9cc
RH
39#if TCG_TARGET_REG_BITS == 32
40# define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
41#else
42# define IMPL64 TCG_OPF_64BIT
43#endif
44
f65e19bc
PK
45DEF(mb, 0, 0, 1, 0)
46
96d0ee7f 47DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT)
c61aaf7a 48DEF(setcond_i32, 1, 2, 1, 0)
ffc5ea09 49DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
c896fe29 50/* load/store */
c61aaf7a
AJ
51DEF(ld8u_i32, 1, 1, 1, 0)
52DEF(ld8s_i32, 1, 1, 1, 0)
53DEF(ld16u_i32, 1, 1, 1, 0)
54DEF(ld16s_i32, 1, 1, 1, 0)
55DEF(ld_i32, 1, 1, 1, 0)
b202d41e
AJ
56DEF(st8_i32, 0, 2, 1, 0)
57DEF(st16_i32, 0, 2, 1, 0)
58DEF(st_i32, 0, 2, 1, 0)
c896fe29 59/* arith */
c61aaf7a
AJ
60DEF(add_i32, 1, 2, 0, 0)
61DEF(sub_i32, 1, 2, 0, 0)
62DEF(mul_i32, 1, 2, 0, 0)
25c4d9cc
RH
63DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
64DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
ca675f46
RH
65DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
66DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
25c4d9cc
RH
67DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
68DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
c61aaf7a
AJ
69DEF(and_i32, 1, 2, 0, 0)
70DEF(or_i32, 1, 2, 0, 0)
71DEF(xor_i32, 1, 2, 0, 0)
d42f183c 72/* shifts/rotates */
c61aaf7a
AJ
73DEF(shl_i32, 1, 2, 0, 0)
74DEF(shr_i32, 1, 2, 0, 0)
75DEF(sar_i32, 1, 2, 0, 0)
25c4d9cc
RH
76DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
77DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
78DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
7ec8bab3
RH
79DEF(extract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_extract_i32))
80DEF(sextract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_sextract_i32))
fce1296f 81DEF(extract2_i32, 1, 2, 1, IMPL(TCG_TARGET_HAS_extract2_i32))
c896fe29 82
b4cb76e6 83DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH)
c896fe29 84
e6a72734
RH
85DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
86DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
87DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
4d3203fd 88DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
03271524
RH
89DEF(muluh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i32))
90DEF(mulsh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i32))
b4cb76e6
RH
91DEF(brcond2_i32, 0, 4, 2,
92 TCG_OPF_BB_END | TCG_OPF_COND_BRANCH | IMPL(TCG_TARGET_REG_BITS == 32))
25c4d9cc
RH
93DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
94
95DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
96DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
97DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
98DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
587195bd
RH
99DEF(bswap16_i32, 1, 1, 1, IMPL(TCG_TARGET_HAS_bswap16_i32))
100DEF(bswap32_i32, 1, 1, 1, IMPL(TCG_TARGET_HAS_bswap32_i32))
25c4d9cc
RH
101DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
102DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
103DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
104DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
105DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
106DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
107DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
0e28d006
RH
108DEF(clz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_clz_i32))
109DEF(ctz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_ctz_i32))
a768e4e9 110DEF(ctpop_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ctpop_i32))
25c4d9cc 111
96d0ee7f 112DEF(mov_i64, 1, 1, 0, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
25c4d9cc 113DEF(setcond_i64, 1, 2, 1, IMPL64)
ffc5ea09 114DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
c896fe29 115/* load/store */
25c4d9cc
RH
116DEF(ld8u_i64, 1, 1, 1, IMPL64)
117DEF(ld8s_i64, 1, 1, 1, IMPL64)
118DEF(ld16u_i64, 1, 1, 1, IMPL64)
119DEF(ld16s_i64, 1, 1, 1, IMPL64)
120DEF(ld32u_i64, 1, 1, 1, IMPL64)
121DEF(ld32s_i64, 1, 1, 1, IMPL64)
122DEF(ld_i64, 1, 1, 1, IMPL64)
b202d41e
AJ
123DEF(st8_i64, 0, 2, 1, IMPL64)
124DEF(st16_i64, 0, 2, 1, IMPL64)
125DEF(st32_i64, 0, 2, 1, IMPL64)
126DEF(st_i64, 0, 2, 1, IMPL64)
c896fe29 127/* arith */
25c4d9cc
RH
128DEF(add_i64, 1, 2, 0, IMPL64)
129DEF(sub_i64, 1, 2, 0, IMPL64)
130DEF(mul_i64, 1, 2, 0, IMPL64)
131DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
132DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
ca675f46
RH
133DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
134DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
25c4d9cc
RH
135DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
136DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
137DEF(and_i64, 1, 2, 0, IMPL64)
138DEF(or_i64, 1, 2, 0, IMPL64)
139DEF(xor_i64, 1, 2, 0, IMPL64)
d42f183c 140/* shifts/rotates */
25c4d9cc
RH
141DEF(shl_i64, 1, 2, 0, IMPL64)
142DEF(shr_i64, 1, 2, 0, IMPL64)
143DEF(sar_i64, 1, 2, 0, IMPL64)
144DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
145DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
146DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
7ec8bab3
RH
147DEF(extract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_extract_i64))
148DEF(sextract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_sextract_i64))
fce1296f 149DEF(extract2_i64, 1, 2, 1, IMPL64 | IMPL(TCG_TARGET_HAS_extract2_i64))
c896fe29 150
4f2331e5
AJ
151/* size changing ops */
152DEF(ext_i32_i64, 1, 1, 0, IMPL64)
153DEF(extu_i32_i64, 1, 1, 0, IMPL64)
609ad705
RH
154DEF(extrl_i64_i32, 1, 1, 0,
155 IMPL(TCG_TARGET_HAS_extrl_i64_i32)
156 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
157DEF(extrh_i64_i32, 1, 1, 0,
158 IMPL(TCG_TARGET_HAS_extrh_i64_i32)
4bb7a41e
RH
159 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
160
b4cb76e6 161DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH | IMPL64)
25c4d9cc
RH
162DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
163DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
164DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
165DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
166DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
167DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
587195bd
RH
168DEF(bswap16_i64, 1, 1, 1, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
169DEF(bswap32_i64, 1, 1, 1, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
170DEF(bswap64_i64, 1, 1, 1, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
25c4d9cc
RH
171DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
172DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
173DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
174DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
175DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
176DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
177DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
0e28d006
RH
178DEF(clz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_clz_i64))
179DEF(ctz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctz_i64))
a768e4e9 180DEF(ctpop_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctpop_i64))
c896fe29 181
d7156f7c
RH
182DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
183DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
184DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
4d3203fd 185DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
f2f1dde7
RH
186DEF(muluh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muluh_i64))
187DEF(mulsh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulsh_i64))
d7156f7c 188
c0e40dbd
JH
189#define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2)
190
c896fe29 191/* QEMU specific */
c9ad8d27 192DEF(insn_start, 0, 0, DATA64_ARGS * TARGET_INSN_START_WORDS,
c0e40dbd 193 TCG_OPF_NOT_PRESENT)
ae36a246
RH
194DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
195DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
f4e01e30 196DEF(goto_ptr, 0, 1, 0, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
f713d6ad 197
38b47b19
EC
198DEF(plugin_cb_start, 0, 0, 3, TCG_OPF_NOT_PRESENT)
199DEF(plugin_cb_end, 0, 0, 0, TCG_OPF_NOT_PRESENT)
200
fecccfcc
RH
201/* Replicate ld/st ops for 32 and 64-bit guest addresses. */
202DEF(qemu_ld_a32_i32, 1, 1, 1,
3d1b2ff6 203 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
fecccfcc 204DEF(qemu_st_a32_i32, 0, 1 + 1, 1,
3d1b2ff6 205 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
fecccfcc 206DEF(qemu_ld_a32_i64, DATA64_ARGS, 1, 1,
3d1b2ff6 207 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
fecccfcc
RH
208DEF(qemu_st_a32_i64, 0, DATA64_ARGS + 1, 1,
209 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
210
211DEF(qemu_ld_a64_i32, 1, DATA64_ARGS, 1,
212 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
213DEF(qemu_st_a64_i32, 0, 1 + DATA64_ARGS, 1,
214 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
215DEF(qemu_ld_a64_i64, DATA64_ARGS, DATA64_ARGS, 1,
216 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
217DEF(qemu_st_a64_i64, 0, DATA64_ARGS + DATA64_ARGS, 1,
3d1b2ff6
RH
218 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
219
07ce0b05 220/* Only used by i386 to cope with stupid register constraints. */
fecccfcc
RH
221DEF(qemu_st8_a32_i32, 0, 1 + 1, 1,
222 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS |
223 IMPL(TCG_TARGET_HAS_qemu_st8_i32))
224DEF(qemu_st8_a64_i32, 0, 1 + DATA64_ARGS, 1,
07ce0b05
RH
225 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS |
226 IMPL(TCG_TARGET_HAS_qemu_st8_i32))
227
12fde9bc 228/* Only for 64-bit hosts at the moment. */
fecccfcc
RH
229DEF(qemu_ld_a32_i128, 2, 1, 1,
230 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT |
231 IMPL(TCG_TARGET_HAS_qemu_ldst_i128))
232DEF(qemu_ld_a64_i128, 2, 1, 1,
233 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT |
234 IMPL(TCG_TARGET_HAS_qemu_ldst_i128))
235DEF(qemu_st_a32_i128, 0, 3, 1,
12fde9bc
RH
236 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT |
237 IMPL(TCG_TARGET_HAS_qemu_ldst_i128))
fecccfcc 238DEF(qemu_st_a64_i128, 0, 3, 1,
12fde9bc
RH
239 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT |
240 IMPL(TCG_TARGET_HAS_qemu_ldst_i128))
241
d2fd745f
RH
242/* Host vector support. */
243
244#define IMPLVEC TCG_OPF_VECTOR | IMPL(TCG_TARGET_MAYBE_vec)
245
246DEF(mov_vec, 1, 1, 0, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT)
d2fd745f
RH
247
248DEF(dup_vec, 1, 1, 0, IMPLVEC)
249DEF(dup2_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_REG_BITS == 32))
250
251DEF(ld_vec, 1, 1, 1, IMPLVEC)
252DEF(st_vec, 0, 2, 1, IMPLVEC)
37ee55a0 253DEF(dupm_vec, 1, 1, 1, IMPLVEC)
d2fd745f
RH
254
255DEF(add_vec, 1, 2, 0, IMPLVEC)
256DEF(sub_vec, 1, 2, 0, IMPLVEC)
3774030a 257DEF(mul_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_mul_vec))
d2fd745f 258DEF(neg_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_neg_vec))
bcefc902 259DEF(abs_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_abs_vec))
8afaf050
RH
260DEF(ssadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
261DEF(usadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
262DEF(sssub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
263DEF(ussub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
dd0a0fcd
RH
264DEF(smin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
265DEF(umin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
266DEF(smax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
267DEF(umax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
d2fd745f
RH
268
269DEF(and_vec, 1, 2, 0, IMPLVEC)
270DEF(or_vec, 1, 2, 0, IMPLVEC)
271DEF(xor_vec, 1, 2, 0, IMPLVEC)
272DEF(andc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_andc_vec))
273DEF(orc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_orc_vec))
ed523473
RH
274DEF(nand_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_nand_vec))
275DEF(nor_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_nor_vec))
276DEF(eqv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_eqv_vec))
d2fd745f
RH
277DEF(not_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_not_vec))
278
d0ec9796
RH
279DEF(shli_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
280DEF(shri_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
281DEF(sari_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
b0f7e744 282DEF(rotli_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_roti_vec))
d0ec9796
RH
283
284DEF(shls_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
285DEF(shrs_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
286DEF(sars_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
23850a74 287DEF(rotls_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_rots_vec))
d0ec9796
RH
288
289DEF(shlv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
290DEF(shrv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
291DEF(sarv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
5d0ceda9
RH
292DEF(rotlv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_rotv_vec))
293DEF(rotrv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_rotv_vec))
d0ec9796 294
212be173
RH
295DEF(cmp_vec, 1, 2, 1, IMPLVEC)
296
38dc1294 297DEF(bitsel_vec, 1, 3, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_bitsel_vec))
f75da298 298DEF(cmpsel_vec, 1, 4, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_cmpsel_vec))
38dc1294 299
db432672
RH
300DEF(last_generic, 0, 0, 0, TCG_OPF_NOT_PRESENT)
301
302#if TCG_TARGET_MAYBE_vec
303#include "tcg-target.opc.h"
304#endif
305
1bd1af98
RH
306#ifdef TCG_TARGET_INTERPRETER
307/* These opcodes are only for use between the tci generator and interpreter. */
65089889
RH
308DEF(tci_movi, 1, 0, 1, TCG_OPF_NOT_PRESENT)
309DEF(tci_movl, 1, 0, 1, TCG_OPF_NOT_PRESENT)
1bd1af98 310#endif
1bd1af98 311
3d1b2ff6 312#undef DATA64_ARGS
25c4d9cc
RH
313#undef IMPL
314#undef IMPL64
d2fd745f 315#undef IMPLVEC
c61aaf7a 316#undef DEF