]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/video/omapdss.h
OMAPDSS: output: Add set/unset device ops for omap_dss_output
[mirror_ubuntu-artful-kernel.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
559d6701
TV
24
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
42#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
44#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
46#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
48#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
14d33d38
CM
51#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
52#define DISPC_IRQ_VSYNC3 (1 << 28)
53#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
54#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
559d6701
TV
55
56struct omap_dss_device;
57struct omap_overlay_manager;
9c0b8420
RN
58struct snd_aes_iec958;
59struct snd_cea_861_aud_if;
559d6701
TV
60
61enum omap_display_type {
62 OMAP_DISPLAY_TYPE_NONE = 0,
63 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
64 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
65 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
66 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
67 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 68 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
559d6701
TV
69};
70
71enum omap_plane {
72 OMAP_DSS_GFX = 0,
73 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
74 OMAP_DSS_VIDEO2 = 2,
75 OMAP_DSS_VIDEO3 = 3,
66a0f9e4 76 OMAP_DSS_WB = 4,
559d6701
TV
77};
78
79enum omap_channel {
80 OMAP_DSS_CHANNEL_LCD = 0,
81 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 82 OMAP_DSS_CHANNEL_LCD2 = 2,
ff6331e2 83 OMAP_DSS_CHANNEL_LCD3 = 3,
559d6701
TV
84};
85
86enum omap_color_mode {
87 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
88 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
89 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
90 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
91 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
92 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
93 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
94 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
95 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
96 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
97 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
98 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
99 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
100 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
101 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
102 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
103 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
104 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
105 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
106};
107
559d6701
TV
108enum omap_dss_load_mode {
109 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
110 OMAP_DSS_LOAD_CLUT_ONLY = 1,
111 OMAP_DSS_LOAD_FRAME_ONLY = 2,
112 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
113};
114
115enum omap_dss_trans_key_type {
116 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
117 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
118};
119
120enum omap_rfbi_te_mode {
121 OMAP_DSS_RFBI_TE_MODE_1 = 1,
122 OMAP_DSS_RFBI_TE_MODE_2 = 2,
123};
124
a8d5e41c
AT
125enum omap_dss_signal_level {
126 OMAPDSS_SIG_ACTIVE_HIGH = 0,
127 OMAPDSS_SIG_ACTIVE_LOW = 1,
128};
129
130enum omap_dss_signal_edge {
131 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
132 OMAPDSS_DRIVE_SIG_RISING_EDGE,
133 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
134};
135
559d6701
TV
136enum omap_dss_venc_type {
137 OMAP_DSS_VENC_TYPE_COMPOSITE,
138 OMAP_DSS_VENC_TYPE_SVIDEO,
139};
140
a3b3cc2b
AT
141enum omap_dss_dsi_pixel_format {
142 OMAP_DSS_DSI_FMT_RGB888,
143 OMAP_DSS_DSI_FMT_RGB666,
144 OMAP_DSS_DSI_FMT_RGB666_PACKED,
145 OMAP_DSS_DSI_FMT_RGB565,
146};
147
7e951ee9
AT
148enum omap_dss_dsi_mode {
149 OMAP_DSS_DSI_CMD_MODE = 0,
150 OMAP_DSS_DSI_VIDEO_MODE,
151};
152
559d6701
TV
153enum omap_display_caps {
154 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
155 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
156};
157
559d6701
TV
158enum omap_dss_display_state {
159 OMAP_DSS_DISPLAY_DISABLED = 0,
160 OMAP_DSS_DISPLAY_ACTIVE,
161 OMAP_DSS_DISPLAY_SUSPENDED,
162};
163
9c0b8420
RN
164enum omap_dss_audio_state {
165 OMAP_DSS_AUDIO_DISABLED = 0,
166 OMAP_DSS_AUDIO_ENABLED,
167 OMAP_DSS_AUDIO_CONFIGURED,
168 OMAP_DSS_AUDIO_PLAYING,
169};
170
559d6701 171enum omap_dss_rotation_type {
65e006ff
CM
172 OMAP_DSS_ROT_DMA = 1 << 0,
173 OMAP_DSS_ROT_VRFB = 1 << 1,
174 OMAP_DSS_ROT_TILER = 1 << 2,
559d6701
TV
175};
176
177/* clockwise rotation angle */
178enum omap_dss_rotation_angle {
179 OMAP_DSS_ROT_0 = 0,
180 OMAP_DSS_ROT_90 = 1,
181 OMAP_DSS_ROT_180 = 2,
182 OMAP_DSS_ROT_270 = 3,
183};
184
185enum omap_overlay_caps {
186 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
187 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
188 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 189 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
559d6701
TV
190};
191
192enum omap_overlay_manager_caps {
4a9e78ab 193 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
194};
195
89a35e51
AT
196enum omap_dss_clk_source {
197 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
198 * OMAP4: DSS_FCLK */
199 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
200 * OMAP4: PLL1_CLK1 */
201 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
202 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
203 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
204 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
205};
206
9a901683
M
207enum omap_hdmi_flags {
208 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
209};
210
484dc404
AT
211enum omap_dss_output_id {
212 OMAP_DSS_OUTPUT_DPI = 1 << 0,
213 OMAP_DSS_OUTPUT_DBI = 1 << 1,
214 OMAP_DSS_OUTPUT_SDI = 1 << 2,
215 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
216 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
217 OMAP_DSS_OUTPUT_VENC = 1 << 5,
218 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
219};
220
559d6701
TV
221/* RFBI */
222
223struct rfbi_timings {
224 int cs_on_time;
225 int cs_off_time;
226 int we_on_time;
227 int we_off_time;
228 int re_on_time;
229 int re_off_time;
230 int we_cycle_time;
231 int re_cycle_time;
232 int cs_pulse_width;
233 int access_time;
234
235 int clk_div;
236
237 u32 tim[5]; /* set by rfbi_convert_timings() */
238
239 int converted;
240};
241
242void omap_rfbi_write_command(const void *buf, u32 len);
243void omap_rfbi_read_data(void *buf, u32 len);
244void omap_rfbi_write_data(const void *buf, u32 len);
245void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
246 u16 x, u16 y,
247 u16 w, u16 h);
248int omap_rfbi_enable_te(bool enable, unsigned line);
249int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
250 unsigned hs_pulse_time, unsigned vs_pulse_time,
251 int hs_pol_inv, int vs_pol_inv, int extif_div);
773139f1
TV
252void rfbi_bus_lock(void);
253void rfbi_bus_unlock(void);
559d6701
TV
254
255/* DSI */
8af6ff01 256
6b849375 257struct omap_dss_dsi_videomode_timings {
8af6ff01
AT
258 /* DSI video mode blanking data */
259 /* Unit: byte clock cycles */
260 u16 hsa;
261 u16 hfp;
262 u16 hbp;
263 /* Unit: line clocks */
264 u16 vsa;
265 u16 vfp;
266 u16 vbp;
267
268 /* DSI blanking modes */
269 int blanking_mode;
270 int hsa_blanking_mode;
271 int hbp_blanking_mode;
272 int hfp_blanking_mode;
273
274 /* Video port sync events */
8af6ff01
AT
275 bool vp_vsync_end;
276 bool vp_hsync_end;
277
278 bool ddr_clk_always_on;
279 int window_sync;
280};
281
1ffefe75
AT
282void dsi_bus_lock(struct omap_dss_device *dssdev);
283void dsi_bus_unlock(struct omap_dss_device *dssdev);
284int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
285 int len);
6ff8aa31
AT
286int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
287 int len);
288int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
289int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
1ffefe75
AT
290int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
291 u8 param);
6ff8aa31
AT
292int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
293 u8 param);
294int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
295 u8 param1, u8 param2);
1ffefe75
AT
296int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
297 u8 *data, int len);
6ff8aa31
AT
298int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
299 u8 *data, int len);
1ffefe75
AT
300int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
301 u8 *buf, int buflen);
b3b89c05
AT
302int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
303 int buflen);
304int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
305 u8 *buf, int buflen);
306int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
307 u8 param1, u8 param2, u8 *buf, int buflen);
1ffefe75
AT
308int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
309 u16 len);
310int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
311int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
9a147a65
TV
312int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
313void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
559d6701
TV
314
315/* Board specific data */
316struct omap_dss_board_info {
aac927c9 317 int (*get_context_loss_count)(struct device *dev);
559d6701
TV
318 int num_devices;
319 struct omap_dss_device **devices;
320 struct omap_dss_device *default_device;
5bc416cb
TV
321 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
322 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
62c1dcfc 323 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
559d6701
TV
324};
325
b7ee79ab
SS
326/* Init with the board info */
327extern int omap_display_init(struct omap_dss_board_info *board_data);
ee9dfd82 328/* HDMI mux init*/
9a901683 329extern int omap_hdmi_init(enum omap_hdmi_flags flags);
b7ee79ab 330
559d6701
TV
331struct omap_video_timings {
332 /* Unit: pixels */
333 u16 x_res;
334 /* Unit: pixels */
335 u16 y_res;
336 /* Unit: KHz */
337 u32 pixel_clock;
338 /* Unit: pixel clocks */
339 u16 hsw; /* Horizontal synchronization pulse width */
340 /* Unit: pixel clocks */
341 u16 hfp; /* Horizontal front porch */
342 /* Unit: pixel clocks */
343 u16 hbp; /* Horizontal back porch */
344 /* Unit: line clocks */
345 u16 vsw; /* Vertical synchronization pulse width */
346 /* Unit: line clocks */
347 u16 vfp; /* Vertical front porch */
348 /* Unit: line clocks */
349 u16 vbp; /* Vertical back porch */
a8d5e41c
AT
350
351 /* Vsync logic level */
352 enum omap_dss_signal_level vsync_level;
353 /* Hsync logic level */
354 enum omap_dss_signal_level hsync_level;
23c8f88e
AT
355 /* Interlaced or Progressive timings */
356 bool interlace;
a8d5e41c
AT
357 /* Pixel clock edge to drive LCD data */
358 enum omap_dss_signal_edge data_pclk_edge;
359 /* Data enable logic level */
360 enum omap_dss_signal_level de_level;
361 /* Pixel clock edges to drive HSYNC and VSYNC signals */
362 enum omap_dss_signal_edge sync_pclk_edge;
559d6701
TV
363};
364
365#ifdef CONFIG_OMAP2_DSS_VENC
366/* Hardcoded timings for tv modes. Venc only uses these to
367 * identify the mode, and does not actually use the configs
368 * itself. However, the configs should be something that
369 * a normal monitor can also show */
5a1819e3
TK
370extern const struct omap_video_timings omap_dss_pal_timings;
371extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701
TV
372#endif
373
3c07cae2
TV
374struct omap_dss_cpr_coefs {
375 s16 rr, rg, rb;
376 s16 gr, gg, gb;
377 s16 br, bg, bb;
378};
379
559d6701 380struct omap_overlay_info {
559d6701 381 u32 paddr;
0d66cbb5 382 u32 p_uv_addr; /* for NV12 format */
559d6701
TV
383 u16 screen_width;
384 u16 width;
385 u16 height;
386 enum omap_color_mode color_mode;
387 u8 rotation;
388 enum omap_dss_rotation_type rotation_type;
389 bool mirror;
390
391 u16 pos_x;
392 u16 pos_y;
393 u16 out_width; /* if 0, out_width == width */
394 u16 out_height; /* if 0, out_height == height */
395 u8 global_alpha;
fd28a390 396 u8 pre_mult_alpha;
54128701 397 u8 zorder;
559d6701
TV
398};
399
400struct omap_overlay {
401 struct kobject kobj;
402 struct list_head list;
403
404 /* static fields */
405 const char *name;
4a9e78ab 406 enum omap_plane id;
559d6701
TV
407 enum omap_color_mode supported_modes;
408 enum omap_overlay_caps caps;
409
410 /* dynamic fields */
411 struct omap_overlay_manager *manager;
559d6701 412
9d11c321
TV
413 /*
414 * The following functions do not block:
415 *
416 * is_enabled
417 * set_overlay_info
418 * get_overlay_info
419 *
420 * The rest of the functions may block and cannot be called from
421 * interrupt context
422 */
423
aaa874a9
TV
424 int (*enable)(struct omap_overlay *ovl);
425 int (*disable)(struct omap_overlay *ovl);
426 bool (*is_enabled)(struct omap_overlay *ovl);
427
559d6701
TV
428 int (*set_manager)(struct omap_overlay *ovl,
429 struct omap_overlay_manager *mgr);
430 int (*unset_manager)(struct omap_overlay *ovl);
431
432 int (*set_overlay_info)(struct omap_overlay *ovl,
433 struct omap_overlay_info *info);
434 void (*get_overlay_info)(struct omap_overlay *ovl,
435 struct omap_overlay_info *info);
436
437 int (*wait_for_go)(struct omap_overlay *ovl);
438};
439
440struct omap_overlay_manager_info {
441 u32 default_color;
442
443 enum omap_dss_trans_key_type trans_key_type;
444 u32 trans_key;
445 bool trans_enabled;
446
11354dd5 447 bool partial_alpha_enabled;
3c07cae2
TV
448
449 bool cpr_enable;
450 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
451};
452
453struct omap_overlay_manager {
454 struct kobject kobj;
559d6701
TV
455
456 /* static fields */
457 const char *name;
4a9e78ab 458 enum omap_channel id;
559d6701 459 enum omap_overlay_manager_caps caps;
07e327c9 460 struct list_head overlays;
559d6701
TV
461 enum omap_display_type supported_displays;
462
463 /* dynamic fields */
464 struct omap_dss_device *device;
559d6701 465
9d11c321
TV
466 /*
467 * The following functions do not block:
468 *
469 * set_manager_info
470 * get_manager_info
471 * apply
472 *
473 * The rest of the functions may block and cannot be called from
474 * interrupt context
475 */
476
559d6701
TV
477 int (*set_device)(struct omap_overlay_manager *mgr,
478 struct omap_dss_device *dssdev);
479 int (*unset_device)(struct omap_overlay_manager *mgr);
480
481 int (*set_manager_info)(struct omap_overlay_manager *mgr,
482 struct omap_overlay_manager_info *info);
483 void (*get_manager_info)(struct omap_overlay_manager *mgr,
484 struct omap_overlay_manager_info *info);
485
486 int (*apply)(struct omap_overlay_manager *mgr);
487 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 488 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
559d6701
TV
489};
490
e4a9e94c
TV
491/* 22 pins means 1 clk lane and 10 data lanes */
492#define OMAP_DSS_MAX_DSI_PINS 22
493
494struct omap_dsi_pin_config {
495 int num_pins;
496 /*
497 * pin numbers in the following order:
498 * clk+, clk-
499 * data1+, data1-
500 * data2+, data2-
501 * ...
502 */
503 int pins[OMAP_DSS_MAX_DSI_PINS];
504};
505
484dc404
AT
506struct omap_dss_output {
507 struct list_head list;
508
509 /* display type supported by the output */
510 enum omap_display_type type;
511
512 /* output instance */
513 enum omap_dss_output_id id;
514
515 /* output's platform device pointer */
516 struct platform_device *pdev;
517
518 /* dynamic fields */
519 struct omap_overlay_manager *manager;
520
521 struct omap_dss_device *device;
522};
523
559d6701
TV
524struct omap_dss_device {
525 struct device dev;
526
527 enum omap_display_type type;
528
18faa1b6
SS
529 enum omap_channel channel;
530
559d6701
TV
531 union {
532 struct {
533 u8 data_lines;
534 } dpi;
535
536 struct {
537 u8 channel;
538 u8 data_lines;
539 } rfbi;
540
541 struct {
542 u8 datapairs;
543 } sdi;
544
545 struct {
a72b64b9
AT
546 int module;
547
559d6701
TV
548 bool ext_te;
549 u8 ext_te_gpio;
550 } dsi;
551
552 struct {
553 enum omap_dss_venc_type type;
554 bool invert_polarity;
555 } venc;
556 } phy;
557
c6940a3d
TV
558 struct {
559 struct {
e8881662
AT
560 struct {
561 u16 lck_div;
562 u16 pck_div;
563 enum omap_dss_clk_source lcd_clk_src;
564 } channel;
565
566 enum omap_dss_clk_source dispc_fclk_src;
c6940a3d
TV
567 } dispc;
568
569 struct {
c90a78ec 570 /* regn is one greater than TRM's REGN value */
c6940a3d
TV
571 u16 regn;
572 u16 regm;
573 u16 regm_dispc;
574 u16 regm_dsi;
575
576 u16 lp_clk_div;
e8881662 577 enum omap_dss_clk_source dsi_fclk_src;
c6940a3d 578 } dsi;
6cb07b25
AT
579
580 struct {
b44e4582 581 /* regn is one greater than TRM's REGN value */
6cb07b25
AT
582 u16 regn;
583 u16 regm2;
584 } hdmi;
c6940a3d
TV
585 } clocks;
586
559d6701
TV
587 struct {
588 struct omap_video_timings timings;
589
590 int acbi; /* ac-bias pin transitions per interrupt */
591 /* Unit: line clocks */
592 int acb; /* ac-bias pin frequency */
593
a3b3cc2b 594 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 595 enum omap_dss_dsi_mode dsi_mode;
6b849375 596 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
559d6701
TV
597 } panel;
598
599 struct {
600 u8 pixel_size;
601 struct rfbi_timings rfbi_timings;
559d6701
TV
602 } ctrl;
603
604 int reset_gpio;
605
606 int max_backlight_level;
607
608 const char *name;
609
610 /* used to match device to driver */
611 const char *driver_name;
612
613 void *data;
614
615 struct omap_dss_driver *driver;
616
617 /* helper variable for driver suspend/resume */
618 bool activate_after_resume;
619
620 enum omap_display_caps caps;
621
622 struct omap_overlay_manager *manager;
6d71b923 623 struct omap_dss_output *output;
559d6701
TV
624
625 enum omap_dss_display_state state;
626
9c0b8420
RN
627 enum omap_dss_audio_state audio_state;
628
559d6701
TV
629 /* platform specific */
630 int (*platform_enable)(struct omap_dss_device *dssdev);
631 void (*platform_disable)(struct omap_dss_device *dssdev);
632 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
633 int (*get_backlight)(struct omap_dss_device *dssdev);
634};
635
c49d005b
TV
636struct omap_dss_hdmi_data
637{
cca35017
TV
638 int ct_cp_hpd_gpio;
639 int ls_oe_gpio;
c49d005b
TV
640 int hpd_gpio;
641};
642
9c0b8420
RN
643struct omap_dss_audio {
644 struct snd_aes_iec958 *iec;
645 struct snd_cea_861_aud_if *cea;
646};
647
559d6701
TV
648struct omap_dss_driver {
649 struct device_driver driver;
650
651 int (*probe)(struct omap_dss_device *);
652 void (*remove)(struct omap_dss_device *);
653
654 int (*enable)(struct omap_dss_device *display);
655 void (*disable)(struct omap_dss_device *display);
656 int (*suspend)(struct omap_dss_device *display);
657 int (*resume)(struct omap_dss_device *display);
658 int (*run_test)(struct omap_dss_device *display, int test);
659
18946f62
TV
660 int (*update)(struct omap_dss_device *dssdev,
661 u16 x, u16 y, u16 w, u16 h);
662 int (*sync)(struct omap_dss_device *dssdev);
663
559d6701 664 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 665 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
666
667 u8 (*get_rotate)(struct omap_dss_device *dssdev);
668 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
669
670 bool (*get_mirror)(struct omap_dss_device *dssdev);
671 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
672
673 int (*memory_read)(struct omap_dss_device *dssdev,
674 void *buf, size_t size,
675 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
676
677 void (*get_resolution)(struct omap_dss_device *dssdev,
678 u16 *xres, u16 *yres);
7a0987bf
JN
679 void (*get_dimensions)(struct omap_dss_device *dssdev,
680 u32 *width, u32 *height);
a2699504 681 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 682
69b2048f
TV
683 int (*check_timings)(struct omap_dss_device *dssdev,
684 struct omap_video_timings *timings);
685 void (*set_timings)(struct omap_dss_device *dssdev,
686 struct omap_video_timings *timings);
687 void (*get_timings)(struct omap_dss_device *dssdev,
688 struct omap_video_timings *timings);
689
36511312
TV
690 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
691 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
692
693 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 694 bool (*detect)(struct omap_dss_device *dssdev);
9c0b8420
RN
695
696 /*
697 * For display drivers that support audio. This encompasses
698 * HDMI and DisplayPort at the moment.
699 */
700 /*
701 * Note: These functions might sleep. Do not call while
702 * holding a spinlock/readlock.
703 */
704 int (*audio_enable)(struct omap_dss_device *dssdev);
705 void (*audio_disable)(struct omap_dss_device *dssdev);
706 bool (*audio_supported)(struct omap_dss_device *dssdev);
707 int (*audio_config)(struct omap_dss_device *dssdev,
708 struct omap_dss_audio *audio);
709 /* Note: These functions may not sleep */
710 int (*audio_start)(struct omap_dss_device *dssdev);
711 void (*audio_stop)(struct omap_dss_device *dssdev);
712
559d6701
TV
713};
714
715int omap_dss_register_driver(struct omap_dss_driver *);
716void omap_dss_unregister_driver(struct omap_dss_driver *);
717
559d6701
TV
718void omap_dss_get_device(struct omap_dss_device *dssdev);
719void omap_dss_put_device(struct omap_dss_device *dssdev);
720#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
721struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
722struct omap_dss_device *omap_dss_find_device(void *data,
723 int (*match)(struct omap_dss_device *dssdev, void *data));
724
725int omap_dss_start_device(struct omap_dss_device *dssdev);
726void omap_dss_stop_device(struct omap_dss_device *dssdev);
727
728int omap_dss_get_num_overlay_managers(void);
729struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
730
731int omap_dss_get_num_overlays(void);
732struct omap_overlay *omap_dss_get_overlay(int num);
733
484dc404 734struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
6d71b923
AT
735int omapdss_output_set_device(struct omap_dss_output *out,
736 struct omap_dss_device *dssdev);
737int omapdss_output_unset_device(struct omap_dss_output *out);
484dc404 738
96adcece
TV
739void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
740 u16 *xres, u16 *yres);
a2699504 741int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
4b6430fc
GI
742void omapdss_default_get_timings(struct omap_dss_device *dssdev,
743 struct omap_video_timings *timings);
a2699504 744
559d6701
TV
745typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
746int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
747int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
748
749int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
750int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
751 unsigned long timeout);
752
753#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
754#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
755
1ffefe75
AT
756void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
757 bool enable);
225b650d 758int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
e67458a8
AT
759void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
760 struct omap_video_timings *timings);
e352574d 761void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
02c3960b
AT
762void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
763 enum omap_dss_dsi_pixel_format fmt);
dca2b152
AT
764void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
765 enum omap_dss_dsi_mode mode);
0b3ffe39
AT
766void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
767 struct omap_dss_dsi_videomode_timings *timings);
61140c9a 768
5476e74a 769int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
18946f62 770 void (*callback)(int, void *), void *data);
5ee3c144
AT
771int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
772int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
773void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
e4a9e94c
TV
774int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
775 const struct omap_dsi_pin_config *pin_cfg);
ee144e64
TV
776int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
777 unsigned long ddr_clk, unsigned long lp_clk);
18946f62 778
37ac60e4 779int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
2a89dc15 780void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
22d6d676 781 bool disconnect_lanes, bool enter_ulps);
37ac60e4
TV
782
783int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
784void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
c499144c
AT
785void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
786 struct omap_video_timings *timings);
69b2048f
TV
787int dpi_check_timings(struct omap_dss_device *dssdev,
788 struct omap_video_timings *timings);
c6b393d4 789void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
37ac60e4
TV
790
791int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
792void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
c7833f7b
AT
793void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
794 struct omap_video_timings *timings);
889b4fd7 795void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
37ac60e4
TV
796
797int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
798void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
43eab861
AT
799int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
800 void *data);
475989b7 801int omap_rfbi_configure(struct omap_dss_device *dssdev);
6ff9dd5a 802void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
b02875be
AT
803void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
804 int pixel_size);
475989b7
AT
805void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
806 int data_lines);
6e883324
AT
807void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
808 struct rfbi_timings *timings);
18946f62 809
559d6701 810#endif