]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/video/omapdss.h
OMAPDSS: DISPC: VIDEO3 pipeline support
[mirror_ubuntu-bionic-kernel.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
559d6701
TV
24
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
42#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
44#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
46#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
48#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
559d6701
TV
51
52struct omap_dss_device;
53struct omap_overlay_manager;
54
55enum omap_display_type {
56 OMAP_DISPLAY_TYPE_NONE = 0,
57 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
58 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
59 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
60 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
61 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 62 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
559d6701
TV
63};
64
65enum omap_plane {
66 OMAP_DSS_GFX = 0,
67 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
68 OMAP_DSS_VIDEO2 = 2,
69 OMAP_DSS_VIDEO3 = 3,
559d6701
TV
70};
71
72enum omap_channel {
73 OMAP_DSS_CHANNEL_LCD = 0,
74 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 75 OMAP_DSS_CHANNEL_LCD2 = 2,
559d6701
TV
76};
77
78enum omap_color_mode {
79 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
80 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
81 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
82 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
83 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
84 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
85 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
86 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
87 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
88 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
89 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
90 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
91 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
92 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
93 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
94 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
95 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
96 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
97 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
98};
99
100enum omap_lcd_display_type {
101 OMAP_DSS_LCD_DISPLAY_STN,
102 OMAP_DSS_LCD_DISPLAY_TFT,
103};
104
105enum omap_dss_load_mode {
106 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
107 OMAP_DSS_LOAD_CLUT_ONLY = 1,
108 OMAP_DSS_LOAD_FRAME_ONLY = 2,
109 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
110};
111
112enum omap_dss_trans_key_type {
113 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
114 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
115};
116
117enum omap_rfbi_te_mode {
118 OMAP_DSS_RFBI_TE_MODE_1 = 1,
119 OMAP_DSS_RFBI_TE_MODE_2 = 2,
120};
121
122enum omap_panel_config {
123 OMAP_DSS_LCD_IVS = 1<<0,
124 OMAP_DSS_LCD_IHS = 1<<1,
125 OMAP_DSS_LCD_IPC = 1<<2,
126 OMAP_DSS_LCD_IEO = 1<<3,
127 OMAP_DSS_LCD_RF = 1<<4,
128 OMAP_DSS_LCD_ONOFF = 1<<5,
129
130 OMAP_DSS_LCD_TFT = 1<<20,
131};
132
133enum omap_dss_venc_type {
134 OMAP_DSS_VENC_TYPE_COMPOSITE,
135 OMAP_DSS_VENC_TYPE_SVIDEO,
136};
137
a3b3cc2b
AT
138enum omap_dss_dsi_pixel_format {
139 OMAP_DSS_DSI_FMT_RGB888,
140 OMAP_DSS_DSI_FMT_RGB666,
141 OMAP_DSS_DSI_FMT_RGB666_PACKED,
142 OMAP_DSS_DSI_FMT_RGB565,
143};
144
7e951ee9
AT
145enum omap_dss_dsi_mode {
146 OMAP_DSS_DSI_CMD_MODE = 0,
147 OMAP_DSS_DSI_VIDEO_MODE,
148};
149
559d6701
TV
150enum omap_display_caps {
151 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
152 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
153};
154
559d6701
TV
155enum omap_dss_display_state {
156 OMAP_DSS_DISPLAY_DISABLED = 0,
157 OMAP_DSS_DISPLAY_ACTIVE,
158 OMAP_DSS_DISPLAY_SUSPENDED,
159};
160
161/* XXX perhaps this should be removed */
162enum omap_dss_overlay_managers {
163 OMAP_DSS_OVL_MGR_LCD,
164 OMAP_DSS_OVL_MGR_TV,
8613b000 165 OMAP_DSS_OVL_MGR_LCD2,
559d6701
TV
166};
167
168enum omap_dss_rotation_type {
169 OMAP_DSS_ROT_DMA = 0,
170 OMAP_DSS_ROT_VRFB = 1,
171};
172
173/* clockwise rotation angle */
174enum omap_dss_rotation_angle {
175 OMAP_DSS_ROT_0 = 0,
176 OMAP_DSS_ROT_90 = 1,
177 OMAP_DSS_ROT_180 = 2,
178 OMAP_DSS_ROT_270 = 3,
179};
180
181enum omap_overlay_caps {
182 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
183 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
184 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 185 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
559d6701
TV
186};
187
188enum omap_overlay_manager_caps {
4a9e78ab 189 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
190};
191
89a35e51
AT
192enum omap_dss_clk_source {
193 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
194 * OMAP4: DSS_FCLK */
195 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
196 * OMAP4: PLL1_CLK1 */
197 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
198 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
199 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
200 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
201};
202
559d6701
TV
203/* RFBI */
204
205struct rfbi_timings {
206 int cs_on_time;
207 int cs_off_time;
208 int we_on_time;
209 int we_off_time;
210 int re_on_time;
211 int re_off_time;
212 int we_cycle_time;
213 int re_cycle_time;
214 int cs_pulse_width;
215 int access_time;
216
217 int clk_div;
218
219 u32 tim[5]; /* set by rfbi_convert_timings() */
220
221 int converted;
222};
223
224void omap_rfbi_write_command(const void *buf, u32 len);
225void omap_rfbi_read_data(void *buf, u32 len);
226void omap_rfbi_write_data(const void *buf, u32 len);
227void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
228 u16 x, u16 y,
229 u16 w, u16 h);
230int omap_rfbi_enable_te(bool enable, unsigned line);
231int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
232 unsigned hs_pulse_time, unsigned vs_pulse_time,
233 int hs_pol_inv, int vs_pol_inv, int extif_div);
773139f1
TV
234void rfbi_bus_lock(void);
235void rfbi_bus_unlock(void);
559d6701
TV
236
237/* DSI */
8af6ff01
AT
238
239struct omap_dss_dsi_videomode_data {
240 /* DSI video mode blanking data */
241 /* Unit: byte clock cycles */
242 u16 hsa;
243 u16 hfp;
244 u16 hbp;
245 /* Unit: line clocks */
246 u16 vsa;
247 u16 vfp;
248 u16 vbp;
249
250 /* DSI blanking modes */
251 int blanking_mode;
252 int hsa_blanking_mode;
253 int hbp_blanking_mode;
254 int hfp_blanking_mode;
255
256 /* Video port sync events */
257 int vp_de_pol;
258 int vp_hsync_pol;
259 int vp_vsync_pol;
260 bool vp_vsync_end;
261 bool vp_hsync_end;
262
263 bool ddr_clk_always_on;
264 int window_sync;
265};
266
1ffefe75
AT
267void dsi_bus_lock(struct omap_dss_device *dssdev);
268void dsi_bus_unlock(struct omap_dss_device *dssdev);
269int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
270 int len);
6ff8aa31
AT
271int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
272 int len);
273int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
274int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
1ffefe75
AT
275int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
276 u8 param);
6ff8aa31
AT
277int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
278 u8 param);
279int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
280 u8 param1, u8 param2);
1ffefe75
AT
281int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
282 u8 *data, int len);
6ff8aa31
AT
283int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
284 u8 *data, int len);
1ffefe75
AT
285int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
286 u8 *buf, int buflen);
b3b89c05
AT
287int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
288 int buflen);
289int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
290 u8 *buf, int buflen);
291int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
292 u8 param1, u8 param2, u8 *buf, int buflen);
1ffefe75
AT
293int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
294 u16 len);
295int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
296int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
8af6ff01
AT
297int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel);
298void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel);
559d6701
TV
299
300/* Board specific data */
301struct omap_dss_board_info {
aac927c9 302 int (*get_context_loss_count)(struct device *dev);
559d6701
TV
303 int num_devices;
304 struct omap_dss_device **devices;
305 struct omap_dss_device *default_device;
5bc416cb
TV
306 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
307 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
559d6701
TV
308};
309
b7ee79ab
SS
310#if defined(CONFIG_OMAP2_DSS_MODULE) || defined(CONFIG_OMAP2_DSS)
311/* Init with the board info */
312extern int omap_display_init(struct omap_dss_board_info *board_data);
313#else
314static inline int omap_display_init(struct omap_dss_board_info *board_data)
315{
316 return 0;
317}
318#endif
319
cf07f531
SG
320struct omap_display_platform_data {
321 struct omap_dss_board_info *board_data;
322 /* TODO: Additional members to be added when PM is considered */
323};
324
559d6701
TV
325struct omap_video_timings {
326 /* Unit: pixels */
327 u16 x_res;
328 /* Unit: pixels */
329 u16 y_res;
330 /* Unit: KHz */
331 u32 pixel_clock;
332 /* Unit: pixel clocks */
333 u16 hsw; /* Horizontal synchronization pulse width */
334 /* Unit: pixel clocks */
335 u16 hfp; /* Horizontal front porch */
336 /* Unit: pixel clocks */
337 u16 hbp; /* Horizontal back porch */
338 /* Unit: line clocks */
339 u16 vsw; /* Vertical synchronization pulse width */
340 /* Unit: line clocks */
341 u16 vfp; /* Vertical front porch */
342 /* Unit: line clocks */
343 u16 vbp; /* Vertical back porch */
344};
345
346#ifdef CONFIG_OMAP2_DSS_VENC
347/* Hardcoded timings for tv modes. Venc only uses these to
348 * identify the mode, and does not actually use the configs
349 * itself. However, the configs should be something that
350 * a normal monitor can also show */
5a1819e3
TK
351extern const struct omap_video_timings omap_dss_pal_timings;
352extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701
TV
353#endif
354
3c07cae2
TV
355struct omap_dss_cpr_coefs {
356 s16 rr, rg, rb;
357 s16 gr, gg, gb;
358 s16 br, bg, bb;
359};
360
559d6701
TV
361struct omap_overlay_info {
362 bool enabled;
363
364 u32 paddr;
0d66cbb5 365 u32 p_uv_addr; /* for NV12 format */
559d6701
TV
366 u16 screen_width;
367 u16 width;
368 u16 height;
369 enum omap_color_mode color_mode;
370 u8 rotation;
371 enum omap_dss_rotation_type rotation_type;
372 bool mirror;
373
374 u16 pos_x;
375 u16 pos_y;
376 u16 out_width; /* if 0, out_width == width */
377 u16 out_height; /* if 0, out_height == height */
378 u8 global_alpha;
fd28a390 379 u8 pre_mult_alpha;
559d6701
TV
380};
381
382struct omap_overlay {
383 struct kobject kobj;
384 struct list_head list;
385
386 /* static fields */
387 const char *name;
4a9e78ab 388 enum omap_plane id;
559d6701
TV
389 enum omap_color_mode supported_modes;
390 enum omap_overlay_caps caps;
391
392 /* dynamic fields */
393 struct omap_overlay_manager *manager;
394 struct omap_overlay_info info;
395
8fa8031c 396 bool manager_changed;
559d6701
TV
397 /* if true, info has been changed, but not applied() yet */
398 bool info_dirty;
399
400 int (*set_manager)(struct omap_overlay *ovl,
401 struct omap_overlay_manager *mgr);
402 int (*unset_manager)(struct omap_overlay *ovl);
403
404 int (*set_overlay_info)(struct omap_overlay *ovl,
405 struct omap_overlay_info *info);
406 void (*get_overlay_info)(struct omap_overlay *ovl,
407 struct omap_overlay_info *info);
408
409 int (*wait_for_go)(struct omap_overlay *ovl);
410};
411
412struct omap_overlay_manager_info {
413 u32 default_color;
414
415 enum omap_dss_trans_key_type trans_key_type;
416 u32 trans_key;
417 bool trans_enabled;
418
11354dd5 419 bool partial_alpha_enabled;
3c07cae2
TV
420
421 bool cpr_enable;
422 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
423};
424
425struct omap_overlay_manager {
426 struct kobject kobj;
427 struct list_head list;
428
429 /* static fields */
430 const char *name;
4a9e78ab 431 enum omap_channel id;
559d6701
TV
432 enum omap_overlay_manager_caps caps;
433 int num_overlays;
434 struct omap_overlay **overlays;
435 enum omap_display_type supported_displays;
436
437 /* dynamic fields */
438 struct omap_dss_device *device;
439 struct omap_overlay_manager_info info;
440
441 bool device_changed;
442 /* if true, info has been changed but not applied() yet */
443 bool info_dirty;
444
445 int (*set_device)(struct omap_overlay_manager *mgr,
446 struct omap_dss_device *dssdev);
447 int (*unset_device)(struct omap_overlay_manager *mgr);
448
449 int (*set_manager_info)(struct omap_overlay_manager *mgr,
450 struct omap_overlay_manager_info *info);
451 void (*get_manager_info)(struct omap_overlay_manager *mgr,
452 struct omap_overlay_manager_info *info);
453
454 int (*apply)(struct omap_overlay_manager *mgr);
455 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 456 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
a2faee84
TV
457
458 int (*enable)(struct omap_overlay_manager *mgr);
459 int (*disable)(struct omap_overlay_manager *mgr);
559d6701
TV
460};
461
462struct omap_dss_device {
463 struct device dev;
464
465 enum omap_display_type type;
466
18faa1b6
SS
467 enum omap_channel channel;
468
559d6701
TV
469 union {
470 struct {
471 u8 data_lines;
472 } dpi;
473
474 struct {
475 u8 channel;
476 u8 data_lines;
477 } rfbi;
478
479 struct {
480 u8 datapairs;
481 } sdi;
482
483 struct {
484 u8 clk_lane;
485 u8 clk_pol;
486 u8 data1_lane;
487 u8 data1_pol;
488 u8 data2_lane;
489 u8 data2_pol;
75d7247c
AT
490 u8 data3_lane;
491 u8 data3_pol;
492 u8 data4_lane;
493 u8 data4_pol;
559d6701 494
a72b64b9
AT
495 int module;
496
559d6701
TV
497 bool ext_te;
498 u8 ext_te_gpio;
499 } dsi;
500
501 struct {
502 enum omap_dss_venc_type type;
503 bool invert_polarity;
504 } venc;
505 } phy;
506
c6940a3d
TV
507 struct {
508 struct {
e8881662
AT
509 struct {
510 u16 lck_div;
511 u16 pck_div;
512 enum omap_dss_clk_source lcd_clk_src;
513 } channel;
514
515 enum omap_dss_clk_source dispc_fclk_src;
c6940a3d
TV
516 } dispc;
517
518 struct {
c90a78ec 519 /* regn is one greater than TRM's REGN value */
c6940a3d
TV
520 u16 regn;
521 u16 regm;
522 u16 regm_dispc;
523 u16 regm_dsi;
524
525 u16 lp_clk_div;
e8881662 526 enum omap_dss_clk_source dsi_fclk_src;
c6940a3d 527 } dsi;
6cb07b25
AT
528
529 struct {
b44e4582 530 /* regn is one greater than TRM's REGN value */
6cb07b25
AT
531 u16 regn;
532 u16 regm2;
533 } hdmi;
c6940a3d
TV
534 } clocks;
535
559d6701
TV
536 struct {
537 struct omap_video_timings timings;
538
539 int acbi; /* ac-bias pin transitions per interrupt */
540 /* Unit: line clocks */
541 int acb; /* ac-bias pin frequency */
542
543 enum omap_panel_config config;
7e951ee9 544
a3b3cc2b 545 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 546 enum omap_dss_dsi_mode dsi_mode;
8af6ff01 547 struct omap_dss_dsi_videomode_data dsi_vm_data;
559d6701
TV
548 } panel;
549
550 struct {
551 u8 pixel_size;
552 struct rfbi_timings rfbi_timings;
559d6701
TV
553 } ctrl;
554
555 int reset_gpio;
556
557 int max_backlight_level;
558
559 const char *name;
560
561 /* used to match device to driver */
562 const char *driver_name;
563
564 void *data;
565
566 struct omap_dss_driver *driver;
567
568 /* helper variable for driver suspend/resume */
569 bool activate_after_resume;
570
571 enum omap_display_caps caps;
572
573 struct omap_overlay_manager *manager;
574
575 enum omap_dss_display_state state;
576
559d6701
TV
577 /* platform specific */
578 int (*platform_enable)(struct omap_dss_device *dssdev);
579 void (*platform_disable)(struct omap_dss_device *dssdev);
580 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
581 int (*get_backlight)(struct omap_dss_device *dssdev);
582};
583
584struct omap_dss_driver {
585 struct device_driver driver;
586
587 int (*probe)(struct omap_dss_device *);
588 void (*remove)(struct omap_dss_device *);
589
590 int (*enable)(struct omap_dss_device *display);
591 void (*disable)(struct omap_dss_device *display);
592 int (*suspend)(struct omap_dss_device *display);
593 int (*resume)(struct omap_dss_device *display);
594 int (*run_test)(struct omap_dss_device *display, int test);
595
18946f62
TV
596 int (*update)(struct omap_dss_device *dssdev,
597 u16 x, u16 y, u16 w, u16 h);
598 int (*sync)(struct omap_dss_device *dssdev);
599
559d6701 600 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 601 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
602
603 u8 (*get_rotate)(struct omap_dss_device *dssdev);
604 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
605
606 bool (*get_mirror)(struct omap_dss_device *dssdev);
607 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
608
609 int (*memory_read)(struct omap_dss_device *dssdev,
610 void *buf, size_t size,
611 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
612
613 void (*get_resolution)(struct omap_dss_device *dssdev,
614 u16 *xres, u16 *yres);
7a0987bf
JN
615 void (*get_dimensions)(struct omap_dss_device *dssdev,
616 u32 *width, u32 *height);
a2699504 617 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 618
69b2048f
TV
619 int (*check_timings)(struct omap_dss_device *dssdev,
620 struct omap_video_timings *timings);
621 void (*set_timings)(struct omap_dss_device *dssdev,
622 struct omap_video_timings *timings);
623 void (*get_timings)(struct omap_dss_device *dssdev,
624 struct omap_video_timings *timings);
625
36511312
TV
626 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
627 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
628
629 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 630 bool (*detect)(struct omap_dss_device *dssdev);
559d6701
TV
631};
632
633int omap_dss_register_driver(struct omap_dss_driver *);
634void omap_dss_unregister_driver(struct omap_dss_driver *);
635
559d6701
TV
636void omap_dss_get_device(struct omap_dss_device *dssdev);
637void omap_dss_put_device(struct omap_dss_device *dssdev);
638#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
639struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
640struct omap_dss_device *omap_dss_find_device(void *data,
641 int (*match)(struct omap_dss_device *dssdev, void *data));
642
643int omap_dss_start_device(struct omap_dss_device *dssdev);
644void omap_dss_stop_device(struct omap_dss_device *dssdev);
645
646int omap_dss_get_num_overlay_managers(void);
647struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
648
649int omap_dss_get_num_overlays(void);
650struct omap_overlay *omap_dss_get_overlay(int num);
651
96adcece
TV
652void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
653 u16 *xres, u16 *yres);
a2699504
TV
654int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
655
559d6701
TV
656typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
657int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
658int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
659
660int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
661int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
662 unsigned long timeout);
663
664#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
665#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
666
1ffefe75
AT
667void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
668 bool enable);
225b650d 669int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
61140c9a 670
18946f62 671int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
26a8c250
TV
672 u16 *x, u16 *y, u16 *w, u16 *h,
673 bool enlarge_update_area);
18946f62
TV
674int omap_dsi_update(struct omap_dss_device *dssdev,
675 int channel,
676 u16 x, u16 y, u16 w, u16 h,
677 void (*callback)(int, void *), void *data);
5ee3c144
AT
678int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
679int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
680void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
18946f62 681
37ac60e4 682int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
2a89dc15 683void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
22d6d676 684 bool disconnect_lanes, bool enter_ulps);
37ac60e4
TV
685
686int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
687void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
69b2048f
TV
688void dpi_set_timings(struct omap_dss_device *dssdev,
689 struct omap_video_timings *timings);
690int dpi_check_timings(struct omap_dss_device *dssdev,
691 struct omap_video_timings *timings);
37ac60e4
TV
692
693int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
694void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
695
696int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
697void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
18946f62
TV
698int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
699 u16 *x, u16 *y, u16 *w, u16 *h);
700int omap_rfbi_update(struct omap_dss_device *dssdev,
701 u16 x, u16 y, u16 w, u16 h,
702 void (*callback)(void *), void *data);
1d5952a8
TV
703int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
704 int data_lines);
18946f62 705
559d6701 706#endif