]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/video/omapdss.h
OMAPDSS: DISPC: Add function to set channel in for writeback
[mirror_ubuntu-bionic-kernel.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
559d6701
TV
24
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
42#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
44#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
46#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
48#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
14d33d38
CM
51#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
52#define DISPC_IRQ_VSYNC3 (1 << 28)
53#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
54#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
559d6701
TV
55
56struct omap_dss_device;
57struct omap_overlay_manager;
9c0b8420
RN
58struct snd_aes_iec958;
59struct snd_cea_861_aud_if;
559d6701
TV
60
61enum omap_display_type {
62 OMAP_DISPLAY_TYPE_NONE = 0,
63 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
64 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
65 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
66 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
67 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 68 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
559d6701
TV
69};
70
71enum omap_plane {
72 OMAP_DSS_GFX = 0,
73 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
74 OMAP_DSS_VIDEO2 = 2,
75 OMAP_DSS_VIDEO3 = 3,
66a0f9e4 76 OMAP_DSS_WB = 4,
559d6701
TV
77};
78
79enum omap_channel {
80 OMAP_DSS_CHANNEL_LCD = 0,
81 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 82 OMAP_DSS_CHANNEL_LCD2 = 2,
ff6331e2 83 OMAP_DSS_CHANNEL_LCD3 = 3,
559d6701
TV
84};
85
86enum omap_color_mode {
87 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
88 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
89 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
90 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
91 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
92 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
93 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
94 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
95 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
96 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
97 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
98 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
99 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
100 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
101 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
102 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
103 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
104 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
105 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
106};
107
559d6701
TV
108enum omap_dss_load_mode {
109 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
110 OMAP_DSS_LOAD_CLUT_ONLY = 1,
111 OMAP_DSS_LOAD_FRAME_ONLY = 2,
112 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
113};
114
115enum omap_dss_trans_key_type {
116 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
117 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
118};
119
120enum omap_rfbi_te_mode {
121 OMAP_DSS_RFBI_TE_MODE_1 = 1,
122 OMAP_DSS_RFBI_TE_MODE_2 = 2,
123};
124
a8d5e41c
AT
125enum omap_dss_signal_level {
126 OMAPDSS_SIG_ACTIVE_HIGH = 0,
127 OMAPDSS_SIG_ACTIVE_LOW = 1,
128};
129
130enum omap_dss_signal_edge {
131 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
132 OMAPDSS_DRIVE_SIG_RISING_EDGE,
133 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
134};
135
559d6701
TV
136enum omap_dss_venc_type {
137 OMAP_DSS_VENC_TYPE_COMPOSITE,
138 OMAP_DSS_VENC_TYPE_SVIDEO,
139};
140
a3b3cc2b
AT
141enum omap_dss_dsi_pixel_format {
142 OMAP_DSS_DSI_FMT_RGB888,
143 OMAP_DSS_DSI_FMT_RGB666,
144 OMAP_DSS_DSI_FMT_RGB666_PACKED,
145 OMAP_DSS_DSI_FMT_RGB565,
146};
147
7e951ee9
AT
148enum omap_dss_dsi_mode {
149 OMAP_DSS_DSI_CMD_MODE = 0,
150 OMAP_DSS_DSI_VIDEO_MODE,
151};
152
559d6701
TV
153enum omap_display_caps {
154 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
155 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
156};
157
559d6701
TV
158enum omap_dss_display_state {
159 OMAP_DSS_DISPLAY_DISABLED = 0,
160 OMAP_DSS_DISPLAY_ACTIVE,
161 OMAP_DSS_DISPLAY_SUSPENDED,
162};
163
9c0b8420
RN
164enum omap_dss_audio_state {
165 OMAP_DSS_AUDIO_DISABLED = 0,
166 OMAP_DSS_AUDIO_ENABLED,
167 OMAP_DSS_AUDIO_CONFIGURED,
168 OMAP_DSS_AUDIO_PLAYING,
169};
170
559d6701 171enum omap_dss_rotation_type {
65e006ff
CM
172 OMAP_DSS_ROT_DMA = 1 << 0,
173 OMAP_DSS_ROT_VRFB = 1 << 1,
174 OMAP_DSS_ROT_TILER = 1 << 2,
559d6701
TV
175};
176
177/* clockwise rotation angle */
178enum omap_dss_rotation_angle {
179 OMAP_DSS_ROT_0 = 0,
180 OMAP_DSS_ROT_90 = 1,
181 OMAP_DSS_ROT_180 = 2,
182 OMAP_DSS_ROT_270 = 3,
183};
184
185enum omap_overlay_caps {
186 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
187 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
188 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 189 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
d79db853
AT
190 OMAP_DSS_OVL_CAP_POS = 1 << 4,
191 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
559d6701
TV
192};
193
194enum omap_overlay_manager_caps {
4a9e78ab 195 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
196};
197
89a35e51
AT
198enum omap_dss_clk_source {
199 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
200 * OMAP4: DSS_FCLK */
201 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
202 * OMAP4: PLL1_CLK1 */
203 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
204 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
205 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
206 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
207};
208
9a901683
M
209enum omap_hdmi_flags {
210 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
211};
212
484dc404
AT
213enum omap_dss_output_id {
214 OMAP_DSS_OUTPUT_DPI = 1 << 0,
215 OMAP_DSS_OUTPUT_DBI = 1 << 1,
216 OMAP_DSS_OUTPUT_SDI = 1 << 2,
217 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
218 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
219 OMAP_DSS_OUTPUT_VENC = 1 << 5,
220 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
221};
222
559d6701
TV
223/* RFBI */
224
225struct rfbi_timings {
226 int cs_on_time;
227 int cs_off_time;
228 int we_on_time;
229 int we_off_time;
230 int re_on_time;
231 int re_off_time;
232 int we_cycle_time;
233 int re_cycle_time;
234 int cs_pulse_width;
235 int access_time;
236
237 int clk_div;
238
239 u32 tim[5]; /* set by rfbi_convert_timings() */
240
241 int converted;
242};
243
244void omap_rfbi_write_command(const void *buf, u32 len);
245void omap_rfbi_read_data(void *buf, u32 len);
246void omap_rfbi_write_data(const void *buf, u32 len);
247void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
248 u16 x, u16 y,
249 u16 w, u16 h);
250int omap_rfbi_enable_te(bool enable, unsigned line);
251int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
252 unsigned hs_pulse_time, unsigned vs_pulse_time,
253 int hs_pol_inv, int vs_pol_inv, int extif_div);
773139f1
TV
254void rfbi_bus_lock(void);
255void rfbi_bus_unlock(void);
559d6701
TV
256
257/* DSI */
8af6ff01 258
6b849375 259struct omap_dss_dsi_videomode_timings {
8af6ff01
AT
260 /* DSI video mode blanking data */
261 /* Unit: byte clock cycles */
262 u16 hsa;
263 u16 hfp;
264 u16 hbp;
265 /* Unit: line clocks */
266 u16 vsa;
267 u16 vfp;
268 u16 vbp;
269
270 /* DSI blanking modes */
271 int blanking_mode;
272 int hsa_blanking_mode;
273 int hbp_blanking_mode;
274 int hfp_blanking_mode;
275
276 /* Video port sync events */
8af6ff01
AT
277 bool vp_vsync_end;
278 bool vp_hsync_end;
279
280 bool ddr_clk_always_on;
281 int window_sync;
282};
283
1ffefe75
AT
284void dsi_bus_lock(struct omap_dss_device *dssdev);
285void dsi_bus_unlock(struct omap_dss_device *dssdev);
286int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
287 int len);
6ff8aa31
AT
288int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
289 int len);
290int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
291int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
1ffefe75
AT
292int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
293 u8 param);
6ff8aa31
AT
294int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
295 u8 param);
296int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
297 u8 param1, u8 param2);
1ffefe75
AT
298int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
299 u8 *data, int len);
6ff8aa31
AT
300int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
301 u8 *data, int len);
1ffefe75
AT
302int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
303 u8 *buf, int buflen);
b3b89c05
AT
304int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
305 int buflen);
306int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
307 u8 *buf, int buflen);
308int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
309 u8 param1, u8 param2, u8 *buf, int buflen);
1ffefe75
AT
310int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
311 u16 len);
312int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
313int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
9a147a65
TV
314int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
315void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
559d6701
TV
316
317/* Board specific data */
318struct omap_dss_board_info {
aac927c9 319 int (*get_context_loss_count)(struct device *dev);
559d6701
TV
320 int num_devices;
321 struct omap_dss_device **devices;
322 struct omap_dss_device *default_device;
5bc416cb
TV
323 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
324 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
62c1dcfc 325 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
559d6701
TV
326};
327
b7ee79ab
SS
328/* Init with the board info */
329extern int omap_display_init(struct omap_dss_board_info *board_data);
ee9dfd82 330/* HDMI mux init*/
9a901683 331extern int omap_hdmi_init(enum omap_hdmi_flags flags);
b7ee79ab 332
559d6701
TV
333struct omap_video_timings {
334 /* Unit: pixels */
335 u16 x_res;
336 /* Unit: pixels */
337 u16 y_res;
338 /* Unit: KHz */
339 u32 pixel_clock;
340 /* Unit: pixel clocks */
341 u16 hsw; /* Horizontal synchronization pulse width */
342 /* Unit: pixel clocks */
343 u16 hfp; /* Horizontal front porch */
344 /* Unit: pixel clocks */
345 u16 hbp; /* Horizontal back porch */
346 /* Unit: line clocks */
347 u16 vsw; /* Vertical synchronization pulse width */
348 /* Unit: line clocks */
349 u16 vfp; /* Vertical front porch */
350 /* Unit: line clocks */
351 u16 vbp; /* Vertical back porch */
a8d5e41c
AT
352
353 /* Vsync logic level */
354 enum omap_dss_signal_level vsync_level;
355 /* Hsync logic level */
356 enum omap_dss_signal_level hsync_level;
23c8f88e
AT
357 /* Interlaced or Progressive timings */
358 bool interlace;
a8d5e41c
AT
359 /* Pixel clock edge to drive LCD data */
360 enum omap_dss_signal_edge data_pclk_edge;
361 /* Data enable logic level */
362 enum omap_dss_signal_level de_level;
363 /* Pixel clock edges to drive HSYNC and VSYNC signals */
364 enum omap_dss_signal_edge sync_pclk_edge;
559d6701
TV
365};
366
367#ifdef CONFIG_OMAP2_DSS_VENC
368/* Hardcoded timings for tv modes. Venc only uses these to
369 * identify the mode, and does not actually use the configs
370 * itself. However, the configs should be something that
371 * a normal monitor can also show */
5a1819e3
TK
372extern const struct omap_video_timings omap_dss_pal_timings;
373extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701
TV
374#endif
375
3c07cae2
TV
376struct omap_dss_cpr_coefs {
377 s16 rr, rg, rb;
378 s16 gr, gg, gb;
379 s16 br, bg, bb;
380};
381
559d6701 382struct omap_overlay_info {
559d6701 383 u32 paddr;
0d66cbb5 384 u32 p_uv_addr; /* for NV12 format */
559d6701
TV
385 u16 screen_width;
386 u16 width;
387 u16 height;
388 enum omap_color_mode color_mode;
389 u8 rotation;
390 enum omap_dss_rotation_type rotation_type;
391 bool mirror;
392
393 u16 pos_x;
394 u16 pos_y;
395 u16 out_width; /* if 0, out_width == width */
396 u16 out_height; /* if 0, out_height == height */
397 u8 global_alpha;
fd28a390 398 u8 pre_mult_alpha;
54128701 399 u8 zorder;
559d6701
TV
400};
401
402struct omap_overlay {
403 struct kobject kobj;
404 struct list_head list;
405
406 /* static fields */
407 const char *name;
4a9e78ab 408 enum omap_plane id;
559d6701
TV
409 enum omap_color_mode supported_modes;
410 enum omap_overlay_caps caps;
411
412 /* dynamic fields */
413 struct omap_overlay_manager *manager;
559d6701 414
9d11c321
TV
415 /*
416 * The following functions do not block:
417 *
418 * is_enabled
419 * set_overlay_info
420 * get_overlay_info
421 *
422 * The rest of the functions may block and cannot be called from
423 * interrupt context
424 */
425
aaa874a9
TV
426 int (*enable)(struct omap_overlay *ovl);
427 int (*disable)(struct omap_overlay *ovl);
428 bool (*is_enabled)(struct omap_overlay *ovl);
429
559d6701
TV
430 int (*set_manager)(struct omap_overlay *ovl,
431 struct omap_overlay_manager *mgr);
432 int (*unset_manager)(struct omap_overlay *ovl);
433
434 int (*set_overlay_info)(struct omap_overlay *ovl,
435 struct omap_overlay_info *info);
436 void (*get_overlay_info)(struct omap_overlay *ovl,
437 struct omap_overlay_info *info);
438
439 int (*wait_for_go)(struct omap_overlay *ovl);
794bc4ee
AT
440
441 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
559d6701
TV
442};
443
444struct omap_overlay_manager_info {
445 u32 default_color;
446
447 enum omap_dss_trans_key_type trans_key_type;
448 u32 trans_key;
449 bool trans_enabled;
450
11354dd5 451 bool partial_alpha_enabled;
3c07cae2
TV
452
453 bool cpr_enable;
454 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
455};
456
457struct omap_overlay_manager {
458 struct kobject kobj;
559d6701
TV
459
460 /* static fields */
461 const char *name;
4a9e78ab 462 enum omap_channel id;
559d6701 463 enum omap_overlay_manager_caps caps;
07e327c9 464 struct list_head overlays;
559d6701 465 enum omap_display_type supported_displays;
97f01b3a 466 enum omap_dss_output_id supported_outputs;
559d6701
TV
467
468 /* dynamic fields */
97f01b3a 469 struct omap_dss_output *output;
559d6701 470
9d11c321
TV
471 /*
472 * The following functions do not block:
473 *
474 * set_manager_info
475 * get_manager_info
476 * apply
477 *
478 * The rest of the functions may block and cannot be called from
479 * interrupt context
480 */
481
97f01b3a
AT
482 int (*set_output)(struct omap_overlay_manager *mgr,
483 struct omap_dss_output *output);
484 int (*unset_output)(struct omap_overlay_manager *mgr);
559d6701
TV
485
486 int (*set_manager_info)(struct omap_overlay_manager *mgr,
487 struct omap_overlay_manager_info *info);
488 void (*get_manager_info)(struct omap_overlay_manager *mgr,
489 struct omap_overlay_manager_info *info);
490
491 int (*apply)(struct omap_overlay_manager *mgr);
492 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 493 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
794bc4ee
AT
494
495 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
559d6701
TV
496};
497
e4a9e94c
TV
498/* 22 pins means 1 clk lane and 10 data lanes */
499#define OMAP_DSS_MAX_DSI_PINS 22
500
501struct omap_dsi_pin_config {
502 int num_pins;
503 /*
504 * pin numbers in the following order:
505 * clk+, clk-
506 * data1+, data1-
507 * data2+, data2-
508 * ...
509 */
510 int pins[OMAP_DSS_MAX_DSI_PINS];
511};
512
484dc404
AT
513struct omap_dss_output {
514 struct list_head list;
515
516 /* display type supported by the output */
517 enum omap_display_type type;
518
519 /* output instance */
520 enum omap_dss_output_id id;
521
522 /* output's platform device pointer */
523 struct platform_device *pdev;
524
525 /* dynamic fields */
526 struct omap_overlay_manager *manager;
527
528 struct omap_dss_device *device;
529};
530
559d6701
TV
531struct omap_dss_device {
532 struct device dev;
533
534 enum omap_display_type type;
535
18faa1b6
SS
536 enum omap_channel channel;
537
559d6701
TV
538 union {
539 struct {
540 u8 data_lines;
541 } dpi;
542
543 struct {
544 u8 channel;
545 u8 data_lines;
546 } rfbi;
547
548 struct {
549 u8 datapairs;
550 } sdi;
551
552 struct {
a72b64b9
AT
553 int module;
554
559d6701
TV
555 bool ext_te;
556 u8 ext_te_gpio;
557 } dsi;
558
559 struct {
560 enum omap_dss_venc_type type;
561 bool invert_polarity;
562 } venc;
563 } phy;
564
c6940a3d
TV
565 struct {
566 struct {
e8881662
AT
567 struct {
568 u16 lck_div;
569 u16 pck_div;
570 enum omap_dss_clk_source lcd_clk_src;
571 } channel;
572
573 enum omap_dss_clk_source dispc_fclk_src;
c6940a3d
TV
574 } dispc;
575
576 struct {
c90a78ec 577 /* regn is one greater than TRM's REGN value */
c6940a3d
TV
578 u16 regn;
579 u16 regm;
580 u16 regm_dispc;
581 u16 regm_dsi;
582
583 u16 lp_clk_div;
e8881662 584 enum omap_dss_clk_source dsi_fclk_src;
c6940a3d 585 } dsi;
6cb07b25
AT
586
587 struct {
b44e4582 588 /* regn is one greater than TRM's REGN value */
6cb07b25
AT
589 u16 regn;
590 u16 regm2;
591 } hdmi;
c6940a3d
TV
592 } clocks;
593
559d6701
TV
594 struct {
595 struct omap_video_timings timings;
596
597 int acbi; /* ac-bias pin transitions per interrupt */
598 /* Unit: line clocks */
599 int acb; /* ac-bias pin frequency */
600
a3b3cc2b 601 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 602 enum omap_dss_dsi_mode dsi_mode;
6b849375 603 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
559d6701
TV
604 } panel;
605
606 struct {
607 u8 pixel_size;
608 struct rfbi_timings rfbi_timings;
559d6701
TV
609 } ctrl;
610
611 int reset_gpio;
612
613 int max_backlight_level;
614
615 const char *name;
616
617 /* used to match device to driver */
618 const char *driver_name;
619
620 void *data;
621
622 struct omap_dss_driver *driver;
623
624 /* helper variable for driver suspend/resume */
625 bool activate_after_resume;
626
627 enum omap_display_caps caps;
628
6d71b923 629 struct omap_dss_output *output;
559d6701
TV
630
631 enum omap_dss_display_state state;
632
9c0b8420
RN
633 enum omap_dss_audio_state audio_state;
634
559d6701
TV
635 /* platform specific */
636 int (*platform_enable)(struct omap_dss_device *dssdev);
637 void (*platform_disable)(struct omap_dss_device *dssdev);
638 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
639 int (*get_backlight)(struct omap_dss_device *dssdev);
640};
641
c49d005b
TV
642struct omap_dss_hdmi_data
643{
cca35017
TV
644 int ct_cp_hpd_gpio;
645 int ls_oe_gpio;
c49d005b
TV
646 int hpd_gpio;
647};
648
9c0b8420
RN
649struct omap_dss_audio {
650 struct snd_aes_iec958 *iec;
651 struct snd_cea_861_aud_if *cea;
652};
653
559d6701
TV
654struct omap_dss_driver {
655 struct device_driver driver;
656
657 int (*probe)(struct omap_dss_device *);
658 void (*remove)(struct omap_dss_device *);
659
660 int (*enable)(struct omap_dss_device *display);
661 void (*disable)(struct omap_dss_device *display);
662 int (*suspend)(struct omap_dss_device *display);
663 int (*resume)(struct omap_dss_device *display);
664 int (*run_test)(struct omap_dss_device *display, int test);
665
18946f62
TV
666 int (*update)(struct omap_dss_device *dssdev,
667 u16 x, u16 y, u16 w, u16 h);
668 int (*sync)(struct omap_dss_device *dssdev);
669
559d6701 670 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 671 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
672
673 u8 (*get_rotate)(struct omap_dss_device *dssdev);
674 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
675
676 bool (*get_mirror)(struct omap_dss_device *dssdev);
677 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
678
679 int (*memory_read)(struct omap_dss_device *dssdev,
680 void *buf, size_t size,
681 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
682
683 void (*get_resolution)(struct omap_dss_device *dssdev,
684 u16 *xres, u16 *yres);
7a0987bf
JN
685 void (*get_dimensions)(struct omap_dss_device *dssdev,
686 u32 *width, u32 *height);
a2699504 687 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 688
69b2048f
TV
689 int (*check_timings)(struct omap_dss_device *dssdev,
690 struct omap_video_timings *timings);
691 void (*set_timings)(struct omap_dss_device *dssdev,
692 struct omap_video_timings *timings);
693 void (*get_timings)(struct omap_dss_device *dssdev,
694 struct omap_video_timings *timings);
695
36511312
TV
696 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
697 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
698
699 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 700 bool (*detect)(struct omap_dss_device *dssdev);
9c0b8420
RN
701
702 /*
703 * For display drivers that support audio. This encompasses
704 * HDMI and DisplayPort at the moment.
705 */
706 /*
707 * Note: These functions might sleep. Do not call while
708 * holding a spinlock/readlock.
709 */
710 int (*audio_enable)(struct omap_dss_device *dssdev);
711 void (*audio_disable)(struct omap_dss_device *dssdev);
712 bool (*audio_supported)(struct omap_dss_device *dssdev);
713 int (*audio_config)(struct omap_dss_device *dssdev,
714 struct omap_dss_audio *audio);
715 /* Note: These functions may not sleep */
716 int (*audio_start)(struct omap_dss_device *dssdev);
717 void (*audio_stop)(struct omap_dss_device *dssdev);
718
559d6701
TV
719};
720
721int omap_dss_register_driver(struct omap_dss_driver *);
722void omap_dss_unregister_driver(struct omap_dss_driver *);
723
559d6701
TV
724void omap_dss_get_device(struct omap_dss_device *dssdev);
725void omap_dss_put_device(struct omap_dss_device *dssdev);
726#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
727struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
728struct omap_dss_device *omap_dss_find_device(void *data,
729 int (*match)(struct omap_dss_device *dssdev, void *data));
730
731int omap_dss_start_device(struct omap_dss_device *dssdev);
732void omap_dss_stop_device(struct omap_dss_device *dssdev);
733
734int omap_dss_get_num_overlay_managers(void);
735struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
736
737int omap_dss_get_num_overlays(void);
738struct omap_overlay *omap_dss_get_overlay(int num);
739
484dc404 740struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
6d71b923
AT
741int omapdss_output_set_device(struct omap_dss_output *out,
742 struct omap_dss_device *dssdev);
743int omapdss_output_unset_device(struct omap_dss_output *out);
484dc404 744
96adcece
TV
745void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
746 u16 *xres, u16 *yres);
a2699504 747int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
4b6430fc
GI
748void omapdss_default_get_timings(struct omap_dss_device *dssdev,
749 struct omap_video_timings *timings);
a2699504 750
559d6701
TV
751typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
752int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
753int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
754
755int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
756int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
757 unsigned long timeout);
758
759#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
760#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
761
1ffefe75
AT
762void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
763 bool enable);
225b650d 764int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
e67458a8
AT
765void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
766 struct omap_video_timings *timings);
e352574d 767void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
02c3960b
AT
768void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
769 enum omap_dss_dsi_pixel_format fmt);
dca2b152
AT
770void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
771 enum omap_dss_dsi_mode mode);
0b3ffe39
AT
772void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
773 struct omap_dss_dsi_videomode_timings *timings);
61140c9a 774
5476e74a 775int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
18946f62 776 void (*callback)(int, void *), void *data);
5ee3c144
AT
777int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
778int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
779void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
e4a9e94c
TV
780int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
781 const struct omap_dsi_pin_config *pin_cfg);
ee144e64
TV
782int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
783 unsigned long ddr_clk, unsigned long lp_clk);
18946f62 784
37ac60e4 785int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
2a89dc15 786void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
22d6d676 787 bool disconnect_lanes, bool enter_ulps);
37ac60e4
TV
788
789int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
790void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
c499144c
AT
791void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
792 struct omap_video_timings *timings);
69b2048f
TV
793int dpi_check_timings(struct omap_dss_device *dssdev,
794 struct omap_video_timings *timings);
c6b393d4 795void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
37ac60e4
TV
796
797int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
798void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
c7833f7b
AT
799void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
800 struct omap_video_timings *timings);
889b4fd7 801void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
37ac60e4
TV
802
803int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
804void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
43eab861
AT
805int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
806 void *data);
475989b7 807int omap_rfbi_configure(struct omap_dss_device *dssdev);
6ff9dd5a 808void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
b02875be
AT
809void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
810 int pixel_size);
475989b7
AT
811void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
812 int data_lines);
6e883324
AT
813void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
814 struct rfbi_timings *timings);
18946f62 815
559d6701 816#endif