]> git.proxmox.com Git - mirror_qemu.git/blame - memory.c
etraxfs_eth: drop bogus cpu_unregister_io_memory()
[mirror_qemu.git] / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 */
13
14#include "memory.h"
1c0ffa58 15#include "exec-memory.h"
658b2224 16#include "ioport.h"
74901c3b 17#include "bitops.h"
3e9d69e7 18#include "kvm.h"
093bc2cd
AK
19#include <assert.h>
20
4ef4db86
AK
21unsigned memory_region_transaction_depth = 0;
22
093bc2cd
AK
23typedef struct AddrRange AddrRange;
24
8417cebf
AK
25/*
26 * Note using signed integers limits us to physical addresses at most
27 * 63 bits wide. They are needed for negative offsetting in aliases
28 * (large MemoryRegion::alias_offset).
29 */
093bc2cd 30struct AddrRange {
08dafab4
AK
31 Int128 start;
32 Int128 size;
093bc2cd
AK
33};
34
08dafab4 35static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
36{
37 return (AddrRange) { start, size };
38}
39
40static bool addrrange_equal(AddrRange r1, AddrRange r2)
41{
08dafab4 42 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
43}
44
08dafab4 45static Int128 addrrange_end(AddrRange r)
093bc2cd 46{
08dafab4 47 return int128_add(r.start, r.size);
093bc2cd
AK
48}
49
08dafab4 50static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 51{
08dafab4 52 int128_addto(&range.start, delta);
093bc2cd
AK
53 return range;
54}
55
08dafab4
AK
56static bool addrrange_contains(AddrRange range, Int128 addr)
57{
58 return int128_ge(addr, range.start)
59 && int128_lt(addr, addrrange_end(range));
60}
61
093bc2cd
AK
62static bool addrrange_intersects(AddrRange r1, AddrRange r2)
63{
08dafab4
AK
64 return addrrange_contains(r1, r2.start)
65 || addrrange_contains(r2, r1.start);
093bc2cd
AK
66}
67
68static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
69{
08dafab4
AK
70 Int128 start = int128_max(r1.start, r2.start);
71 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
72 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
73}
74
75struct CoalescedMemoryRange {
76 AddrRange addr;
77 QTAILQ_ENTRY(CoalescedMemoryRange) link;
78};
79
3e9d69e7
AK
80struct MemoryRegionIoeventfd {
81 AddrRange addr;
82 bool match_data;
83 uint64_t data;
84 int fd;
85};
86
87static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd a,
88 MemoryRegionIoeventfd b)
89{
08dafab4 90 if (int128_lt(a.addr.start, b.addr.start)) {
3e9d69e7 91 return true;
08dafab4 92 } else if (int128_gt(a.addr.start, b.addr.start)) {
3e9d69e7 93 return false;
08dafab4 94 } else if (int128_lt(a.addr.size, b.addr.size)) {
3e9d69e7 95 return true;
08dafab4 96 } else if (int128_gt(a.addr.size, b.addr.size)) {
3e9d69e7
AK
97 return false;
98 } else if (a.match_data < b.match_data) {
99 return true;
100 } else if (a.match_data > b.match_data) {
101 return false;
102 } else if (a.match_data) {
103 if (a.data < b.data) {
104 return true;
105 } else if (a.data > b.data) {
106 return false;
107 }
108 }
109 if (a.fd < b.fd) {
110 return true;
111 } else if (a.fd > b.fd) {
112 return false;
113 }
114 return false;
115}
116
117static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd a,
118 MemoryRegionIoeventfd b)
119{
120 return !memory_region_ioeventfd_before(a, b)
121 && !memory_region_ioeventfd_before(b, a);
122}
123
093bc2cd
AK
124typedef struct FlatRange FlatRange;
125typedef struct FlatView FlatView;
126
127/* Range of memory in the global map. Addresses are absolute. */
128struct FlatRange {
129 MemoryRegion *mr;
130 target_phys_addr_t offset_in_region;
131 AddrRange addr;
5a583347 132 uint8_t dirty_log_mask;
d0a9b5bc 133 bool readable;
fb1cd6f9 134 bool readonly;
093bc2cd
AK
135};
136
137/* Flattened global view of current active memory hierarchy. Kept in sorted
138 * order.
139 */
140struct FlatView {
141 FlatRange *ranges;
142 unsigned nr;
143 unsigned nr_allocated;
144};
145
cc31e6e7
AK
146typedef struct AddressSpace AddressSpace;
147typedef struct AddressSpaceOps AddressSpaceOps;
148
149/* A system address space - I/O, memory, etc. */
150struct AddressSpace {
151 const AddressSpaceOps *ops;
152 MemoryRegion *root;
153 FlatView current_map;
3e9d69e7
AK
154 int ioeventfd_nb;
155 MemoryRegionIoeventfd *ioeventfds;
cc31e6e7
AK
156};
157
158struct AddressSpaceOps {
159 void (*range_add)(AddressSpace *as, FlatRange *fr);
160 void (*range_del)(AddressSpace *as, FlatRange *fr);
161 void (*log_start)(AddressSpace *as, FlatRange *fr);
162 void (*log_stop)(AddressSpace *as, FlatRange *fr);
3e9d69e7
AK
163 void (*ioeventfd_add)(AddressSpace *as, MemoryRegionIoeventfd *fd);
164 void (*ioeventfd_del)(AddressSpace *as, MemoryRegionIoeventfd *fd);
cc31e6e7
AK
165};
166
093bc2cd
AK
167#define FOR_EACH_FLAT_RANGE(var, view) \
168 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
169
093bc2cd
AK
170static bool flatrange_equal(FlatRange *a, FlatRange *b)
171{
172 return a->mr == b->mr
173 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 174 && a->offset_in_region == b->offset_in_region
fb1cd6f9
AK
175 && a->readable == b->readable
176 && a->readonly == b->readonly;
093bc2cd
AK
177}
178
179static void flatview_init(FlatView *view)
180{
181 view->ranges = NULL;
182 view->nr = 0;
183 view->nr_allocated = 0;
184}
185
186/* Insert a range into a given position. Caller is responsible for maintaining
187 * sorting order.
188 */
189static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
190{
191 if (view->nr == view->nr_allocated) {
192 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 193 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
194 view->nr_allocated * sizeof(*view->ranges));
195 }
196 memmove(view->ranges + pos + 1, view->ranges + pos,
197 (view->nr - pos) * sizeof(FlatRange));
198 view->ranges[pos] = *range;
199 ++view->nr;
200}
201
202static void flatview_destroy(FlatView *view)
203{
7267c094 204 g_free(view->ranges);
093bc2cd
AK
205}
206
3d8e6bf9
AK
207static bool can_merge(FlatRange *r1, FlatRange *r2)
208{
08dafab4 209 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 210 && r1->mr == r2->mr
08dafab4
AK
211 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
212 r1->addr.size),
213 int128_make64(r2->offset_in_region))
d0a9b5bc 214 && r1->dirty_log_mask == r2->dirty_log_mask
fb1cd6f9
AK
215 && r1->readable == r2->readable
216 && r1->readonly == r2->readonly;
3d8e6bf9
AK
217}
218
219/* Attempt to simplify a view by merging ajacent ranges */
220static void flatview_simplify(FlatView *view)
221{
222 unsigned i, j;
223
224 i = 0;
225 while (i < view->nr) {
226 j = i + 1;
227 while (j < view->nr
228 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 229 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
230 ++j;
231 }
232 ++i;
233 memmove(&view->ranges[i], &view->ranges[j],
234 (view->nr - j) * sizeof(view->ranges[j]));
235 view->nr -= j - i;
236 }
237}
238
164a4dcd
AK
239static void memory_region_read_accessor(void *opaque,
240 target_phys_addr_t addr,
241 uint64_t *value,
242 unsigned size,
243 unsigned shift,
244 uint64_t mask)
245{
246 MemoryRegion *mr = opaque;
247 uint64_t tmp;
248
249 tmp = mr->ops->read(mr->opaque, addr, size);
250 *value |= (tmp & mask) << shift;
251}
252
253static void memory_region_write_accessor(void *opaque,
254 target_phys_addr_t addr,
255 uint64_t *value,
256 unsigned size,
257 unsigned shift,
258 uint64_t mask)
259{
260 MemoryRegion *mr = opaque;
261 uint64_t tmp;
262
263 tmp = (*value >> shift) & mask;
264 mr->ops->write(mr->opaque, addr, tmp, size);
265}
266
267static void access_with_adjusted_size(target_phys_addr_t addr,
268 uint64_t *value,
269 unsigned size,
270 unsigned access_size_min,
271 unsigned access_size_max,
272 void (*access)(void *opaque,
273 target_phys_addr_t addr,
274 uint64_t *value,
275 unsigned size,
276 unsigned shift,
277 uint64_t mask),
278 void *opaque)
279{
280 uint64_t access_mask;
281 unsigned access_size;
282 unsigned i;
283
284 if (!access_size_min) {
285 access_size_min = 1;
286 }
287 if (!access_size_max) {
288 access_size_max = 4;
289 }
290 access_size = MAX(MIN(size, access_size_max), access_size_min);
291 access_mask = -1ULL >> (64 - access_size * 8);
292 for (i = 0; i < size; i += access_size) {
293 /* FIXME: big-endian support */
294 access(opaque, addr + i, value, access_size, i * 8, access_mask);
295 }
296}
297
16ef61c9
AK
298static void memory_region_prepare_ram_addr(MemoryRegion *mr);
299
cc31e6e7
AK
300static void as_memory_range_add(AddressSpace *as, FlatRange *fr)
301{
302 ram_addr_t phys_offset, region_offset;
303
16ef61c9
AK
304 memory_region_prepare_ram_addr(fr->mr);
305
cc31e6e7
AK
306 phys_offset = fr->mr->ram_addr;
307 region_offset = fr->offset_in_region;
308 /* cpu_register_physical_memory_log() wants region_offset for
309 * mmio, but prefers offseting phys_offset for RAM. Humour it.
310 */
311 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
312 phys_offset += region_offset;
313 region_offset = 0;
314 }
315
d0a9b5bc 316 if (!fr->readable) {
b5fe14cc 317 phys_offset &= ~TARGET_PAGE_MASK & ~IO_MEM_ROMD;
d0a9b5bc
AK
318 }
319
fb1cd6f9
AK
320 if (fr->readonly) {
321 phys_offset |= IO_MEM_ROM;
322 }
323
08dafab4
AK
324 cpu_register_physical_memory_log(int128_get64(fr->addr.start),
325 int128_get64(fr->addr.size),
cc31e6e7
AK
326 phys_offset,
327 region_offset,
328 fr->dirty_log_mask);
329}
330
331static void as_memory_range_del(AddressSpace *as, FlatRange *fr)
332{
39b796f2 333 if (fr->dirty_log_mask) {
08dafab4
AK
334 Int128 end = addrrange_end(fr->addr);
335 cpu_physical_sync_dirty_bitmap(int128_get64(fr->addr.start),
336 int128_get64(end));
39b796f2 337 }
08dafab4
AK
338 cpu_register_physical_memory(int128_get64(fr->addr.start),
339 int128_get64(fr->addr.size),
cc31e6e7
AK
340 IO_MEM_UNASSIGNED);
341}
342
343static void as_memory_log_start(AddressSpace *as, FlatRange *fr)
344{
08dafab4
AK
345 cpu_physical_log_start(int128_get64(fr->addr.start),
346 int128_get64(fr->addr.size));
cc31e6e7
AK
347}
348
349static void as_memory_log_stop(AddressSpace *as, FlatRange *fr)
350{
08dafab4
AK
351 cpu_physical_log_stop(int128_get64(fr->addr.start),
352 int128_get64(fr->addr.size));
cc31e6e7
AK
353}
354
3e9d69e7
AK
355static void as_memory_ioeventfd_add(AddressSpace *as, MemoryRegionIoeventfd *fd)
356{
357 int r;
358
08dafab4 359 assert(fd->match_data && int128_get64(fd->addr.size) == 4);
3e9d69e7 360
08dafab4
AK
361 r = kvm_set_ioeventfd_mmio_long(fd->fd, int128_get64(fd->addr.start),
362 fd->data, true);
3e9d69e7
AK
363 if (r < 0) {
364 abort();
365 }
366}
367
368static void as_memory_ioeventfd_del(AddressSpace *as, MemoryRegionIoeventfd *fd)
369{
370 int r;
371
08dafab4
AK
372 r = kvm_set_ioeventfd_mmio_long(fd->fd, int128_get64(fd->addr.start),
373 fd->data, false);
3e9d69e7
AK
374 if (r < 0) {
375 abort();
376 }
377}
378
cc31e6e7
AK
379static const AddressSpaceOps address_space_ops_memory = {
380 .range_add = as_memory_range_add,
381 .range_del = as_memory_range_del,
382 .log_start = as_memory_log_start,
383 .log_stop = as_memory_log_stop,
3e9d69e7
AK
384 .ioeventfd_add = as_memory_ioeventfd_add,
385 .ioeventfd_del = as_memory_ioeventfd_del,
cc31e6e7
AK
386};
387
388static AddressSpace address_space_memory = {
389 .ops = &address_space_ops_memory,
390};
391
627a0e90
AK
392static const MemoryRegionPortio *find_portio(MemoryRegion *mr, uint64_t offset,
393 unsigned width, bool write)
394{
395 const MemoryRegionPortio *mrp;
396
397 for (mrp = mr->ops->old_portio; mrp->size; ++mrp) {
398 if (offset >= mrp->offset && offset < mrp->offset + mrp->len
399 && width == mrp->size
400 && (write ? (bool)mrp->write : (bool)mrp->read)) {
401 return mrp;
402 }
403 }
404 return NULL;
405}
406
658b2224
AK
407static void memory_region_iorange_read(IORange *iorange,
408 uint64_t offset,
409 unsigned width,
410 uint64_t *data)
411{
412 MemoryRegion *mr = container_of(iorange, MemoryRegion, iorange);
413
627a0e90
AK
414 if (mr->ops->old_portio) {
415 const MemoryRegionPortio *mrp = find_portio(mr, offset, width, false);
416
417 *data = ((uint64_t)1 << (width * 8)) - 1;
418 if (mrp) {
6bf9fd43 419 *data = mrp->read(mr->opaque, offset + mr->offset);
03808f58
JK
420 } else if (width == 2) {
421 mrp = find_portio(mr, offset, 1, false);
422 assert(mrp);
423 *data = mrp->read(mr->opaque, offset + mr->offset) |
424 (mrp->read(mr->opaque, offset + mr->offset + 1) << 8);
627a0e90
AK
425 }
426 return;
427 }
3a130f4e 428 *data = 0;
6bf9fd43 429 access_with_adjusted_size(offset + mr->offset, data, width,
3a130f4e
AK
430 mr->ops->impl.min_access_size,
431 mr->ops->impl.max_access_size,
432 memory_region_read_accessor, mr);
658b2224
AK
433}
434
435static void memory_region_iorange_write(IORange *iorange,
436 uint64_t offset,
437 unsigned width,
438 uint64_t data)
439{
440 MemoryRegion *mr = container_of(iorange, MemoryRegion, iorange);
441
627a0e90
AK
442 if (mr->ops->old_portio) {
443 const MemoryRegionPortio *mrp = find_portio(mr, offset, width, true);
444
445 if (mrp) {
6bf9fd43 446 mrp->write(mr->opaque, offset + mr->offset, data);
03808f58
JK
447 } else if (width == 2) {
448 mrp = find_portio(mr, offset, 1, false);
449 assert(mrp);
450 mrp->write(mr->opaque, offset + mr->offset, data & 0xff);
451 mrp->write(mr->opaque, offset + mr->offset + 1, data >> 8);
627a0e90
AK
452 }
453 return;
454 }
6bf9fd43 455 access_with_adjusted_size(offset + mr->offset, &data, width,
3a130f4e
AK
456 mr->ops->impl.min_access_size,
457 mr->ops->impl.max_access_size,
458 memory_region_write_accessor, mr);
658b2224
AK
459}
460
461static const IORangeOps memory_region_iorange_ops = {
462 .read = memory_region_iorange_read,
463 .write = memory_region_iorange_write,
464};
465
466static void as_io_range_add(AddressSpace *as, FlatRange *fr)
467{
468 iorange_init(&fr->mr->iorange, &memory_region_iorange_ops,
08dafab4 469 int128_get64(fr->addr.start), int128_get64(fr->addr.size));
658b2224
AK
470 ioport_register(&fr->mr->iorange);
471}
472
473static void as_io_range_del(AddressSpace *as, FlatRange *fr)
474{
08dafab4
AK
475 isa_unassign_ioport(int128_get64(fr->addr.start),
476 int128_get64(fr->addr.size));
658b2224
AK
477}
478
3e9d69e7
AK
479static void as_io_ioeventfd_add(AddressSpace *as, MemoryRegionIoeventfd *fd)
480{
481 int r;
482
08dafab4 483 assert(fd->match_data && int128_get64(fd->addr.size) == 2);
3e9d69e7 484
08dafab4
AK
485 r = kvm_set_ioeventfd_pio_word(fd->fd, int128_get64(fd->addr.start),
486 fd->data, true);
3e9d69e7
AK
487 if (r < 0) {
488 abort();
489 }
490}
491
492static void as_io_ioeventfd_del(AddressSpace *as, MemoryRegionIoeventfd *fd)
493{
494 int r;
495
08dafab4
AK
496 r = kvm_set_ioeventfd_pio_word(fd->fd, int128_get64(fd->addr.start),
497 fd->data, false);
3e9d69e7
AK
498 if (r < 0) {
499 abort();
500 }
501}
502
658b2224
AK
503static const AddressSpaceOps address_space_ops_io = {
504 .range_add = as_io_range_add,
505 .range_del = as_io_range_del,
3e9d69e7
AK
506 .ioeventfd_add = as_io_ioeventfd_add,
507 .ioeventfd_del = as_io_ioeventfd_del,
658b2224
AK
508};
509
510static AddressSpace address_space_io = {
511 .ops = &address_space_ops_io,
512};
513
093bc2cd
AK
514/* Render a memory region into the global view. Ranges in @view obscure
515 * ranges in @mr.
516 */
517static void render_memory_region(FlatView *view,
518 MemoryRegion *mr,
08dafab4 519 Int128 base,
fb1cd6f9
AK
520 AddrRange clip,
521 bool readonly)
093bc2cd
AK
522{
523 MemoryRegion *subregion;
524 unsigned i;
525 target_phys_addr_t offset_in_region;
08dafab4
AK
526 Int128 remain;
527 Int128 now;
093bc2cd
AK
528 FlatRange fr;
529 AddrRange tmp;
530
08dafab4 531 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 532 readonly |= mr->readonly;
093bc2cd
AK
533
534 tmp = addrrange_make(base, mr->size);
535
536 if (!addrrange_intersects(tmp, clip)) {
537 return;
538 }
539
540 clip = addrrange_intersection(tmp, clip);
541
542 if (mr->alias) {
08dafab4
AK
543 int128_subfrom(&base, int128_make64(mr->alias->addr));
544 int128_subfrom(&base, int128_make64(mr->alias_offset));
fb1cd6f9 545 render_memory_region(view, mr->alias, base, clip, readonly);
093bc2cd
AK
546 return;
547 }
548
549 /* Render subregions in priority order. */
550 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
fb1cd6f9 551 render_memory_region(view, subregion, base, clip, readonly);
093bc2cd
AK
552 }
553
14a3c10a 554 if (!mr->terminates) {
093bc2cd
AK
555 return;
556 }
557
08dafab4 558 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
559 base = clip.start;
560 remain = clip.size;
561
562 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
563 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
564 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
565 continue;
566 }
08dafab4
AK
567 if (int128_lt(base, view->ranges[i].addr.start)) {
568 now = int128_min(remain,
569 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
570 fr.mr = mr;
571 fr.offset_in_region = offset_in_region;
572 fr.addr = addrrange_make(base, now);
5a583347 573 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 574 fr.readable = mr->readable;
fb1cd6f9 575 fr.readonly = readonly;
093bc2cd
AK
576 flatview_insert(view, i, &fr);
577 ++i;
08dafab4
AK
578 int128_addto(&base, now);
579 offset_in_region += int128_get64(now);
580 int128_subfrom(&remain, now);
093bc2cd 581 }
08dafab4
AK
582 if (int128_eq(base, view->ranges[i].addr.start)) {
583 now = int128_min(remain, view->ranges[i].addr.size);
584 int128_addto(&base, now);
585 offset_in_region += int128_get64(now);
586 int128_subfrom(&remain, now);
093bc2cd
AK
587 }
588 }
08dafab4 589 if (int128_nz(remain)) {
093bc2cd
AK
590 fr.mr = mr;
591 fr.offset_in_region = offset_in_region;
592 fr.addr = addrrange_make(base, remain);
5a583347 593 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 594 fr.readable = mr->readable;
fb1cd6f9 595 fr.readonly = readonly;
093bc2cd
AK
596 flatview_insert(view, i, &fr);
597 }
598}
599
600/* Render a memory topology into a list of disjoint absolute ranges. */
601static FlatView generate_memory_topology(MemoryRegion *mr)
602{
603 FlatView view;
604
605 flatview_init(&view);
606
08dafab4
AK
607 render_memory_region(&view, mr, int128_zero(),
608 addrrange_make(int128_zero(), int128_2_64()), false);
3d8e6bf9 609 flatview_simplify(&view);
093bc2cd
AK
610
611 return view;
612}
613
3e9d69e7
AK
614static void address_space_add_del_ioeventfds(AddressSpace *as,
615 MemoryRegionIoeventfd *fds_new,
616 unsigned fds_new_nb,
617 MemoryRegionIoeventfd *fds_old,
618 unsigned fds_old_nb)
619{
620 unsigned iold, inew;
621
622 /* Generate a symmetric difference of the old and new fd sets, adding
623 * and deleting as necessary.
624 */
625
626 iold = inew = 0;
627 while (iold < fds_old_nb || inew < fds_new_nb) {
628 if (iold < fds_old_nb
629 && (inew == fds_new_nb
630 || memory_region_ioeventfd_before(fds_old[iold],
631 fds_new[inew]))) {
632 as->ops->ioeventfd_del(as, &fds_old[iold]);
633 ++iold;
634 } else if (inew < fds_new_nb
635 && (iold == fds_old_nb
636 || memory_region_ioeventfd_before(fds_new[inew],
637 fds_old[iold]))) {
638 as->ops->ioeventfd_add(as, &fds_new[inew]);
639 ++inew;
640 } else {
641 ++iold;
642 ++inew;
643 }
644 }
645}
646
647static void address_space_update_ioeventfds(AddressSpace *as)
648{
649 FlatRange *fr;
650 unsigned ioeventfd_nb = 0;
651 MemoryRegionIoeventfd *ioeventfds = NULL;
652 AddrRange tmp;
653 unsigned i;
654
655 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
656 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
657 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
658 int128_sub(fr->addr.start,
659 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
660 if (addrrange_intersects(fr->addr, tmp)) {
661 ++ioeventfd_nb;
7267c094 662 ioeventfds = g_realloc(ioeventfds,
3e9d69e7
AK
663 ioeventfd_nb * sizeof(*ioeventfds));
664 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
665 ioeventfds[ioeventfd_nb-1].addr = tmp;
666 }
667 }
668 }
669
670 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
671 as->ioeventfds, as->ioeventfd_nb);
672
7267c094 673 g_free(as->ioeventfds);
3e9d69e7
AK
674 as->ioeventfds = ioeventfds;
675 as->ioeventfd_nb = ioeventfd_nb;
676}
677
b8af1afb
AK
678static void address_space_update_topology_pass(AddressSpace *as,
679 FlatView old_view,
680 FlatView new_view,
681 bool adding)
093bc2cd 682{
093bc2cd
AK
683 unsigned iold, inew;
684 FlatRange *frold, *frnew;
093bc2cd
AK
685
686 /* Generate a symmetric difference of the old and new memory maps.
687 * Kill ranges in the old map, and instantiate ranges in the new map.
688 */
689 iold = inew = 0;
690 while (iold < old_view.nr || inew < new_view.nr) {
691 if (iold < old_view.nr) {
692 frold = &old_view.ranges[iold];
693 } else {
694 frold = NULL;
695 }
696 if (inew < new_view.nr) {
697 frnew = &new_view.ranges[inew];
698 } else {
699 frnew = NULL;
700 }
701
702 if (frold
703 && (!frnew
08dafab4
AK
704 || int128_lt(frold->addr.start, frnew->addr.start)
705 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd
AK
706 && !flatrange_equal(frold, frnew)))) {
707 /* In old, but (not in new, or in new but attributes changed). */
708
b8af1afb
AK
709 if (!adding) {
710 as->ops->range_del(as, frold);
711 }
712
093bc2cd
AK
713 ++iold;
714 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
715 /* In both (logging may have changed) */
716
b8af1afb
AK
717 if (adding) {
718 if (frold->dirty_log_mask && !frnew->dirty_log_mask) {
719 as->ops->log_stop(as, frnew);
720 } else if (frnew->dirty_log_mask && !frold->dirty_log_mask) {
721 as->ops->log_start(as, frnew);
722 }
5a583347
AK
723 }
724
093bc2cd
AK
725 ++iold;
726 ++inew;
093bc2cd
AK
727 } else {
728 /* In new */
729
b8af1afb
AK
730 if (adding) {
731 as->ops->range_add(as, frnew);
732 }
733
093bc2cd
AK
734 ++inew;
735 }
736 }
b8af1afb
AK
737}
738
739
740static void address_space_update_topology(AddressSpace *as)
741{
742 FlatView old_view = as->current_map;
743 FlatView new_view = generate_memory_topology(as->root);
744
745 address_space_update_topology_pass(as, old_view, new_view, false);
746 address_space_update_topology_pass(as, old_view, new_view, true);
747
cc31e6e7 748 as->current_map = new_view;
093bc2cd 749 flatview_destroy(&old_view);
3e9d69e7 750 address_space_update_ioeventfds(as);
093bc2cd
AK
751}
752
cc31e6e7
AK
753static void memory_region_update_topology(void)
754{
4ef4db86
AK
755 if (memory_region_transaction_depth) {
756 return;
757 }
758
658b2224
AK
759 if (address_space_memory.root) {
760 address_space_update_topology(&address_space_memory);
761 }
762 if (address_space_io.root) {
763 address_space_update_topology(&address_space_io);
764 }
cc31e6e7
AK
765}
766
4ef4db86
AK
767void memory_region_transaction_begin(void)
768{
769 ++memory_region_transaction_depth;
770}
771
772void memory_region_transaction_commit(void)
773{
774 assert(memory_region_transaction_depth);
775 --memory_region_transaction_depth;
776 memory_region_update_topology();
777}
778
545e92e0
AK
779static void memory_region_destructor_none(MemoryRegion *mr)
780{
781}
782
783static void memory_region_destructor_ram(MemoryRegion *mr)
784{
785 qemu_ram_free(mr->ram_addr);
786}
787
788static void memory_region_destructor_ram_from_ptr(MemoryRegion *mr)
789{
790 qemu_ram_free_from_ptr(mr->ram_addr);
791}
792
793static void memory_region_destructor_iomem(MemoryRegion *mr)
794{
795 cpu_unregister_io_memory(mr->ram_addr);
796}
797
d0a9b5bc
AK
798static void memory_region_destructor_rom_device(MemoryRegion *mr)
799{
800 qemu_ram_free(mr->ram_addr & TARGET_PAGE_MASK);
801 cpu_unregister_io_memory(mr->ram_addr & ~(TARGET_PAGE_MASK | IO_MEM_ROMD));
802}
803
093bc2cd
AK
804void memory_region_init(MemoryRegion *mr,
805 const char *name,
806 uint64_t size)
807{
808 mr->ops = NULL;
809 mr->parent = NULL;
08dafab4
AK
810 mr->size = int128_make64(size);
811 if (size == UINT64_MAX) {
812 mr->size = int128_2_64();
813 }
093bc2cd
AK
814 mr->addr = 0;
815 mr->offset = 0;
14a3c10a 816 mr->terminates = false;
d0a9b5bc 817 mr->readable = true;
fb1cd6f9 818 mr->readonly = false;
545e92e0 819 mr->destructor = memory_region_destructor_none;
093bc2cd
AK
820 mr->priority = 0;
821 mr->may_overlap = false;
822 mr->alias = NULL;
823 QTAILQ_INIT(&mr->subregions);
824 memset(&mr->subregions_link, 0, sizeof mr->subregions_link);
825 QTAILQ_INIT(&mr->coalesced);
7267c094 826 mr->name = g_strdup(name);
5a583347 827 mr->dirty_log_mask = 0;
3e9d69e7
AK
828 mr->ioeventfd_nb = 0;
829 mr->ioeventfds = NULL;
093bc2cd
AK
830}
831
832static bool memory_region_access_valid(MemoryRegion *mr,
833 target_phys_addr_t addr,
897fa7cf
AK
834 unsigned size,
835 bool is_write)
093bc2cd 836{
897fa7cf
AK
837 if (mr->ops->valid.accepts
838 && !mr->ops->valid.accepts(mr->opaque, addr, size, is_write)) {
839 return false;
840 }
841
093bc2cd
AK
842 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
843 return false;
844 }
845
846 /* Treat zero as compatibility all valid */
847 if (!mr->ops->valid.max_access_size) {
848 return true;
849 }
850
851 if (size > mr->ops->valid.max_access_size
852 || size < mr->ops->valid.min_access_size) {
853 return false;
854 }
855 return true;
856}
857
858static uint32_t memory_region_read_thunk_n(void *_mr,
859 target_phys_addr_t addr,
860 unsigned size)
861{
862 MemoryRegion *mr = _mr;
164a4dcd 863 uint64_t data = 0;
093bc2cd 864
897fa7cf 865 if (!memory_region_access_valid(mr, addr, size, false)) {
093bc2cd
AK
866 return -1U; /* FIXME: better signalling */
867 }
868
74901c3b
AK
869 if (!mr->ops->read) {
870 return mr->ops->old_mmio.read[bitops_ffsl(size)](mr->opaque, addr);
871 }
872
093bc2cd 873 /* FIXME: support unaligned access */
164a4dcd
AK
874 access_with_adjusted_size(addr + mr->offset, &data, size,
875 mr->ops->impl.min_access_size,
876 mr->ops->impl.max_access_size,
877 memory_region_read_accessor, mr);
093bc2cd
AK
878
879 return data;
880}
881
882static void memory_region_write_thunk_n(void *_mr,
883 target_phys_addr_t addr,
884 unsigned size,
885 uint64_t data)
886{
887 MemoryRegion *mr = _mr;
093bc2cd 888
897fa7cf 889 if (!memory_region_access_valid(mr, addr, size, true)) {
093bc2cd
AK
890 return; /* FIXME: better signalling */
891 }
892
74901c3b
AK
893 if (!mr->ops->write) {
894 mr->ops->old_mmio.write[bitops_ffsl(size)](mr->opaque, addr, data);
895 return;
896 }
897
093bc2cd 898 /* FIXME: support unaligned access */
164a4dcd
AK
899 access_with_adjusted_size(addr + mr->offset, &data, size,
900 mr->ops->impl.min_access_size,
901 mr->ops->impl.max_access_size,
902 memory_region_write_accessor, mr);
093bc2cd
AK
903}
904
905static uint32_t memory_region_read_thunk_b(void *mr, target_phys_addr_t addr)
906{
907 return memory_region_read_thunk_n(mr, addr, 1);
908}
909
910static uint32_t memory_region_read_thunk_w(void *mr, target_phys_addr_t addr)
911{
912 return memory_region_read_thunk_n(mr, addr, 2);
913}
914
915static uint32_t memory_region_read_thunk_l(void *mr, target_phys_addr_t addr)
916{
917 return memory_region_read_thunk_n(mr, addr, 4);
918}
919
920static void memory_region_write_thunk_b(void *mr, target_phys_addr_t addr,
921 uint32_t data)
922{
923 memory_region_write_thunk_n(mr, addr, 1, data);
924}
925
926static void memory_region_write_thunk_w(void *mr, target_phys_addr_t addr,
927 uint32_t data)
928{
929 memory_region_write_thunk_n(mr, addr, 2, data);
930}
931
932static void memory_region_write_thunk_l(void *mr, target_phys_addr_t addr,
933 uint32_t data)
934{
935 memory_region_write_thunk_n(mr, addr, 4, data);
936}
937
938static CPUReadMemoryFunc * const memory_region_read_thunk[] = {
939 memory_region_read_thunk_b,
940 memory_region_read_thunk_w,
941 memory_region_read_thunk_l,
942};
943
944static CPUWriteMemoryFunc * const memory_region_write_thunk[] = {
945 memory_region_write_thunk_b,
946 memory_region_write_thunk_w,
947 memory_region_write_thunk_l,
948};
949
16ef61c9
AK
950static void memory_region_prepare_ram_addr(MemoryRegion *mr)
951{
952 if (mr->backend_registered) {
953 return;
954 }
955
545e92e0 956 mr->destructor = memory_region_destructor_iomem;
16ef61c9
AK
957 mr->ram_addr = cpu_register_io_memory(memory_region_read_thunk,
958 memory_region_write_thunk,
959 mr,
960 mr->ops->endianness);
961 mr->backend_registered = true;
962}
963
093bc2cd
AK
964void memory_region_init_io(MemoryRegion *mr,
965 const MemoryRegionOps *ops,
966 void *opaque,
967 const char *name,
968 uint64_t size)
969{
970 memory_region_init(mr, name, size);
971 mr->ops = ops;
972 mr->opaque = opaque;
14a3c10a 973 mr->terminates = true;
16ef61c9 974 mr->backend_registered = false;
093bc2cd
AK
975}
976
977void memory_region_init_ram(MemoryRegion *mr,
978 DeviceState *dev,
979 const char *name,
980 uint64_t size)
981{
982 memory_region_init(mr, name, size);
14a3c10a 983 mr->terminates = true;
545e92e0 984 mr->destructor = memory_region_destructor_ram;
fce537d4 985 mr->ram_addr = qemu_ram_alloc(dev, name, size, mr);
16ef61c9 986 mr->backend_registered = true;
093bc2cd
AK
987}
988
989void memory_region_init_ram_ptr(MemoryRegion *mr,
990 DeviceState *dev,
991 const char *name,
992 uint64_t size,
993 void *ptr)
994{
995 memory_region_init(mr, name, size);
14a3c10a 996 mr->terminates = true;
545e92e0 997 mr->destructor = memory_region_destructor_ram_from_ptr;
fce537d4 998 mr->ram_addr = qemu_ram_alloc_from_ptr(dev, name, size, ptr, mr);
16ef61c9 999 mr->backend_registered = true;
093bc2cd
AK
1000}
1001
1002void memory_region_init_alias(MemoryRegion *mr,
1003 const char *name,
1004 MemoryRegion *orig,
1005 target_phys_addr_t offset,
1006 uint64_t size)
1007{
1008 memory_region_init(mr, name, size);
1009 mr->alias = orig;
1010 mr->alias_offset = offset;
1011}
1012
d0a9b5bc
AK
1013void memory_region_init_rom_device(MemoryRegion *mr,
1014 const MemoryRegionOps *ops,
75f5941c 1015 void *opaque,
d0a9b5bc
AK
1016 DeviceState *dev,
1017 const char *name,
1018 uint64_t size)
1019{
1020 memory_region_init(mr, name, size);
7bc2b9cd 1021 mr->ops = ops;
75f5941c 1022 mr->opaque = opaque;
d0a9b5bc
AK
1023 mr->terminates = true;
1024 mr->destructor = memory_region_destructor_rom_device;
fce537d4 1025 mr->ram_addr = qemu_ram_alloc(dev, name, size, mr);
d0a9b5bc
AK
1026 mr->ram_addr |= cpu_register_io_memory(memory_region_read_thunk,
1027 memory_region_write_thunk,
1028 mr,
1029 mr->ops->endianness);
1030 mr->ram_addr |= IO_MEM_ROMD;
1031 mr->backend_registered = true;
1032}
1033
093bc2cd
AK
1034void memory_region_destroy(MemoryRegion *mr)
1035{
1036 assert(QTAILQ_EMPTY(&mr->subregions));
545e92e0 1037 mr->destructor(mr);
093bc2cd 1038 memory_region_clear_coalescing(mr);
7267c094
AL
1039 g_free((char *)mr->name);
1040 g_free(mr->ioeventfds);
093bc2cd
AK
1041}
1042
1043uint64_t memory_region_size(MemoryRegion *mr)
1044{
08dafab4
AK
1045 if (int128_eq(mr->size, int128_2_64())) {
1046 return UINT64_MAX;
1047 }
1048 return int128_get64(mr->size);
093bc2cd
AK
1049}
1050
1051void memory_region_set_offset(MemoryRegion *mr, target_phys_addr_t offset)
1052{
1053 mr->offset = offset;
1054}
1055
1056void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
1057{
5a583347
AK
1058 uint8_t mask = 1 << client;
1059
1060 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
1061 memory_region_update_topology();
093bc2cd
AK
1062}
1063
1064bool memory_region_get_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1065 unsigned client)
1066{
14a3c10a 1067 assert(mr->terminates);
5a583347 1068 return cpu_physical_memory_get_dirty(mr->ram_addr + addr, 1 << client);
093bc2cd
AK
1069}
1070
1071void memory_region_set_dirty(MemoryRegion *mr, target_phys_addr_t addr)
1072{
14a3c10a 1073 assert(mr->terminates);
5a583347 1074 return cpu_physical_memory_set_dirty(mr->ram_addr + addr);
093bc2cd
AK
1075}
1076
1077void memory_region_sync_dirty_bitmap(MemoryRegion *mr)
1078{
5a583347
AK
1079 FlatRange *fr;
1080
cc31e6e7 1081 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
5a583347 1082 if (fr->mr == mr) {
08dafab4
AK
1083 cpu_physical_sync_dirty_bitmap(int128_get64(fr->addr.start),
1084 int128_get64(addrrange_end(fr->addr)));
5a583347
AK
1085 }
1086 }
093bc2cd
AK
1087}
1088
1089void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
1090{
fb1cd6f9
AK
1091 if (mr->readonly != readonly) {
1092 mr->readonly = readonly;
1093 memory_region_update_topology();
1094 }
093bc2cd
AK
1095}
1096
d0a9b5bc
AK
1097void memory_region_rom_device_set_readable(MemoryRegion *mr, bool readable)
1098{
1099 if (mr->readable != readable) {
1100 mr->readable = readable;
1101 memory_region_update_topology();
1102 }
1103}
1104
093bc2cd
AK
1105void memory_region_reset_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1106 target_phys_addr_t size, unsigned client)
1107{
14a3c10a 1108 assert(mr->terminates);
5a583347
AK
1109 cpu_physical_memory_reset_dirty(mr->ram_addr + addr,
1110 mr->ram_addr + addr + size,
1111 1 << client);
093bc2cd
AK
1112}
1113
1114void *memory_region_get_ram_ptr(MemoryRegion *mr)
1115{
1116 if (mr->alias) {
1117 return memory_region_get_ram_ptr(mr->alias) + mr->alias_offset;
1118 }
1119
14a3c10a 1120 assert(mr->terminates);
093bc2cd 1121
021d26d1 1122 return qemu_get_ram_ptr(mr->ram_addr & TARGET_PAGE_MASK);
093bc2cd
AK
1123}
1124
1125static void memory_region_update_coalesced_range(MemoryRegion *mr)
1126{
1127 FlatRange *fr;
1128 CoalescedMemoryRange *cmr;
1129 AddrRange tmp;
1130
cc31e6e7 1131 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
093bc2cd 1132 if (fr->mr == mr) {
08dafab4
AK
1133 qemu_unregister_coalesced_mmio(int128_get64(fr->addr.start),
1134 int128_get64(fr->addr.size));
093bc2cd
AK
1135 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
1136 tmp = addrrange_shift(cmr->addr,
08dafab4
AK
1137 int128_sub(fr->addr.start,
1138 int128_make64(fr->offset_in_region)));
093bc2cd
AK
1139 if (!addrrange_intersects(tmp, fr->addr)) {
1140 continue;
1141 }
1142 tmp = addrrange_intersection(tmp, fr->addr);
08dafab4
AK
1143 qemu_register_coalesced_mmio(int128_get64(tmp.start),
1144 int128_get64(tmp.size));
093bc2cd
AK
1145 }
1146 }
1147 }
1148}
1149
1150void memory_region_set_coalescing(MemoryRegion *mr)
1151{
1152 memory_region_clear_coalescing(mr);
08dafab4 1153 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
1154}
1155
1156void memory_region_add_coalescing(MemoryRegion *mr,
1157 target_phys_addr_t offset,
1158 uint64_t size)
1159{
7267c094 1160 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 1161
08dafab4 1162 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd
AK
1163 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
1164 memory_region_update_coalesced_range(mr);
1165}
1166
1167void memory_region_clear_coalescing(MemoryRegion *mr)
1168{
1169 CoalescedMemoryRange *cmr;
1170
1171 while (!QTAILQ_EMPTY(&mr->coalesced)) {
1172 cmr = QTAILQ_FIRST(&mr->coalesced);
1173 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
7267c094 1174 g_free(cmr);
093bc2cd
AK
1175 }
1176 memory_region_update_coalesced_range(mr);
1177}
1178
3e9d69e7
AK
1179void memory_region_add_eventfd(MemoryRegion *mr,
1180 target_phys_addr_t addr,
1181 unsigned size,
1182 bool match_data,
1183 uint64_t data,
1184 int fd)
1185{
1186 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1187 .addr.start = int128_make64(addr),
1188 .addr.size = int128_make64(size),
3e9d69e7
AK
1189 .match_data = match_data,
1190 .data = data,
1191 .fd = fd,
1192 };
1193 unsigned i;
1194
1195 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1196 if (memory_region_ioeventfd_before(mrfd, mr->ioeventfds[i])) {
1197 break;
1198 }
1199 }
1200 ++mr->ioeventfd_nb;
7267c094 1201 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
1202 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
1203 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
1204 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
1205 mr->ioeventfds[i] = mrfd;
1206 memory_region_update_topology();
1207}
1208
1209void memory_region_del_eventfd(MemoryRegion *mr,
1210 target_phys_addr_t addr,
1211 unsigned size,
1212 bool match_data,
1213 uint64_t data,
1214 int fd)
1215{
1216 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1217 .addr.start = int128_make64(addr),
1218 .addr.size = int128_make64(size),
3e9d69e7
AK
1219 .match_data = match_data,
1220 .data = data,
1221 .fd = fd,
1222 };
1223 unsigned i;
1224
1225 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1226 if (memory_region_ioeventfd_equal(mrfd, mr->ioeventfds[i])) {
1227 break;
1228 }
1229 }
1230 assert(i != mr->ioeventfd_nb);
1231 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
1232 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
1233 --mr->ioeventfd_nb;
7267c094 1234 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
1235 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
1236 memory_region_update_topology();
1237}
1238
093bc2cd
AK
1239static void memory_region_add_subregion_common(MemoryRegion *mr,
1240 target_phys_addr_t offset,
1241 MemoryRegion *subregion)
1242{
1243 MemoryRegion *other;
1244
1245 assert(!subregion->parent);
1246 subregion->parent = mr;
1247 subregion->addr = offset;
1248 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1249 if (subregion->may_overlap || other->may_overlap) {
1250 continue;
1251 }
08dafab4
AK
1252 if (int128_gt(int128_make64(offset),
1253 int128_add(int128_make64(other->addr), other->size))
1254 || int128_le(int128_add(int128_make64(offset), subregion->size),
1255 int128_make64(other->addr))) {
093bc2cd
AK
1256 continue;
1257 }
a5e1cbc8 1258#if 0
860329b2
MW
1259 printf("warning: subregion collision %llx/%llx (%s) "
1260 "vs %llx/%llx (%s)\n",
093bc2cd 1261 (unsigned long long)offset,
08dafab4 1262 (unsigned long long)int128_get64(subregion->size),
860329b2
MW
1263 subregion->name,
1264 (unsigned long long)other->addr,
08dafab4 1265 (unsigned long long)int128_get64(other->size),
860329b2 1266 other->name);
a5e1cbc8 1267#endif
093bc2cd
AK
1268 }
1269 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1270 if (subregion->priority >= other->priority) {
1271 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
1272 goto done;
1273 }
1274 }
1275 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
1276done:
1277 memory_region_update_topology();
1278}
1279
1280
1281void memory_region_add_subregion(MemoryRegion *mr,
1282 target_phys_addr_t offset,
1283 MemoryRegion *subregion)
1284{
1285 subregion->may_overlap = false;
1286 subregion->priority = 0;
1287 memory_region_add_subregion_common(mr, offset, subregion);
1288}
1289
1290void memory_region_add_subregion_overlap(MemoryRegion *mr,
1291 target_phys_addr_t offset,
1292 MemoryRegion *subregion,
1293 unsigned priority)
1294{
1295 subregion->may_overlap = true;
1296 subregion->priority = priority;
1297 memory_region_add_subregion_common(mr, offset, subregion);
1298}
1299
1300void memory_region_del_subregion(MemoryRegion *mr,
1301 MemoryRegion *subregion)
1302{
1303 assert(subregion->parent == mr);
1304 subregion->parent = NULL;
1305 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
1306 memory_region_update_topology();
1307}
1c0ffa58
AK
1308
1309void set_system_memory_map(MemoryRegion *mr)
1310{
cc31e6e7 1311 address_space_memory.root = mr;
1c0ffa58
AK
1312 memory_region_update_topology();
1313}
658b2224
AK
1314
1315void set_system_io_map(MemoryRegion *mr)
1316{
1317 address_space_io.root = mr;
1318 memory_region_update_topology();
1319}
314e2987
BS
1320
1321typedef struct MemoryRegionList MemoryRegionList;
1322
1323struct MemoryRegionList {
1324 const MemoryRegion *mr;
1325 bool printed;
1326 QTAILQ_ENTRY(MemoryRegionList) queue;
1327};
1328
1329typedef QTAILQ_HEAD(queue, MemoryRegionList) MemoryRegionListHead;
1330
1331static void mtree_print_mr(fprintf_function mon_printf, void *f,
1332 const MemoryRegion *mr, unsigned int level,
1333 target_phys_addr_t base,
9479c57a 1334 MemoryRegionListHead *alias_print_queue)
314e2987 1335{
9479c57a
JK
1336 MemoryRegionList *new_ml, *ml, *next_ml;
1337 MemoryRegionListHead submr_print_queue;
314e2987
BS
1338 const MemoryRegion *submr;
1339 unsigned int i;
1340
314e2987
BS
1341 if (!mr) {
1342 return;
1343 }
1344
1345 for (i = 0; i < level; i++) {
1346 mon_printf(f, " ");
1347 }
1348
1349 if (mr->alias) {
1350 MemoryRegionList *ml;
1351 bool found = false;
1352
1353 /* check if the alias is already in the queue */
9479c57a 1354 QTAILQ_FOREACH(ml, alias_print_queue, queue) {
314e2987
BS
1355 if (ml->mr == mr->alias && !ml->printed) {
1356 found = true;
1357 }
1358 }
1359
1360 if (!found) {
1361 ml = g_new(MemoryRegionList, 1);
1362 ml->mr = mr->alias;
1363 ml->printed = false;
9479c57a 1364 QTAILQ_INSERT_TAIL(alias_print_queue, ml, queue);
314e2987 1365 }
4b474ba7 1366 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d): alias %s @%s "
314e2987
BS
1367 TARGET_FMT_plx "-" TARGET_FMT_plx "\n",
1368 base + mr->addr,
08dafab4
AK
1369 base + mr->addr
1370 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1371 mr->priority,
314e2987
BS
1372 mr->name,
1373 mr->alias->name,
1374 mr->alias_offset,
08dafab4
AK
1375 mr->alias_offset
1376 + (target_phys_addr_t)int128_get64(mr->size) - 1);
314e2987 1377 } else {
4b474ba7 1378 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d): %s\n",
314e2987 1379 base + mr->addr,
08dafab4
AK
1380 base + mr->addr
1381 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1382 mr->priority,
314e2987
BS
1383 mr->name);
1384 }
9479c57a
JK
1385
1386 QTAILQ_INIT(&submr_print_queue);
1387
314e2987 1388 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
1389 new_ml = g_new(MemoryRegionList, 1);
1390 new_ml->mr = submr;
1391 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1392 if (new_ml->mr->addr < ml->mr->addr ||
1393 (new_ml->mr->addr == ml->mr->addr &&
1394 new_ml->mr->priority > ml->mr->priority)) {
1395 QTAILQ_INSERT_BEFORE(ml, new_ml, queue);
1396 new_ml = NULL;
1397 break;
1398 }
1399 }
1400 if (new_ml) {
1401 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, queue);
1402 }
1403 }
1404
1405 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1406 mtree_print_mr(mon_printf, f, ml->mr, level + 1, base + mr->addr,
1407 alias_print_queue);
1408 }
1409
88365e47 1410 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, queue, next_ml) {
9479c57a 1411 g_free(ml);
314e2987
BS
1412 }
1413}
1414
1415void mtree_info(fprintf_function mon_printf, void *f)
1416{
1417 MemoryRegionListHead ml_head;
1418 MemoryRegionList *ml, *ml2;
1419
1420 QTAILQ_INIT(&ml_head);
1421
1422 mon_printf(f, "memory\n");
1423 mtree_print_mr(mon_printf, f, address_space_memory.root, 0, 0, &ml_head);
1424
1425 /* print aliased regions */
1426 QTAILQ_FOREACH(ml, &ml_head, queue) {
1427 if (!ml->printed) {
1428 mon_printf(f, "%s\n", ml->mr->name);
1429 mtree_print_mr(mon_printf, f, ml->mr, 0, 0, &ml_head);
1430 }
1431 }
1432
1433 QTAILQ_FOREACH_SAFE(ml, &ml_head, queue, ml2) {
88365e47 1434 g_free(ml);
314e2987
BS
1435 }
1436
06631810
JK
1437 if (address_space_io.root &&
1438 !QTAILQ_EMPTY(&address_space_io.root->subregions)) {
1439 QTAILQ_INIT(&ml_head);
1440 mon_printf(f, "I/O\n");
1441 mtree_print_mr(mon_printf, f, address_space_io.root, 0, 0, &ml_head);
1442 }
314e2987 1443}