]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - sound/pci/hda/hda_intel.c
Merge branch 'linus' into core/softlockup
[mirror_ubuntu-hirsute-kernel.git] / sound / pci / hda / hda_intel.c
CommitLineData
1da177e4
LT
1/*
2 *
d01ce99f
TI
3 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
1da177e4
LT
5 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
1da177e4
LT
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
362775e2 40#include <linux/kernel.h>
1da177e4 41#include <linux/module.h>
24982c5f 42#include <linux/dma-mapping.h>
1da177e4
LT
43#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
62932df8 47#include <linux/mutex.h>
1da177e4
LT
48#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
5aba4f8e
TI
53static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
5c0d7bc1 58static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
5aba4f8e 59static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
27346166 60static int single_cmd;
134a11f0 61static int enable_msi;
1da177e4 62
5aba4f8e 63module_param_array(index, int, NULL, 0444);
1da177e4 64MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
5aba4f8e 65module_param_array(id, charp, NULL, 0444);
1da177e4 66MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
5aba4f8e
TI
67module_param_array(enable, bool, NULL, 0444);
68MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
69module_param_array(model, charp, NULL, 0444);
1da177e4 70MODULE_PARM_DESC(model, "Use the given board model.");
5aba4f8e 71module_param_array(position_fix, int, NULL, 0444);
d01ce99f 72MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
d2e1c973 73 "(0 = auto, 1 = none, 2 = POSBUF).");
555e219f
TI
74module_param_array(bdl_pos_adj, int, NULL, 0644);
75MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
5aba4f8e 76module_param_array(probe_mask, int, NULL, 0444);
606ad75f 77MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
27346166 78module_param(single_cmd, bool, 0444);
d01ce99f
TI
79MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
80 "(for debugging only).");
5aba4f8e 81module_param(enable_msi, int, 0444);
134a11f0 82MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
606ad75f 83
dee1b66c 84#ifdef CONFIG_SND_HDA_POWER_SAVE
cb53c626 85/* power_save option is defined in hda_codec.c */
1da177e4 86
dee1b66c
TI
87/* reset the HD-audio controller in power save mode.
88 * this may give more power-saving, but will take longer time to
89 * wake up.
90 */
91static int power_save_controller = 1;
92module_param(power_save_controller, bool, 0644);
93MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
94#endif
95
1da177e4
LT
96MODULE_LICENSE("GPL");
97MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
98 "{Intel, ICH6M},"
2f1b3818 99 "{Intel, ICH7},"
f5d40b30 100 "{Intel, ESB2},"
d2981393 101 "{Intel, ICH8},"
f9cc8a8b 102 "{Intel, ICH9},"
c34f5a04 103 "{Intel, ICH10},"
4979bca9 104 "{Intel, SCH},"
fc20a562 105 "{ATI, SB450},"
89be83f8 106 "{ATI, SB600},"
778b6e1b 107 "{ATI, RS600},"
5b15c95f 108 "{ATI, RS690},"
e6db1119
WL
109 "{ATI, RS780},"
110 "{ATI, R600},"
2797f724
HRK
111 "{ATI, RV630},"
112 "{ATI, RV610},"
27da1834
WL
113 "{ATI, RV670},"
114 "{ATI, RV635},"
115 "{ATI, RV620},"
116 "{ATI, RV770},"
fc20a562 117 "{VIA, VT8251},"
47672310 118 "{VIA, VT8237A},"
07e4ca50
TI
119 "{SiS, SIS966},"
120 "{ULI, M5461}}");
1da177e4
LT
121MODULE_DESCRIPTION("Intel HDA driver");
122
123#define SFX "hda-intel: "
124
cb53c626 125
1da177e4
LT
126/*
127 * registers
128 */
129#define ICH6_REG_GCAP 0x00
130#define ICH6_REG_VMIN 0x02
131#define ICH6_REG_VMAJ 0x03
132#define ICH6_REG_OUTPAY 0x04
133#define ICH6_REG_INPAY 0x06
134#define ICH6_REG_GCTL 0x08
135#define ICH6_REG_WAKEEN 0x0c
136#define ICH6_REG_STATESTS 0x0e
137#define ICH6_REG_GSTS 0x10
138#define ICH6_REG_INTCTL 0x20
139#define ICH6_REG_INTSTS 0x24
140#define ICH6_REG_WALCLK 0x30
141#define ICH6_REG_SYNC 0x34
142#define ICH6_REG_CORBLBASE 0x40
143#define ICH6_REG_CORBUBASE 0x44
144#define ICH6_REG_CORBWP 0x48
145#define ICH6_REG_CORBRP 0x4A
146#define ICH6_REG_CORBCTL 0x4c
147#define ICH6_REG_CORBSTS 0x4d
148#define ICH6_REG_CORBSIZE 0x4e
149
150#define ICH6_REG_RIRBLBASE 0x50
151#define ICH6_REG_RIRBUBASE 0x54
152#define ICH6_REG_RIRBWP 0x58
153#define ICH6_REG_RINTCNT 0x5a
154#define ICH6_REG_RIRBCTL 0x5c
155#define ICH6_REG_RIRBSTS 0x5d
156#define ICH6_REG_RIRBSIZE 0x5e
157
158#define ICH6_REG_IC 0x60
159#define ICH6_REG_IR 0x64
160#define ICH6_REG_IRS 0x68
161#define ICH6_IRS_VALID (1<<1)
162#define ICH6_IRS_BUSY (1<<0)
163
164#define ICH6_REG_DPLBASE 0x70
165#define ICH6_REG_DPUBASE 0x74
166#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
167
168/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
169enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
170
171/* stream register offsets from stream base */
172#define ICH6_REG_SD_CTL 0x00
173#define ICH6_REG_SD_STS 0x03
174#define ICH6_REG_SD_LPIB 0x04
175#define ICH6_REG_SD_CBL 0x08
176#define ICH6_REG_SD_LVI 0x0c
177#define ICH6_REG_SD_FIFOW 0x0e
178#define ICH6_REG_SD_FIFOSIZE 0x10
179#define ICH6_REG_SD_FORMAT 0x12
180#define ICH6_REG_SD_BDLPL 0x18
181#define ICH6_REG_SD_BDLPU 0x1c
182
183/* PCI space */
184#define ICH6_PCIREG_TCSEL 0x44
185
186/*
187 * other constants
188 */
189
190/* max number of SDs */
07e4ca50 191/* ICH, ATI and VIA have 4 playback and 4 capture */
07e4ca50 192#define ICH6_NUM_CAPTURE 4
07e4ca50
TI
193#define ICH6_NUM_PLAYBACK 4
194
195/* ULI has 6 playback and 5 capture */
07e4ca50 196#define ULI_NUM_CAPTURE 5
07e4ca50
TI
197#define ULI_NUM_PLAYBACK 6
198
778b6e1b 199/* ATI HDMI has 1 playback and 0 capture */
778b6e1b 200#define ATIHDMI_NUM_CAPTURE 0
778b6e1b
FK
201#define ATIHDMI_NUM_PLAYBACK 1
202
f269002e
KY
203/* TERA has 4 playback and 3 capture */
204#define TERA_NUM_CAPTURE 3
205#define TERA_NUM_PLAYBACK 4
206
07e4ca50
TI
207/* this number is statically defined for simplicity */
208#define MAX_AZX_DEV 16
209
1da177e4 210/* max number of fragments - we may use more if allocating more pages for BDL */
4ce107b9
TI
211#define BDL_SIZE 4096
212#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
213#define AZX_MAX_FRAG 32
1da177e4
LT
214/* max buffer size - no h/w limit, you can increase as you like */
215#define AZX_MAX_BUF_SIZE (1024*1024*1024)
216/* max number of PCM devics per card */
7ba72ba1 217#define AZX_MAX_PCMS 8
1da177e4
LT
218
219/* RIRB int mask: overrun[2], response[0] */
220#define RIRB_INT_RESPONSE 0x01
221#define RIRB_INT_OVERRUN 0x04
222#define RIRB_INT_MASK 0x05
223
224/* STATESTS int mask: SD2,SD1,SD0 */
19a982b6 225#define AZX_MAX_CODECS 3
1da177e4 226#define STATESTS_INT_MASK 0x07
1da177e4
LT
227
228/* SD_CTL bits */
229#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
230#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
850f0e52
TI
231#define SD_CTL_STRIPE (3 << 16) /* stripe control */
232#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
233#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
1da177e4
LT
234#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
235#define SD_CTL_STREAM_TAG_SHIFT 20
236
237/* SD_CTL and SD_STS */
238#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
239#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
240#define SD_INT_COMPLETE 0x04 /* completion interrupt */
d01ce99f
TI
241#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
242 SD_INT_COMPLETE)
1da177e4
LT
243
244/* SD_STS */
245#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
246
247/* INTCTL and INTSTS */
d01ce99f
TI
248#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
249#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
250#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
1da177e4 251
41e2fce4
M
252/* GCTL unsolicited response enable bit */
253#define ICH6_GCTL_UREN (1<<8)
254
1da177e4
LT
255/* GCTL reset bit */
256#define ICH6_GCTL_RESET (1<<0)
257
258/* CORB/RIRB control, read/write pointer */
259#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
260#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
261#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
262/* below are so far hardcoded - should read registers in future */
263#define ICH6_MAX_CORB_ENTRIES 256
264#define ICH6_MAX_RIRB_ENTRIES 256
265
c74db86b
TI
266/* position fix mode */
267enum {
0be3b5d3 268 POS_FIX_AUTO,
d2e1c973 269 POS_FIX_LPIB,
0be3b5d3 270 POS_FIX_POSBUF,
c74db86b 271};
1da177e4 272
f5d40b30 273/* Defines for ATI HD Audio support in SB450 south bridge */
f5d40b30
FL
274#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
275#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
276
da3fca21
V
277/* Defines for Nvidia HDA support */
278#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
279#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
f5d40b30 280
90a5ad52
TI
281/* Defines for Intel SCH HDA snoop control */
282#define INTEL_SCH_HDA_DEVC 0x78
283#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
284
285
1da177e4
LT
286/*
287 */
288
a98f90fd 289struct azx_dev {
4ce107b9 290 struct snd_dma_buffer bdl; /* BDL buffer */
d01ce99f 291 u32 *posbuf; /* position buffer pointer */
1da177e4 292
d01ce99f 293 unsigned int bufsize; /* size of the play buffer in bytes */
9ad593f6 294 unsigned int period_bytes; /* size of the period in bytes */
d01ce99f
TI
295 unsigned int frags; /* number for period in the play buffer */
296 unsigned int fifo_size; /* FIFO size */
1da177e4 297
d01ce99f 298 void __iomem *sd_addr; /* stream descriptor pointer */
1da177e4 299
d01ce99f 300 u32 sd_int_sta_mask; /* stream int status mask */
1da177e4
LT
301
302 /* pcm support */
d01ce99f
TI
303 struct snd_pcm_substream *substream; /* assigned substream,
304 * set in PCM open
305 */
306 unsigned int format_val; /* format value to be set in the
307 * controller and the codec
308 */
1da177e4
LT
309 unsigned char stream_tag; /* assigned stream */
310 unsigned char index; /* stream index */
311
927fc866
PM
312 unsigned int opened :1;
313 unsigned int running :1;
675f25d4
TI
314 unsigned int irq_pending :1;
315 unsigned int irq_ignore :1;
1da177e4
LT
316};
317
318/* CORB/RIRB */
a98f90fd 319struct azx_rb {
1da177e4
LT
320 u32 *buf; /* CORB/RIRB buffer
321 * Each CORB entry is 4byte, RIRB is 8byte
322 */
323 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
324 /* for RIRB */
325 unsigned short rp, wp; /* read/write pointers */
326 int cmds; /* number of pending requests */
327 u32 res; /* last read value */
328};
329
a98f90fd
TI
330struct azx {
331 struct snd_card *card;
1da177e4 332 struct pci_dev *pci;
555e219f 333 int dev_index;
1da177e4 334
07e4ca50
TI
335 /* chip type specific */
336 int driver_type;
337 int playback_streams;
338 int playback_index_offset;
339 int capture_streams;
340 int capture_index_offset;
341 int num_streams;
342
1da177e4
LT
343 /* pci resources */
344 unsigned long addr;
345 void __iomem *remap_addr;
346 int irq;
347
348 /* locks */
349 spinlock_t reg_lock;
62932df8 350 struct mutex open_mutex;
1da177e4 351
07e4ca50 352 /* streams (x num_streams) */
a98f90fd 353 struct azx_dev *azx_dev;
1da177e4
LT
354
355 /* PCM */
a98f90fd 356 struct snd_pcm *pcm[AZX_MAX_PCMS];
1da177e4
LT
357
358 /* HD codec */
359 unsigned short codec_mask;
360 struct hda_bus *bus;
361
362 /* CORB/RIRB */
a98f90fd
TI
363 struct azx_rb corb;
364 struct azx_rb rirb;
1da177e4 365
4ce107b9 366 /* CORB/RIRB and position buffers */
1da177e4
LT
367 struct snd_dma_buffer rb;
368 struct snd_dma_buffer posbuf;
c74db86b
TI
369
370 /* flags */
371 int position_fix;
cb53c626 372 unsigned int running :1;
927fc866
PM
373 unsigned int initialized :1;
374 unsigned int single_cmd :1;
375 unsigned int polling_mode :1;
68e7fffc 376 unsigned int msi :1;
a6a950a8 377 unsigned int irq_pending_warned :1;
43bbb6cc
TI
378
379 /* for debugging */
380 unsigned int last_cmd; /* last issued command (to sync) */
9ad593f6
TI
381
382 /* for pending irqs */
383 struct work_struct irq_pending_work;
1da177e4
LT
384};
385
07e4ca50
TI
386/* driver types */
387enum {
388 AZX_DRIVER_ICH,
4979bca9 389 AZX_DRIVER_SCH,
07e4ca50 390 AZX_DRIVER_ATI,
778b6e1b 391 AZX_DRIVER_ATIHDMI,
07e4ca50
TI
392 AZX_DRIVER_VIA,
393 AZX_DRIVER_SIS,
394 AZX_DRIVER_ULI,
da3fca21 395 AZX_DRIVER_NVIDIA,
f269002e 396 AZX_DRIVER_TERA,
07e4ca50
TI
397};
398
399static char *driver_short_names[] __devinitdata = {
400 [AZX_DRIVER_ICH] = "HDA Intel",
4979bca9 401 [AZX_DRIVER_SCH] = "HDA Intel MID",
07e4ca50 402 [AZX_DRIVER_ATI] = "HDA ATI SB",
778b6e1b 403 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
07e4ca50
TI
404 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
405 [AZX_DRIVER_SIS] = "HDA SIS966",
da3fca21
V
406 [AZX_DRIVER_ULI] = "HDA ULI M5461",
407 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
f269002e 408 [AZX_DRIVER_TERA] = "HDA Teradici",
07e4ca50
TI
409};
410
1da177e4
LT
411/*
412 * macros for easy use
413 */
414#define azx_writel(chip,reg,value) \
415 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
416#define azx_readl(chip,reg) \
417 readl((chip)->remap_addr + ICH6_REG_##reg)
418#define azx_writew(chip,reg,value) \
419 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
420#define azx_readw(chip,reg) \
421 readw((chip)->remap_addr + ICH6_REG_##reg)
422#define azx_writeb(chip,reg,value) \
423 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
424#define azx_readb(chip,reg) \
425 readb((chip)->remap_addr + ICH6_REG_##reg)
426
427#define azx_sd_writel(dev,reg,value) \
428 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
429#define azx_sd_readl(dev,reg) \
430 readl((dev)->sd_addr + ICH6_REG_##reg)
431#define azx_sd_writew(dev,reg,value) \
432 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
433#define azx_sd_readw(dev,reg) \
434 readw((dev)->sd_addr + ICH6_REG_##reg)
435#define azx_sd_writeb(dev,reg,value) \
436 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
437#define azx_sd_readb(dev,reg) \
438 readb((dev)->sd_addr + ICH6_REG_##reg)
439
440/* for pcm support */
a98f90fd 441#define get_azx_dev(substream) (substream->runtime->private_data)
1da177e4 442
68e7fffc 443static int azx_acquire_irq(struct azx *chip, int do_disconnect);
1da177e4
LT
444
445/*
446 * Interface for HD codec
447 */
448
1da177e4
LT
449/*
450 * CORB / RIRB interface
451 */
a98f90fd 452static int azx_alloc_cmd_io(struct azx *chip)
1da177e4
LT
453{
454 int err;
455
456 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
d01ce99f
TI
457 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
458 snd_dma_pci_data(chip->pci),
1da177e4
LT
459 PAGE_SIZE, &chip->rb);
460 if (err < 0) {
461 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
462 return err;
463 }
464 return 0;
465}
466
a98f90fd 467static void azx_init_cmd_io(struct azx *chip)
1da177e4
LT
468{
469 /* CORB set up */
470 chip->corb.addr = chip->rb.addr;
471 chip->corb.buf = (u32 *)chip->rb.area;
472 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
766979e0 473 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
1da177e4 474
07e4ca50
TI
475 /* set the corb size to 256 entries (ULI requires explicitly) */
476 azx_writeb(chip, CORBSIZE, 0x02);
1da177e4
LT
477 /* set the corb write pointer to 0 */
478 azx_writew(chip, CORBWP, 0);
479 /* reset the corb hw read pointer */
480 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
481 /* enable corb dma */
482 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
483
484 /* RIRB set up */
485 chip->rirb.addr = chip->rb.addr + 2048;
486 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
487 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
766979e0 488 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
1da177e4 489
07e4ca50
TI
490 /* set the rirb size to 256 entries (ULI requires explicitly) */
491 azx_writeb(chip, RIRBSIZE, 0x02);
1da177e4
LT
492 /* reset the rirb hw write pointer */
493 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
494 /* set N=1, get RIRB response interrupt for new entry */
495 azx_writew(chip, RINTCNT, 1);
496 /* enable rirb dma and response irq */
1da177e4 497 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
1da177e4
LT
498 chip->rirb.rp = chip->rirb.cmds = 0;
499}
500
a98f90fd 501static void azx_free_cmd_io(struct azx *chip)
1da177e4
LT
502{
503 /* disable ringbuffer DMAs */
504 azx_writeb(chip, RIRBCTL, 0);
505 azx_writeb(chip, CORBCTL, 0);
506}
507
508/* send a command */
43bbb6cc 509static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
1da177e4 510{
a98f90fd 511 struct azx *chip = codec->bus->private_data;
1da177e4 512 unsigned int wp;
1da177e4
LT
513
514 /* add command to corb */
515 wp = azx_readb(chip, CORBWP);
516 wp++;
517 wp %= ICH6_MAX_CORB_ENTRIES;
518
519 spin_lock_irq(&chip->reg_lock);
520 chip->rirb.cmds++;
521 chip->corb.buf[wp] = cpu_to_le32(val);
522 azx_writel(chip, CORBWP, wp);
523 spin_unlock_irq(&chip->reg_lock);
524
525 return 0;
526}
527
528#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
529
530/* retrieve RIRB entry - called from interrupt handler */
a98f90fd 531static void azx_update_rirb(struct azx *chip)
1da177e4
LT
532{
533 unsigned int rp, wp;
534 u32 res, res_ex;
535
536 wp = azx_readb(chip, RIRBWP);
537 if (wp == chip->rirb.wp)
538 return;
539 chip->rirb.wp = wp;
540
541 while (chip->rirb.rp != wp) {
542 chip->rirb.rp++;
543 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
544
545 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
546 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
547 res = le32_to_cpu(chip->rirb.buf[rp]);
548 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
549 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
550 else if (chip->rirb.cmds) {
1da177e4 551 chip->rirb.res = res;
2add9b92
TI
552 smp_wmb();
553 chip->rirb.cmds--;
1da177e4
LT
554 }
555 }
556}
557
558/* receive a response */
111d3af5 559static unsigned int azx_rirb_get_response(struct hda_codec *codec)
1da177e4 560{
a98f90fd 561 struct azx *chip = codec->bus->private_data;
5c79b1f8 562 unsigned long timeout;
1da177e4 563
5c79b1f8
TI
564 again:
565 timeout = jiffies + msecs_to_jiffies(1000);
28a0d9df 566 for (;;) {
e96224ae
TI
567 if (chip->polling_mode) {
568 spin_lock_irq(&chip->reg_lock);
569 azx_update_rirb(chip);
570 spin_unlock_irq(&chip->reg_lock);
571 }
2add9b92
TI
572 if (!chip->rirb.cmds) {
573 smp_rmb();
5c79b1f8 574 return chip->rirb.res; /* the last value */
2add9b92 575 }
28a0d9df
TI
576 if (time_after(jiffies, timeout))
577 break;
52987656
TI
578 if (codec->bus->needs_damn_long_delay)
579 msleep(2); /* temporary workaround */
580 else {
581 udelay(10);
582 cond_resched();
583 }
28a0d9df 584 }
5c79b1f8 585
68e7fffc
TI
586 if (chip->msi) {
587 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
43bbb6cc 588 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
68e7fffc
TI
589 free_irq(chip->irq, chip);
590 chip->irq = -1;
591 pci_disable_msi(chip->pci);
592 chip->msi = 0;
593 if (azx_acquire_irq(chip, 1) < 0)
594 return -1;
595 goto again;
596 }
597
5c79b1f8
TI
598 if (!chip->polling_mode) {
599 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
43bbb6cc
TI
600 "switching to polling mode: last cmd=0x%08x\n",
601 chip->last_cmd);
5c79b1f8
TI
602 chip->polling_mode = 1;
603 goto again;
1da177e4 604 }
5c79b1f8
TI
605
606 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
43bbb6cc
TI
607 "switching to single_cmd mode: last cmd=0x%08x\n",
608 chip->last_cmd);
5c79b1f8
TI
609 chip->rirb.rp = azx_readb(chip, RIRBWP);
610 chip->rirb.cmds = 0;
611 /* switch to single_cmd mode */
612 chip->single_cmd = 1;
613 azx_free_cmd_io(chip);
614 return -1;
1da177e4
LT
615}
616
1da177e4
LT
617/*
618 * Use the single immediate command instead of CORB/RIRB for simplicity
619 *
620 * Note: according to Intel, this is not preferred use. The command was
621 * intended for the BIOS only, and may get confused with unsolicited
622 * responses. So, we shouldn't use it for normal operation from the
623 * driver.
624 * I left the codes, however, for debugging/testing purposes.
625 */
626
1da177e4 627/* send a command */
43bbb6cc 628static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
1da177e4 629{
a98f90fd 630 struct azx *chip = codec->bus->private_data;
1da177e4
LT
631 int timeout = 50;
632
1da177e4
LT
633 while (timeout--) {
634 /* check ICB busy bit */
d01ce99f 635 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
1da177e4 636 /* Clear IRV valid bit */
d01ce99f
TI
637 azx_writew(chip, IRS, azx_readw(chip, IRS) |
638 ICH6_IRS_VALID);
1da177e4 639 azx_writel(chip, IC, val);
d01ce99f
TI
640 azx_writew(chip, IRS, azx_readw(chip, IRS) |
641 ICH6_IRS_BUSY);
1da177e4
LT
642 return 0;
643 }
644 udelay(1);
645 }
1cfd52bc
MB
646 if (printk_ratelimit())
647 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
648 azx_readw(chip, IRS), val);
1da177e4
LT
649 return -EIO;
650}
651
652/* receive a response */
27346166 653static unsigned int azx_single_get_response(struct hda_codec *codec)
1da177e4 654{
a98f90fd 655 struct azx *chip = codec->bus->private_data;
1da177e4
LT
656 int timeout = 50;
657
658 while (timeout--) {
659 /* check IRV busy bit */
660 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
661 return azx_readl(chip, IR);
662 udelay(1);
663 }
1cfd52bc
MB
664 if (printk_ratelimit())
665 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
666 azx_readw(chip, IRS));
1da177e4
LT
667 return (unsigned int)-1;
668}
669
111d3af5
TI
670/*
671 * The below are the main callbacks from hda_codec.
672 *
673 * They are just the skeleton to call sub-callbacks according to the
674 * current setting of chip->single_cmd.
675 */
676
677/* send a command */
678static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
679 int direct, unsigned int verb,
680 unsigned int para)
681{
682 struct azx *chip = codec->bus->private_data;
43bbb6cc
TI
683 u32 val;
684
685 val = (u32)(codec->addr & 0x0f) << 28;
686 val |= (u32)direct << 27;
687 val |= (u32)nid << 20;
688 val |= verb << 8;
689 val |= para;
690 chip->last_cmd = val;
691
111d3af5 692 if (chip->single_cmd)
43bbb6cc 693 return azx_single_send_cmd(codec, val);
111d3af5 694 else
43bbb6cc 695 return azx_corb_send_cmd(codec, val);
111d3af5
TI
696}
697
698/* get a response */
699static unsigned int azx_get_response(struct hda_codec *codec)
700{
701 struct azx *chip = codec->bus->private_data;
702 if (chip->single_cmd)
703 return azx_single_get_response(codec);
704 else
705 return azx_rirb_get_response(codec);
706}
707
cb53c626
TI
708#ifdef CONFIG_SND_HDA_POWER_SAVE
709static void azx_power_notify(struct hda_codec *codec);
710#endif
111d3af5 711
1da177e4 712/* reset codec link */
a98f90fd 713static int azx_reset(struct azx *chip)
1da177e4
LT
714{
715 int count;
716
e8a7f136
DT
717 /* clear STATESTS */
718 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
719
1da177e4
LT
720 /* reset controller */
721 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
722
723 count = 50;
724 while (azx_readb(chip, GCTL) && --count)
725 msleep(1);
726
727 /* delay for >= 100us for codec PLL to settle per spec
728 * Rev 0.9 section 5.5.1
729 */
730 msleep(1);
731
732 /* Bring controller out of reset */
733 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
734
735 count = 50;
927fc866 736 while (!azx_readb(chip, GCTL) && --count)
1da177e4
LT
737 msleep(1);
738
927fc866 739 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
1da177e4
LT
740 msleep(1);
741
742 /* check to see if controller is ready */
927fc866 743 if (!azx_readb(chip, GCTL)) {
1da177e4
LT
744 snd_printd("azx_reset: controller not ready!\n");
745 return -EBUSY;
746 }
747
41e2fce4
M
748 /* Accept unsolicited responses */
749 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
750
1da177e4 751 /* detect codecs */
927fc866 752 if (!chip->codec_mask) {
1da177e4
LT
753 chip->codec_mask = azx_readw(chip, STATESTS);
754 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
755 }
756
757 return 0;
758}
759
760
761/*
762 * Lowlevel interface
763 */
764
765/* enable interrupts */
a98f90fd 766static void azx_int_enable(struct azx *chip)
1da177e4
LT
767{
768 /* enable controller CIE and GIE */
769 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
770 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
771}
772
773/* disable interrupts */
a98f90fd 774static void azx_int_disable(struct azx *chip)
1da177e4
LT
775{
776 int i;
777
778 /* disable interrupts in stream descriptor */
07e4ca50 779 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 780 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
781 azx_sd_writeb(azx_dev, SD_CTL,
782 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
783 }
784
785 /* disable SIE for all streams */
786 azx_writeb(chip, INTCTL, 0);
787
788 /* disable controller CIE and GIE */
789 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
790 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
791}
792
793/* clear interrupts */
a98f90fd 794static void azx_int_clear(struct azx *chip)
1da177e4
LT
795{
796 int i;
797
798 /* clear stream status */
07e4ca50 799 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 800 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
801 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
802 }
803
804 /* clear STATESTS */
805 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
806
807 /* clear rirb status */
808 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
809
810 /* clear int status */
811 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
812}
813
814/* start a stream */
a98f90fd 815static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
816{
817 /* enable SIE */
818 azx_writeb(chip, INTCTL,
819 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
820 /* set DMA start and interrupt mask */
821 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
822 SD_CTL_DMA_START | SD_INT_MASK);
823}
824
825/* stop a stream */
a98f90fd 826static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
827{
828 /* stop DMA */
829 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
830 ~(SD_CTL_DMA_START | SD_INT_MASK));
831 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
832 /* disable SIE */
833 azx_writeb(chip, INTCTL,
834 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
835}
836
837
838/*
cb53c626 839 * reset and start the controller registers
1da177e4 840 */
a98f90fd 841static void azx_init_chip(struct azx *chip)
1da177e4 842{
cb53c626
TI
843 if (chip->initialized)
844 return;
1da177e4
LT
845
846 /* reset controller */
847 azx_reset(chip);
848
849 /* initialize interrupts */
850 azx_int_clear(chip);
851 azx_int_enable(chip);
852
853 /* initialize the codec command I/O */
927fc866 854 if (!chip->single_cmd)
27346166 855 azx_init_cmd_io(chip);
1da177e4 856
0be3b5d3
TI
857 /* program the position buffer */
858 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
766979e0 859 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
f5d40b30 860
cb53c626
TI
861 chip->initialized = 1;
862}
863
864/*
865 * initialize the PCI registers
866 */
867/* update bits in a PCI register byte */
868static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
869 unsigned char mask, unsigned char val)
870{
871 unsigned char data;
872
873 pci_read_config_byte(pci, reg, &data);
874 data &= ~mask;
875 data |= (val & mask);
876 pci_write_config_byte(pci, reg, data);
877}
878
879static void azx_init_pci(struct azx *chip)
880{
90a5ad52
TI
881 unsigned short snoop;
882
cb53c626
TI
883 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
884 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
885 * Ensuring these bits are 0 clears playback static on some HD Audio
886 * codecs
887 */
888 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
889
da3fca21
V
890 switch (chip->driver_type) {
891 case AZX_DRIVER_ATI:
892 /* For ATI SB450 azalia HD audio, we need to enable snoop */
cb53c626
TI
893 update_pci_byte(chip->pci,
894 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
895 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
da3fca21
V
896 break;
897 case AZX_DRIVER_NVIDIA:
898 /* For NVIDIA HDA, enable snoop */
cb53c626
TI
899 update_pci_byte(chip->pci,
900 NVIDIA_HDA_TRANSREG_ADDR,
901 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
da3fca21 902 break;
90a5ad52
TI
903 case AZX_DRIVER_SCH:
904 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
905 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
906 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
907 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
908 pci_read_config_word(chip->pci,
909 INTEL_SCH_HDA_DEVC, &snoop);
910 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
911 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
912 ? "Failed" : "OK");
913 }
914 break;
915
da3fca21 916 }
1da177e4
LT
917}
918
919
9ad593f6
TI
920static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
921
1da177e4
LT
922/*
923 * interrupt handler
924 */
7d12e780 925static irqreturn_t azx_interrupt(int irq, void *dev_id)
1da177e4 926{
a98f90fd
TI
927 struct azx *chip = dev_id;
928 struct azx_dev *azx_dev;
1da177e4
LT
929 u32 status;
930 int i;
931
932 spin_lock(&chip->reg_lock);
933
934 status = azx_readl(chip, INTSTS);
935 if (status == 0) {
936 spin_unlock(&chip->reg_lock);
937 return IRQ_NONE;
938 }
939
07e4ca50 940 for (i = 0; i < chip->num_streams; i++) {
1da177e4
LT
941 azx_dev = &chip->azx_dev[i];
942 if (status & azx_dev->sd_int_sta_mask) {
943 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
9ad593f6
TI
944 if (!azx_dev->substream || !azx_dev->running)
945 continue;
675f25d4
TI
946 /* ignore the first dummy IRQ (due to pos_adj) */
947 if (azx_dev->irq_ignore) {
948 azx_dev->irq_ignore = 0;
949 continue;
950 }
9ad593f6
TI
951 /* check whether this IRQ is really acceptable */
952 if (azx_position_ok(chip, azx_dev)) {
953 azx_dev->irq_pending = 0;
1da177e4
LT
954 spin_unlock(&chip->reg_lock);
955 snd_pcm_period_elapsed(azx_dev->substream);
956 spin_lock(&chip->reg_lock);
9ad593f6
TI
957 } else {
958 /* bogus IRQ, process it later */
959 azx_dev->irq_pending = 1;
960 schedule_work(&chip->irq_pending_work);
1da177e4
LT
961 }
962 }
963 }
964
965 /* clear rirb int */
966 status = azx_readb(chip, RIRBSTS);
967 if (status & RIRB_INT_MASK) {
d01ce99f 968 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
1da177e4
LT
969 azx_update_rirb(chip);
970 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
971 }
972
973#if 0
974 /* clear state status int */
975 if (azx_readb(chip, STATESTS) & 0x04)
976 azx_writeb(chip, STATESTS, 0x04);
977#endif
978 spin_unlock(&chip->reg_lock);
979
980 return IRQ_HANDLED;
981}
982
983
675f25d4
TI
984/*
985 * set up a BDL entry
986 */
987static int setup_bdle(struct snd_pcm_substream *substream,
988 struct azx_dev *azx_dev, u32 **bdlp,
989 int ofs, int size, int with_ioc)
990{
991 struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
992 u32 *bdl = *bdlp;
993
994 while (size > 0) {
995 dma_addr_t addr;
996 int chunk;
997
998 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
999 return -EINVAL;
1000
1001 addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
1002 /* program the address field of the BDL entry */
1003 bdl[0] = cpu_to_le32((u32)addr);
766979e0 1004 bdl[1] = cpu_to_le32(upper_32_bits(addr));
675f25d4
TI
1005 /* program the size field of the BDL entry */
1006 chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
1007 if (size < chunk)
1008 chunk = size;
1009 bdl[2] = cpu_to_le32(chunk);
1010 /* program the IOC to enable interrupt
1011 * only when the whole fragment is processed
1012 */
1013 size -= chunk;
1014 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1015 bdl += 4;
1016 azx_dev->frags++;
1017 ofs += chunk;
1018 }
1019 *bdlp = bdl;
1020 return ofs;
1021}
1022
1da177e4
LT
1023/*
1024 * set up BDL entries
1025 */
555e219f
TI
1026static int azx_setup_periods(struct azx *chip,
1027 struct snd_pcm_substream *substream,
4ce107b9 1028 struct azx_dev *azx_dev)
1da177e4 1029{
4ce107b9
TI
1030 u32 *bdl;
1031 int i, ofs, periods, period_bytes;
555e219f 1032 int pos_adj;
1da177e4
LT
1033
1034 /* reset BDL address */
1035 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1036 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1037
4ce107b9 1038 period_bytes = snd_pcm_lib_period_bytes(substream);
9ad593f6 1039 azx_dev->period_bytes = period_bytes;
4ce107b9
TI
1040 periods = azx_dev->bufsize / period_bytes;
1041
1da177e4 1042 /* program the initial BDL entries */
4ce107b9
TI
1043 bdl = (u32 *)azx_dev->bdl.area;
1044 ofs = 0;
1045 azx_dev->frags = 0;
675f25d4 1046 azx_dev->irq_ignore = 0;
555e219f
TI
1047 pos_adj = bdl_pos_adj[chip->dev_index];
1048 if (pos_adj > 0) {
675f25d4 1049 struct snd_pcm_runtime *runtime = substream->runtime;
555e219f 1050 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
675f25d4
TI
1051 if (!pos_adj)
1052 pos_adj = 1;
1053 pos_adj = frames_to_bytes(runtime, pos_adj);
1054 if (pos_adj >= period_bytes) {
1055 snd_printk(KERN_WARNING "Too big adjustment %d\n",
555e219f 1056 bdl_pos_adj[chip->dev_index]);
675f25d4
TI
1057 pos_adj = 0;
1058 } else {
1059 ofs = setup_bdle(substream, azx_dev,
1060 &bdl, ofs, pos_adj, 1);
1061 if (ofs < 0)
1062 goto error;
1063 azx_dev->irq_ignore = 1;
4ce107b9 1064 }
555e219f
TI
1065 } else
1066 pos_adj = 0;
675f25d4
TI
1067 for (i = 0; i < periods; i++) {
1068 if (i == periods - 1 && pos_adj)
1069 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1070 period_bytes - pos_adj, 0);
1071 else
1072 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1073 period_bytes, 1);
1074 if (ofs < 0)
1075 goto error;
1da177e4 1076 }
4ce107b9 1077 return 0;
675f25d4
TI
1078
1079 error:
1080 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1081 azx_dev->bufsize, period_bytes);
1082 /* reset */
1083 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1084 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1085 return -EINVAL;
1da177e4
LT
1086}
1087
1088/*
1089 * set up the SD for streaming
1090 */
a98f90fd 1091static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
1092{
1093 unsigned char val;
1094 int timeout;
1095
1096 /* make sure the run bit is zero for SD */
d01ce99f
TI
1097 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1098 ~SD_CTL_DMA_START);
1da177e4 1099 /* reset stream */
d01ce99f
TI
1100 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1101 SD_CTL_STREAM_RESET);
1da177e4
LT
1102 udelay(3);
1103 timeout = 300;
1104 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1105 --timeout)
1106 ;
1107 val &= ~SD_CTL_STREAM_RESET;
1108 azx_sd_writeb(azx_dev, SD_CTL, val);
1109 udelay(3);
1110
1111 timeout = 300;
1112 /* waiting for hardware to report that the stream is out of reset */
1113 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1114 --timeout)
1115 ;
1116
1117 /* program the stream_tag */
1118 azx_sd_writel(azx_dev, SD_CTL,
d01ce99f 1119 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
1da177e4
LT
1120 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1121
1122 /* program the length of samples in cyclic buffer */
1123 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1124
1125 /* program the stream format */
1126 /* this value needs to be the same as the one programmed */
1127 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1128
1129 /* program the stream LVI (last valid index) of the BDL */
1130 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1131
1132 /* program the BDL address */
1133 /* lower BDL address */
4ce107b9 1134 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
1da177e4 1135 /* upper BDL address */
766979e0 1136 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
1da177e4 1137
0be3b5d3 1138 /* enable the position buffer */
ee9d6b9a
TI
1139 if (chip->position_fix == POS_FIX_POSBUF ||
1140 chip->position_fix == POS_FIX_AUTO) {
1141 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1142 azx_writel(chip, DPLBASE,
1143 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1144 }
c74db86b 1145
1da177e4 1146 /* set the interrupt enable bits in the descriptor control register */
d01ce99f
TI
1147 azx_sd_writel(azx_dev, SD_CTL,
1148 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
1da177e4
LT
1149
1150 return 0;
1151}
1152
1153
1154/*
1155 * Codec initialization
1156 */
1157
a9995a35 1158static unsigned int azx_max_codecs[] __devinitdata = {
607d982b 1159 [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
90a5ad52 1160 [AZX_DRIVER_SCH] = 3,
a9995a35
TI
1161 [AZX_DRIVER_ATI] = 4,
1162 [AZX_DRIVER_ATIHDMI] = 4,
1163 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1164 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1165 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1166 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
f269002e 1167 [AZX_DRIVER_TERA] = 1,
a9995a35
TI
1168};
1169
5aba4f8e
TI
1170static int __devinit azx_codec_create(struct azx *chip, const char *model,
1171 unsigned int codec_probe_mask)
1da177e4
LT
1172{
1173 struct hda_bus_template bus_temp;
bccad14e 1174 int c, codecs, audio_codecs, err;
1da177e4
LT
1175
1176 memset(&bus_temp, 0, sizeof(bus_temp));
1177 bus_temp.private_data = chip;
1178 bus_temp.modelname = model;
1179 bus_temp.pci = chip->pci;
111d3af5
TI
1180 bus_temp.ops.command = azx_send_cmd;
1181 bus_temp.ops.get_response = azx_get_response;
cb53c626
TI
1182#ifdef CONFIG_SND_HDA_POWER_SAVE
1183 bus_temp.ops.pm_notify = azx_power_notify;
1184#endif
1da177e4 1185
d01ce99f
TI
1186 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1187 if (err < 0)
1da177e4
LT
1188 return err;
1189
bccad14e 1190 codecs = audio_codecs = 0;
19a982b6 1191 for (c = 0; c < AZX_MAX_CODECS; c++) {
5aba4f8e 1192 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
bccad14e
TI
1193 struct hda_codec *codec;
1194 err = snd_hda_codec_new(chip->bus, c, &codec);
1da177e4
LT
1195 if (err < 0)
1196 continue;
1197 codecs++;
bccad14e
TI
1198 if (codec->afg)
1199 audio_codecs++;
1da177e4
LT
1200 }
1201 }
bccad14e 1202 if (!audio_codecs) {
19a982b6
TI
1203 /* probe additional slots if no codec is found */
1204 for (; c < azx_max_codecs[chip->driver_type]; c++) {
5aba4f8e 1205 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
19a982b6
TI
1206 err = snd_hda_codec_new(chip->bus, c, NULL);
1207 if (err < 0)
1208 continue;
1209 codecs++;
1210 }
1211 }
1212 }
1213 if (!codecs) {
1da177e4
LT
1214 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1215 return -ENXIO;
1216 }
1217
1218 return 0;
1219}
1220
1221
1222/*
1223 * PCM support
1224 */
1225
1226/* assign a stream for the PCM */
a98f90fd 1227static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
1da177e4 1228{
07e4ca50
TI
1229 int dev, i, nums;
1230 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1231 dev = chip->playback_index_offset;
1232 nums = chip->playback_streams;
1233 } else {
1234 dev = chip->capture_index_offset;
1235 nums = chip->capture_streams;
1236 }
1237 for (i = 0; i < nums; i++, dev++)
d01ce99f 1238 if (!chip->azx_dev[dev].opened) {
1da177e4
LT
1239 chip->azx_dev[dev].opened = 1;
1240 return &chip->azx_dev[dev];
1241 }
1242 return NULL;
1243}
1244
1245/* release the assigned stream */
a98f90fd 1246static inline void azx_release_device(struct azx_dev *azx_dev)
1da177e4
LT
1247{
1248 azx_dev->opened = 0;
1249}
1250
a98f90fd 1251static struct snd_pcm_hardware azx_pcm_hw = {
d01ce99f
TI
1252 .info = (SNDRV_PCM_INFO_MMAP |
1253 SNDRV_PCM_INFO_INTERLEAVED |
1da177e4
LT
1254 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1255 SNDRV_PCM_INFO_MMAP_VALID |
927fc866
PM
1256 /* No full-resume yet implemented */
1257 /* SNDRV_PCM_INFO_RESUME |*/
850f0e52
TI
1258 SNDRV_PCM_INFO_PAUSE |
1259 SNDRV_PCM_INFO_SYNC_START),
1da177e4
LT
1260 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1261 .rates = SNDRV_PCM_RATE_48000,
1262 .rate_min = 48000,
1263 .rate_max = 48000,
1264 .channels_min = 2,
1265 .channels_max = 2,
1266 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1267 .period_bytes_min = 128,
1268 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1269 .periods_min = 2,
1270 .periods_max = AZX_MAX_FRAG,
1271 .fifo_size = 0,
1272};
1273
1274struct azx_pcm {
a98f90fd 1275 struct azx *chip;
1da177e4
LT
1276 struct hda_codec *codec;
1277 struct hda_pcm_stream *hinfo[2];
1278};
1279
a98f90fd 1280static int azx_pcm_open(struct snd_pcm_substream *substream)
1da177e4
LT
1281{
1282 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1283 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1284 struct azx *chip = apcm->chip;
1285 struct azx_dev *azx_dev;
1286 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1287 unsigned long flags;
1288 int err;
1289
62932df8 1290 mutex_lock(&chip->open_mutex);
1da177e4
LT
1291 azx_dev = azx_assign_device(chip, substream->stream);
1292 if (azx_dev == NULL) {
62932df8 1293 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1294 return -EBUSY;
1295 }
1296 runtime->hw = azx_pcm_hw;
1297 runtime->hw.channels_min = hinfo->channels_min;
1298 runtime->hw.channels_max = hinfo->channels_max;
1299 runtime->hw.formats = hinfo->formats;
1300 runtime->hw.rates = hinfo->rates;
1301 snd_pcm_limit_hw_rates(runtime);
1302 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
5f1545bc
JD
1303 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1304 128);
1305 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1306 128);
cb53c626 1307 snd_hda_power_up(apcm->codec);
d01ce99f
TI
1308 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1309 if (err < 0) {
1da177e4 1310 azx_release_device(azx_dev);
cb53c626 1311 snd_hda_power_down(apcm->codec);
62932df8 1312 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1313 return err;
1314 }
1315 spin_lock_irqsave(&chip->reg_lock, flags);
1316 azx_dev->substream = substream;
1317 azx_dev->running = 0;
1318 spin_unlock_irqrestore(&chip->reg_lock, flags);
1319
1320 runtime->private_data = azx_dev;
850f0e52 1321 snd_pcm_set_sync(substream);
62932df8 1322 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1323 return 0;
1324}
1325
a98f90fd 1326static int azx_pcm_close(struct snd_pcm_substream *substream)
1da177e4
LT
1327{
1328 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1329 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1330 struct azx *chip = apcm->chip;
1331 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1332 unsigned long flags;
1333
62932df8 1334 mutex_lock(&chip->open_mutex);
1da177e4
LT
1335 spin_lock_irqsave(&chip->reg_lock, flags);
1336 azx_dev->substream = NULL;
1337 azx_dev->running = 0;
1338 spin_unlock_irqrestore(&chip->reg_lock, flags);
1339 azx_release_device(azx_dev);
1340 hinfo->ops.close(hinfo, apcm->codec, substream);
cb53c626 1341 snd_hda_power_down(apcm->codec);
62932df8 1342 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1343 return 0;
1344}
1345
d01ce99f
TI
1346static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1347 struct snd_pcm_hw_params *hw_params)
1da177e4 1348{
d01ce99f
TI
1349 return snd_pcm_lib_malloc_pages(substream,
1350 params_buffer_bytes(hw_params));
1da177e4
LT
1351}
1352
a98f90fd 1353static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
1da177e4
LT
1354{
1355 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd 1356 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1357 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1358
1359 /* reset BDL address */
1360 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1361 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1362 azx_sd_writel(azx_dev, SD_CTL, 0);
1363
1364 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1365
1366 return snd_pcm_lib_free_pages(substream);
1367}
1368
a98f90fd 1369static int azx_pcm_prepare(struct snd_pcm_substream *substream)
1da177e4
LT
1370{
1371 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1372 struct azx *chip = apcm->chip;
1373 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4 1374 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd 1375 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1376
1377 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1da177e4
LT
1378 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1379 runtime->channels,
1380 runtime->format,
1381 hinfo->maxbps);
d01ce99f
TI
1382 if (!azx_dev->format_val) {
1383 snd_printk(KERN_ERR SFX
1384 "invalid format_val, rate=%d, ch=%d, format=%d\n",
1da177e4
LT
1385 runtime->rate, runtime->channels, runtime->format);
1386 return -EINVAL;
1387 }
1388
21c7b081
TI
1389 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1390 azx_dev->bufsize, azx_dev->format_val);
555e219f 1391 if (azx_setup_periods(chip, substream, azx_dev) < 0)
4ce107b9 1392 return -EINVAL;
1da177e4
LT
1393 azx_setup_controller(chip, azx_dev);
1394 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1395 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1396 else
1397 azx_dev->fifo_size = 0;
1398
1399 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1400 azx_dev->format_val, substream);
1401}
1402
a98f90fd 1403static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
1da177e4
LT
1404{
1405 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd 1406 struct azx *chip = apcm->chip;
850f0e52
TI
1407 struct azx_dev *azx_dev;
1408 struct snd_pcm_substream *s;
1409 int start, nsync = 0, sbits = 0;
1410 int nwait, timeout;
1da177e4 1411
1da177e4
LT
1412 switch (cmd) {
1413 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1414 case SNDRV_PCM_TRIGGER_RESUME:
1415 case SNDRV_PCM_TRIGGER_START:
850f0e52 1416 start = 1;
1da177e4
LT
1417 break;
1418 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
47123197 1419 case SNDRV_PCM_TRIGGER_SUSPEND:
1da177e4 1420 case SNDRV_PCM_TRIGGER_STOP:
850f0e52 1421 start = 0;
1da177e4
LT
1422 break;
1423 default:
850f0e52
TI
1424 return -EINVAL;
1425 }
1426
1427 snd_pcm_group_for_each_entry(s, substream) {
1428 if (s->pcm->card != substream->pcm->card)
1429 continue;
1430 azx_dev = get_azx_dev(s);
1431 sbits |= 1 << azx_dev->index;
1432 nsync++;
1433 snd_pcm_trigger_done(s, substream);
1434 }
1435
1436 spin_lock(&chip->reg_lock);
1437 if (nsync > 1) {
1438 /* first, set SYNC bits of corresponding streams */
1439 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1440 }
1441 snd_pcm_group_for_each_entry(s, substream) {
1442 if (s->pcm->card != substream->pcm->card)
1443 continue;
1444 azx_dev = get_azx_dev(s);
1445 if (start)
1446 azx_stream_start(chip, azx_dev);
1447 else
1448 azx_stream_stop(chip, azx_dev);
1449 azx_dev->running = start;
1da177e4
LT
1450 }
1451 spin_unlock(&chip->reg_lock);
850f0e52
TI
1452 if (start) {
1453 if (nsync == 1)
1454 return 0;
1455 /* wait until all FIFOs get ready */
1456 for (timeout = 5000; timeout; timeout--) {
1457 nwait = 0;
1458 snd_pcm_group_for_each_entry(s, substream) {
1459 if (s->pcm->card != substream->pcm->card)
1460 continue;
1461 azx_dev = get_azx_dev(s);
1462 if (!(azx_sd_readb(azx_dev, SD_STS) &
1463 SD_STS_FIFO_READY))
1464 nwait++;
1465 }
1466 if (!nwait)
1467 break;
1468 cpu_relax();
1469 }
1470 } else {
1471 /* wait until all RUN bits are cleared */
1472 for (timeout = 5000; timeout; timeout--) {
1473 nwait = 0;
1474 snd_pcm_group_for_each_entry(s, substream) {
1475 if (s->pcm->card != substream->pcm->card)
1476 continue;
1477 azx_dev = get_azx_dev(s);
1478 if (azx_sd_readb(azx_dev, SD_CTL) &
1479 SD_CTL_DMA_START)
1480 nwait++;
1481 }
1482 if (!nwait)
1483 break;
1484 cpu_relax();
1485 }
1da177e4 1486 }
850f0e52
TI
1487 if (nsync > 1) {
1488 spin_lock(&chip->reg_lock);
1489 /* reset SYNC bits */
1490 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1491 spin_unlock(&chip->reg_lock);
1492 }
1493 return 0;
1da177e4
LT
1494}
1495
9ad593f6
TI
1496static unsigned int azx_get_position(struct azx *chip,
1497 struct azx_dev *azx_dev)
1da177e4 1498{
1da177e4
LT
1499 unsigned int pos;
1500
1a56f8d6
TI
1501 if (chip->position_fix == POS_FIX_POSBUF ||
1502 chip->position_fix == POS_FIX_AUTO) {
c74db86b 1503 /* use the position buffer */
929861c6 1504 pos = le32_to_cpu(*azx_dev->posbuf);
c74db86b
TI
1505 } else {
1506 /* read LPIB */
1507 pos = azx_sd_readl(azx_dev, SD_LPIB);
c74db86b 1508 }
1da177e4
LT
1509 if (pos >= azx_dev->bufsize)
1510 pos = 0;
9ad593f6
TI
1511 return pos;
1512}
1513
1514static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1515{
1516 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1517 struct azx *chip = apcm->chip;
1518 struct azx_dev *azx_dev = get_azx_dev(substream);
1519 return bytes_to_frames(substream->runtime,
1520 azx_get_position(chip, azx_dev));
1521}
1522
1523/*
1524 * Check whether the current DMA position is acceptable for updating
1525 * periods. Returns non-zero if it's OK.
1526 *
1527 * Many HD-audio controllers appear pretty inaccurate about
1528 * the update-IRQ timing. The IRQ is issued before actually the
1529 * data is processed. So, we need to process it afterwords in a
1530 * workqueue.
1531 */
1532static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1533{
1534 unsigned int pos;
1535
1536 pos = azx_get_position(chip, azx_dev);
1537 if (chip->position_fix == POS_FIX_AUTO) {
1538 if (!pos) {
1539 printk(KERN_WARNING
1540 "hda-intel: Invalid position buffer, "
1541 "using LPIB read method instead.\n");
d2e1c973 1542 chip->position_fix = POS_FIX_LPIB;
9ad593f6
TI
1543 pos = azx_get_position(chip, azx_dev);
1544 } else
1545 chip->position_fix = POS_FIX_POSBUF;
1546 }
1547
1548 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1549 return 0; /* NG - it's below the period boundary */
1550 return 1; /* OK, it's fine */
1551}
1552
1553/*
1554 * The work for pending PCM period updates.
1555 */
1556static void azx_irq_pending_work(struct work_struct *work)
1557{
1558 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1559 int i, pending;
1560
a6a950a8
TI
1561 if (!chip->irq_pending_warned) {
1562 printk(KERN_WARNING
1563 "hda-intel: IRQ timing workaround is activated "
1564 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1565 chip->card->number);
1566 chip->irq_pending_warned = 1;
1567 }
1568
9ad593f6
TI
1569 for (;;) {
1570 pending = 0;
1571 spin_lock_irq(&chip->reg_lock);
1572 for (i = 0; i < chip->num_streams; i++) {
1573 struct azx_dev *azx_dev = &chip->azx_dev[i];
1574 if (!azx_dev->irq_pending ||
1575 !azx_dev->substream ||
1576 !azx_dev->running)
1577 continue;
1578 if (azx_position_ok(chip, azx_dev)) {
1579 azx_dev->irq_pending = 0;
1580 spin_unlock(&chip->reg_lock);
1581 snd_pcm_period_elapsed(azx_dev->substream);
1582 spin_lock(&chip->reg_lock);
1583 } else
1584 pending++;
1585 }
1586 spin_unlock_irq(&chip->reg_lock);
1587 if (!pending)
1588 return;
1589 cond_resched();
1590 }
1591}
1592
1593/* clear irq_pending flags and assure no on-going workq */
1594static void azx_clear_irq_pending(struct azx *chip)
1595{
1596 int i;
1597
1598 spin_lock_irq(&chip->reg_lock);
1599 for (i = 0; i < chip->num_streams; i++)
1600 chip->azx_dev[i].irq_pending = 0;
1601 spin_unlock_irq(&chip->reg_lock);
1602 flush_scheduled_work();
1da177e4
LT
1603}
1604
a98f90fd 1605static struct snd_pcm_ops azx_pcm_ops = {
1da177e4
LT
1606 .open = azx_pcm_open,
1607 .close = azx_pcm_close,
1608 .ioctl = snd_pcm_lib_ioctl,
1609 .hw_params = azx_pcm_hw_params,
1610 .hw_free = azx_pcm_hw_free,
1611 .prepare = azx_pcm_prepare,
1612 .trigger = azx_pcm_trigger,
1613 .pointer = azx_pcm_pointer,
4ce107b9 1614 .page = snd_pcm_sgbuf_ops_page,
1da177e4
LT
1615};
1616
a98f90fd 1617static void azx_pcm_free(struct snd_pcm *pcm)
1da177e4
LT
1618{
1619 kfree(pcm->private_data);
1620}
1621
a98f90fd 1622static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
7ba72ba1 1623 struct hda_pcm *cpcm)
1da177e4
LT
1624{
1625 int err;
a98f90fd 1626 struct snd_pcm *pcm;
1da177e4
LT
1627 struct azx_pcm *apcm;
1628
e08a007d
TI
1629 /* if no substreams are defined for both playback and capture,
1630 * it's just a placeholder. ignore it.
1631 */
1632 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1633 return 0;
1634
1da177e4
LT
1635 snd_assert(cpcm->name, return -EINVAL);
1636
7ba72ba1 1637 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
d01ce99f
TI
1638 cpcm->stream[0].substreams,
1639 cpcm->stream[1].substreams,
1da177e4
LT
1640 &pcm);
1641 if (err < 0)
1642 return err;
1643 strcpy(pcm->name, cpcm->name);
1644 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1645 if (apcm == NULL)
1646 return -ENOMEM;
1647 apcm->chip = chip;
1648 apcm->codec = codec;
1649 apcm->hinfo[0] = &cpcm->stream[0];
1650 apcm->hinfo[1] = &cpcm->stream[1];
1651 pcm->private_data = apcm;
1652 pcm->private_free = azx_pcm_free;
1653 if (cpcm->stream[0].substreams)
1654 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1655 if (cpcm->stream[1].substreams)
1656 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
4ce107b9 1657 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
1da177e4 1658 snd_dma_pci_data(chip->pci),
b66b3cfe 1659 1024 * 64, 1024 * 1024);
7ba72ba1 1660 chip->pcm[cpcm->device] = pcm;
1da177e4
LT
1661 return 0;
1662}
1663
a98f90fd 1664static int __devinit azx_pcm_create(struct azx *chip)
1da177e4 1665{
7ba72ba1
TI
1666 static const char *dev_name[HDA_PCM_NTYPES] = {
1667 "Audio", "SPDIF", "HDMI", "Modem"
1668 };
1669 /* starting device index for each PCM type */
1670 static int dev_idx[HDA_PCM_NTYPES] = {
1671 [HDA_PCM_TYPE_AUDIO] = 0,
1672 [HDA_PCM_TYPE_SPDIF] = 1,
1673 [HDA_PCM_TYPE_HDMI] = 3,
1674 [HDA_PCM_TYPE_MODEM] = 6
1675 };
1676 /* normal audio device indices; not linear to keep compatibility */
1677 static int audio_idx[4] = { 0, 2, 4, 5 };
1da177e4
LT
1678 struct hda_codec *codec;
1679 int c, err;
7ba72ba1 1680 int num_devs[HDA_PCM_NTYPES];
1da177e4 1681
d01ce99f
TI
1682 err = snd_hda_build_pcms(chip->bus);
1683 if (err < 0)
1da177e4
LT
1684 return err;
1685
ec9e1c5c 1686 /* create audio PCMs */
7ba72ba1 1687 memset(num_devs, 0, sizeof(num_devs));
33206e86 1688 list_for_each_entry(codec, &chip->bus->codec_list, list) {
ec9e1c5c 1689 for (c = 0; c < codec->num_pcms; c++) {
7ba72ba1
TI
1690 struct hda_pcm *cpcm = &codec->pcm_info[c];
1691 int type = cpcm->pcm_type;
1692 switch (type) {
1693 case HDA_PCM_TYPE_AUDIO:
1694 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1695 snd_printk(KERN_WARNING
1696 "Too many audio devices\n");
1697 continue;
1698 }
1699 cpcm->device = audio_idx[num_devs[type]];
1700 break;
1701 case HDA_PCM_TYPE_SPDIF:
1702 case HDA_PCM_TYPE_HDMI:
1703 case HDA_PCM_TYPE_MODEM:
1704 if (num_devs[type]) {
1705 snd_printk(KERN_WARNING
1706 "%s already defined\n",
1707 dev_name[type]);
1708 continue;
1709 }
1710 cpcm->device = dev_idx[type];
1711 break;
1712 default:
1713 snd_printk(KERN_WARNING
1714 "Invalid PCM type %d\n", type);
1715 continue;
1da177e4 1716 }
7ba72ba1
TI
1717 num_devs[type]++;
1718 err = create_codec_pcm(chip, codec, cpcm);
1da177e4
LT
1719 if (err < 0)
1720 return err;
1da177e4
LT
1721 }
1722 }
1723 return 0;
1724}
1725
1726/*
1727 * mixer creation - all stuff is implemented in hda module
1728 */
a98f90fd 1729static int __devinit azx_mixer_create(struct azx *chip)
1da177e4
LT
1730{
1731 return snd_hda_build_controls(chip->bus);
1732}
1733
1734
1735/*
1736 * initialize SD streams
1737 */
a98f90fd 1738static int __devinit azx_init_stream(struct azx *chip)
1da177e4
LT
1739{
1740 int i;
1741
1742 /* initialize each stream (aka device)
d01ce99f
TI
1743 * assign the starting bdl address to each stream (device)
1744 * and initialize
1da177e4 1745 */
07e4ca50 1746 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 1747 struct azx_dev *azx_dev = &chip->azx_dev[i];
929861c6 1748 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
1da177e4
LT
1749 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1750 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1751 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1752 azx_dev->sd_int_sta_mask = 1 << i;
1753 /* stream tag: must be non-zero and unique */
1754 azx_dev->index = i;
1755 azx_dev->stream_tag = i + 1;
1756 }
1757
1758 return 0;
1759}
1760
68e7fffc
TI
1761static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1762{
437a5a46
TI
1763 if (request_irq(chip->pci->irq, azx_interrupt,
1764 chip->msi ? 0 : IRQF_SHARED,
68e7fffc
TI
1765 "HDA Intel", chip)) {
1766 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1767 "disabling device\n", chip->pci->irq);
1768 if (do_disconnect)
1769 snd_card_disconnect(chip->card);
1770 return -1;
1771 }
1772 chip->irq = chip->pci->irq;
69e13418 1773 pci_intx(chip->pci, !chip->msi);
68e7fffc
TI
1774 return 0;
1775}
1776
1da177e4 1777
cb53c626
TI
1778static void azx_stop_chip(struct azx *chip)
1779{
95e99fda 1780 if (!chip->initialized)
cb53c626
TI
1781 return;
1782
1783 /* disable interrupts */
1784 azx_int_disable(chip);
1785 azx_int_clear(chip);
1786
1787 /* disable CORB/RIRB */
1788 azx_free_cmd_io(chip);
1789
1790 /* disable position buffer */
1791 azx_writel(chip, DPLBASE, 0);
1792 azx_writel(chip, DPUBASE, 0);
1793
1794 chip->initialized = 0;
1795}
1796
1797#ifdef CONFIG_SND_HDA_POWER_SAVE
1798/* power-up/down the controller */
1799static void azx_power_notify(struct hda_codec *codec)
1800{
1801 struct azx *chip = codec->bus->private_data;
1802 struct hda_codec *c;
1803 int power_on = 0;
1804
1805 list_for_each_entry(c, &codec->bus->codec_list, list) {
1806 if (c->power_on) {
1807 power_on = 1;
1808 break;
1809 }
1810 }
1811 if (power_on)
1812 azx_init_chip(chip);
dee1b66c 1813 else if (chip->running && power_save_controller)
cb53c626 1814 azx_stop_chip(chip);
cb53c626
TI
1815}
1816#endif /* CONFIG_SND_HDA_POWER_SAVE */
1817
1da177e4
LT
1818#ifdef CONFIG_PM
1819/*
1820 * power management
1821 */
421a1252 1822static int azx_suspend(struct pci_dev *pci, pm_message_t state)
1da177e4 1823{
421a1252
TI
1824 struct snd_card *card = pci_get_drvdata(pci);
1825 struct azx *chip = card->private_data;
1da177e4
LT
1826 int i;
1827
421a1252 1828 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
9ad593f6 1829 azx_clear_irq_pending(chip);
7ba72ba1 1830 for (i = 0; i < AZX_MAX_PCMS; i++)
421a1252 1831 snd_pcm_suspend_all(chip->pcm[i]);
0b7a2e9c
TI
1832 if (chip->initialized)
1833 snd_hda_suspend(chip->bus, state);
cb53c626 1834 azx_stop_chip(chip);
30b35399 1835 if (chip->irq >= 0) {
43001c95 1836 free_irq(chip->irq, chip);
30b35399
TI
1837 chip->irq = -1;
1838 }
68e7fffc 1839 if (chip->msi)
43001c95 1840 pci_disable_msi(chip->pci);
421a1252
TI
1841 pci_disable_device(pci);
1842 pci_save_state(pci);
30b35399 1843 pci_set_power_state(pci, pci_choose_state(pci, state));
1da177e4
LT
1844 return 0;
1845}
1846
421a1252 1847static int azx_resume(struct pci_dev *pci)
1da177e4 1848{
421a1252
TI
1849 struct snd_card *card = pci_get_drvdata(pci);
1850 struct azx *chip = card->private_data;
1da177e4 1851
30b35399 1852 pci_set_power_state(pci, PCI_D0);
421a1252 1853 pci_restore_state(pci);
30b35399
TI
1854 if (pci_enable_device(pci) < 0) {
1855 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1856 "disabling device\n");
1857 snd_card_disconnect(card);
1858 return -EIO;
1859 }
1860 pci_set_master(pci);
68e7fffc
TI
1861 if (chip->msi)
1862 if (pci_enable_msi(pci) < 0)
1863 chip->msi = 0;
1864 if (azx_acquire_irq(chip, 1) < 0)
30b35399 1865 return -EIO;
cb53c626 1866 azx_init_pci(chip);
d804ad92
ML
1867
1868 if (snd_hda_codecs_inuse(chip->bus))
1869 azx_init_chip(chip);
1870
1da177e4 1871 snd_hda_resume(chip->bus);
421a1252 1872 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1da177e4
LT
1873 return 0;
1874}
1875#endif /* CONFIG_PM */
1876
1877
1878/*
1879 * destructor
1880 */
a98f90fd 1881static int azx_free(struct azx *chip)
1da177e4 1882{
4ce107b9
TI
1883 int i;
1884
ce43fbae 1885 if (chip->initialized) {
9ad593f6 1886 azx_clear_irq_pending(chip);
07e4ca50 1887 for (i = 0; i < chip->num_streams; i++)
1da177e4 1888 azx_stream_stop(chip, &chip->azx_dev[i]);
cb53c626 1889 azx_stop_chip(chip);
1da177e4
LT
1890 }
1891
f000fd80 1892 if (chip->irq >= 0)
1da177e4 1893 free_irq(chip->irq, (void*)chip);
68e7fffc 1894 if (chip->msi)
30b35399 1895 pci_disable_msi(chip->pci);
f079c25a
TI
1896 if (chip->remap_addr)
1897 iounmap(chip->remap_addr);
1da177e4 1898
4ce107b9
TI
1899 if (chip->azx_dev) {
1900 for (i = 0; i < chip->num_streams; i++)
1901 if (chip->azx_dev[i].bdl.area)
1902 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1903 }
1da177e4
LT
1904 if (chip->rb.area)
1905 snd_dma_free_pages(&chip->rb);
1da177e4
LT
1906 if (chip->posbuf.area)
1907 snd_dma_free_pages(&chip->posbuf);
1da177e4
LT
1908 pci_release_regions(chip->pci);
1909 pci_disable_device(chip->pci);
07e4ca50 1910 kfree(chip->azx_dev);
1da177e4
LT
1911 kfree(chip);
1912
1913 return 0;
1914}
1915
a98f90fd 1916static int azx_dev_free(struct snd_device *device)
1da177e4
LT
1917{
1918 return azx_free(device->device_data);
1919}
1920
3372a153
TI
1921/*
1922 * white/black-listing for position_fix
1923 */
623ec047 1924static struct snd_pci_quirk position_fix_list[] __devinitdata = {
d2e1c973
TI
1925 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1926 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1927 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3372a153
TI
1928 {}
1929};
1930
1931static int __devinit check_position_fix(struct azx *chip, int fix)
1932{
1933 const struct snd_pci_quirk *q;
1934
1935 if (fix == POS_FIX_AUTO) {
1936 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1937 if (q) {
669ba27a 1938 printk(KERN_INFO
3372a153
TI
1939 "hda_intel: position_fix set to %d "
1940 "for device %04x:%04x\n",
1941 q->value, q->subvendor, q->subdevice);
1942 return q->value;
1943 }
1944 }
1945 return fix;
1946}
1947
669ba27a
TI
1948/*
1949 * black-lists for probe_mask
1950 */
1951static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1952 /* Thinkpad often breaks the controller communication when accessing
1953 * to the non-working (or non-existing) modem codec slot.
1954 */
1955 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1956 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1957 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1958 {}
1959};
1960
5aba4f8e 1961static void __devinit check_probe_mask(struct azx *chip, int dev)
669ba27a
TI
1962{
1963 const struct snd_pci_quirk *q;
1964
5aba4f8e 1965 if (probe_mask[dev] == -1) {
669ba27a
TI
1966 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1967 if (q) {
1968 printk(KERN_INFO
1969 "hda_intel: probe_mask set to 0x%x "
1970 "for device %04x:%04x\n",
1971 q->value, q->subvendor, q->subdevice);
5aba4f8e 1972 probe_mask[dev] = q->value;
669ba27a
TI
1973 }
1974 }
1975}
1976
1977
1da177e4
LT
1978/*
1979 * constructor
1980 */
a98f90fd 1981static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
5aba4f8e 1982 int dev, int driver_type,
a98f90fd 1983 struct azx **rchip)
1da177e4 1984{
a98f90fd 1985 struct azx *chip;
4ce107b9 1986 int i, err;
bcd72003 1987 unsigned short gcap;
a98f90fd 1988 static struct snd_device_ops ops = {
1da177e4
LT
1989 .dev_free = azx_dev_free,
1990 };
1991
1992 *rchip = NULL;
bcd72003 1993
927fc866
PM
1994 err = pci_enable_device(pci);
1995 if (err < 0)
1da177e4
LT
1996 return err;
1997
e560d8d8 1998 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
927fc866 1999 if (!chip) {
1da177e4
LT
2000 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2001 pci_disable_device(pci);
2002 return -ENOMEM;
2003 }
2004
2005 spin_lock_init(&chip->reg_lock);
62932df8 2006 mutex_init(&chip->open_mutex);
1da177e4
LT
2007 chip->card = card;
2008 chip->pci = pci;
2009 chip->irq = -1;
07e4ca50 2010 chip->driver_type = driver_type;
134a11f0 2011 chip->msi = enable_msi;
555e219f 2012 chip->dev_index = dev;
9ad593f6 2013 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
1da177e4 2014
5aba4f8e
TI
2015 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2016 check_probe_mask(chip, dev);
3372a153 2017
27346166 2018 chip->single_cmd = single_cmd;
c74db86b 2019
5c0d7bc1
TI
2020 if (bdl_pos_adj[dev] < 0) {
2021 switch (chip->driver_type) {
0c6341ac
TI
2022 case AZX_DRIVER_ICH:
2023 bdl_pos_adj[dev] = 1;
5c0d7bc1
TI
2024 break;
2025 default:
0c6341ac 2026 bdl_pos_adj[dev] = 32;
5c0d7bc1
TI
2027 break;
2028 }
2029 }
2030
07e4ca50
TI
2031#if BITS_PER_LONG != 64
2032 /* Fix up base address on ULI M5461 */
2033 if (chip->driver_type == AZX_DRIVER_ULI) {
2034 u16 tmp3;
2035 pci_read_config_word(pci, 0x40, &tmp3);
2036 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2037 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2038 }
2039#endif
2040
927fc866
PM
2041 err = pci_request_regions(pci, "ICH HD audio");
2042 if (err < 0) {
1da177e4
LT
2043 kfree(chip);
2044 pci_disable_device(pci);
2045 return err;
2046 }
2047
927fc866 2048 chip->addr = pci_resource_start(pci, 0);
1da177e4
LT
2049 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2050 if (chip->remap_addr == NULL) {
2051 snd_printk(KERN_ERR SFX "ioremap error\n");
2052 err = -ENXIO;
2053 goto errout;
2054 }
2055
68e7fffc
TI
2056 if (chip->msi)
2057 if (pci_enable_msi(pci) < 0)
2058 chip->msi = 0;
7376d013 2059
68e7fffc 2060 if (azx_acquire_irq(chip, 0) < 0) {
1da177e4
LT
2061 err = -EBUSY;
2062 goto errout;
2063 }
1da177e4
LT
2064
2065 pci_set_master(pci);
2066 synchronize_irq(chip->irq);
2067
bcd72003
TD
2068 gcap = azx_readw(chip, GCAP);
2069 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2070
cf7aaca8
TI
2071 /* allow 64bit DMA address if supported by H/W */
2072 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2073 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2074
8b6ed8e7
TI
2075 /* read number of streams from GCAP register instead of using
2076 * hardcoded value
2077 */
2078 chip->capture_streams = (gcap >> 8) & 0x0f;
2079 chip->playback_streams = (gcap >> 12) & 0x0f;
2080 if (!chip->playback_streams && !chip->capture_streams) {
bcd72003
TD
2081 /* gcap didn't give any info, switching to old method */
2082
2083 switch (chip->driver_type) {
2084 case AZX_DRIVER_ULI:
2085 chip->playback_streams = ULI_NUM_PLAYBACK;
2086 chip->capture_streams = ULI_NUM_CAPTURE;
bcd72003
TD
2087 break;
2088 case AZX_DRIVER_ATIHDMI:
2089 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2090 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
bcd72003
TD
2091 break;
2092 default:
2093 chip->playback_streams = ICH6_NUM_PLAYBACK;
2094 chip->capture_streams = ICH6_NUM_CAPTURE;
bcd72003
TD
2095 break;
2096 }
07e4ca50 2097 }
8b6ed8e7
TI
2098 chip->capture_index_offset = 0;
2099 chip->playback_index_offset = chip->capture_streams;
07e4ca50 2100 chip->num_streams = chip->playback_streams + chip->capture_streams;
d01ce99f
TI
2101 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2102 GFP_KERNEL);
927fc866 2103 if (!chip->azx_dev) {
07e4ca50
TI
2104 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2105 goto errout;
2106 }
2107
4ce107b9
TI
2108 for (i = 0; i < chip->num_streams; i++) {
2109 /* allocate memory for the BDL for each stream */
2110 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2111 snd_dma_pci_data(chip->pci),
2112 BDL_SIZE, &chip->azx_dev[i].bdl);
2113 if (err < 0) {
2114 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2115 goto errout;
2116 }
1da177e4 2117 }
0be3b5d3 2118 /* allocate memory for the position buffer */
d01ce99f
TI
2119 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2120 snd_dma_pci_data(chip->pci),
2121 chip->num_streams * 8, &chip->posbuf);
2122 if (err < 0) {
0be3b5d3
TI
2123 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2124 goto errout;
1da177e4 2125 }
1da177e4 2126 /* allocate CORB/RIRB */
d01ce99f
TI
2127 if (!chip->single_cmd) {
2128 err = azx_alloc_cmd_io(chip);
2129 if (err < 0)
27346166 2130 goto errout;
d01ce99f 2131 }
1da177e4
LT
2132
2133 /* initialize streams */
2134 azx_init_stream(chip);
2135
2136 /* initialize chip */
cb53c626 2137 azx_init_pci(chip);
1da177e4
LT
2138 azx_init_chip(chip);
2139
2140 /* codec detection */
927fc866 2141 if (!chip->codec_mask) {
1da177e4
LT
2142 snd_printk(KERN_ERR SFX "no codecs found!\n");
2143 err = -ENODEV;
2144 goto errout;
2145 }
2146
d01ce99f
TI
2147 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2148 if (err <0) {
1da177e4
LT
2149 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2150 goto errout;
2151 }
2152
07e4ca50
TI
2153 strcpy(card->driver, "HDA-Intel");
2154 strcpy(card->shortname, driver_short_names[chip->driver_type]);
d01ce99f
TI
2155 sprintf(card->longname, "%s at 0x%lx irq %i",
2156 card->shortname, chip->addr, chip->irq);
07e4ca50 2157
1da177e4
LT
2158 *rchip = chip;
2159 return 0;
2160
2161 errout:
2162 azx_free(chip);
2163 return err;
2164}
2165
cb53c626
TI
2166static void power_down_all_codecs(struct azx *chip)
2167{
2168#ifdef CONFIG_SND_HDA_POWER_SAVE
2169 /* The codecs were powered up in snd_hda_codec_new().
2170 * Now all initialization done, so turn them down if possible
2171 */
2172 struct hda_codec *codec;
2173 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2174 snd_hda_power_down(codec);
2175 }
2176#endif
2177}
2178
d01ce99f
TI
2179static int __devinit azx_probe(struct pci_dev *pci,
2180 const struct pci_device_id *pci_id)
1da177e4 2181{
5aba4f8e 2182 static int dev;
a98f90fd
TI
2183 struct snd_card *card;
2184 struct azx *chip;
927fc866 2185 int err;
1da177e4 2186
5aba4f8e
TI
2187 if (dev >= SNDRV_CARDS)
2188 return -ENODEV;
2189 if (!enable[dev]) {
2190 dev++;
2191 return -ENOENT;
2192 }
2193
2194 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
927fc866 2195 if (!card) {
1da177e4
LT
2196 snd_printk(KERN_ERR SFX "Error creating card!\n");
2197 return -ENOMEM;
2198 }
2199
5aba4f8e 2200 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
927fc866 2201 if (err < 0) {
1da177e4
LT
2202 snd_card_free(card);
2203 return err;
2204 }
421a1252 2205 card->private_data = chip;
1da177e4 2206
1da177e4 2207 /* create codec instances */
5aba4f8e 2208 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
d01ce99f 2209 if (err < 0) {
1da177e4
LT
2210 snd_card_free(card);
2211 return err;
2212 }
2213
2214 /* create PCM streams */
d01ce99f
TI
2215 err = azx_pcm_create(chip);
2216 if (err < 0) {
1da177e4
LT
2217 snd_card_free(card);
2218 return err;
2219 }
2220
2221 /* create mixer controls */
d01ce99f
TI
2222 err = azx_mixer_create(chip);
2223 if (err < 0) {
1da177e4
LT
2224 snd_card_free(card);
2225 return err;
2226 }
2227
1da177e4
LT
2228 snd_card_set_dev(card, &pci->dev);
2229
d01ce99f
TI
2230 err = snd_card_register(card);
2231 if (err < 0) {
1da177e4
LT
2232 snd_card_free(card);
2233 return err;
2234 }
2235
2236 pci_set_drvdata(pci, card);
cb53c626
TI
2237 chip->running = 1;
2238 power_down_all_codecs(chip);
1da177e4 2239
e25bcdba 2240 dev++;
1da177e4
LT
2241 return err;
2242}
2243
2244static void __devexit azx_remove(struct pci_dev *pci)
2245{
2246 snd_card_free(pci_get_drvdata(pci));
2247 pci_set_drvdata(pci, NULL);
2248}
2249
2250/* PCI IDs */
f40b6890 2251static struct pci_device_id azx_ids[] = {
87218e9c
TI
2252 /* ICH 6..10 */
2253 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2254 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2255 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2256 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
abbc9d1b 2257 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
87218e9c
TI
2258 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2259 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2260 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2261 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
2262 /* SCH */
2263 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2264 /* ATI SB 450/600 */
2265 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2266 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2267 /* ATI HDMI */
2268 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2269 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2270 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
2271 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2272 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2273 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2274 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2275 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2276 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2277 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2278 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2279 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2280 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2281 /* VIA VT8251/VT8237A */
2282 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2283 /* SIS966 */
2284 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2285 /* ULI M5461 */
2286 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2287 /* NVIDIA MCP */
2288 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2289 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2290 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2291 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2292 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2293 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2294 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2295 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2296 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2297 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2298 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2299 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2300 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2301 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2302 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2303 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2304 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2305 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
487145a1
PC
2306 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2307 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2308 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2309 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
f269002e
KY
2310 /* Teradici */
2311 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
1da177e4
LT
2312 { 0, }
2313};
2314MODULE_DEVICE_TABLE(pci, azx_ids);
2315
2316/* pci_driver definition */
2317static struct pci_driver driver = {
2318 .name = "HDA Intel",
2319 .id_table = azx_ids,
2320 .probe = azx_probe,
2321 .remove = __devexit_p(azx_remove),
421a1252
TI
2322#ifdef CONFIG_PM
2323 .suspend = azx_suspend,
2324 .resume = azx_resume,
2325#endif
1da177e4
LT
2326};
2327
2328static int __init alsa_card_azx_init(void)
2329{
01d25d46 2330 return pci_register_driver(&driver);
1da177e4
LT
2331}
2332
2333static void __exit alsa_card_azx_exit(void)
2334{
2335 pci_unregister_driver(&driver);
2336}
2337
2338module_init(alsa_card_azx_init)
2339module_exit(alsa_card_azx_exit)