]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - sound/pci/hda/hda_intel.c
[ALSA] hda-intel - Fix pci_disable_msi() call
[mirror_ubuntu-zesty-kernel.git] / sound / pci / hda / hda_intel.c
CommitLineData
1da177e4
LT
1/*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; if not, write to the Free Software Foundation, Inc., 59
22 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 * CONTACTS:
25 *
26 * Matt Jared matt.jared@intel.com
27 * Andy Kopp andy.kopp@intel.com
28 * Dan Kogan dan.d.kogan@intel.com
29 *
30 * CHANGES:
31 *
32 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
33 *
34 */
35
36#include <sound/driver.h>
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
362775e2 40#include <linux/kernel.h>
1da177e4
LT
41#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
62932df8 46#include <linux/mutex.h>
1da177e4
LT
47#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
b7fe4622
CL
52static int index = SNDRV_DEFAULT_IDX1;
53static char *id = SNDRV_DEFAULT_STR1;
54static char *model;
55static int position_fix;
954fa19a 56static int probe_mask = -1;
27346166 57static int single_cmd;
7376d013 58static int disable_msi;
1da177e4 59
b7fe4622 60module_param(index, int, 0444);
1da177e4 61MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
b7fe4622 62module_param(id, charp, 0444);
1da177e4 63MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
b7fe4622 64module_param(model, charp, 0444);
1da177e4 65MODULE_PARM_DESC(model, "Use the given board model.");
b7fe4622 66module_param(position_fix, int, 0444);
0be3b5d3 67MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
606ad75f
TI
68module_param(probe_mask, int, 0444);
69MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
27346166
TI
70module_param(single_cmd, bool, 0444);
71MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
7376d013
SH
72module_param(disable_msi, int, 0);
73MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
606ad75f 74
1da177e4 75
2b3e584b
TI
76/* just for backward compatibility */
77static int enable;
698444f3 78module_param(enable, bool, 0444);
2b3e584b 79
1da177e4
LT
80MODULE_LICENSE("GPL");
81MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
82 "{Intel, ICH6M},"
2f1b3818 83 "{Intel, ICH7},"
f5d40b30 84 "{Intel, ESB2},"
d2981393 85 "{Intel, ICH8},"
fc20a562 86 "{ATI, SB450},"
89be83f8 87 "{ATI, SB600},"
778b6e1b 88 "{ATI, RS600},"
fc20a562 89 "{VIA, VT8251},"
47672310 90 "{VIA, VT8237A},"
07e4ca50
TI
91 "{SiS, SIS966},"
92 "{ULI, M5461}}");
1da177e4
LT
93MODULE_DESCRIPTION("Intel HDA driver");
94
95#define SFX "hda-intel: "
96
97/*
98 * registers
99 */
100#define ICH6_REG_GCAP 0x00
101#define ICH6_REG_VMIN 0x02
102#define ICH6_REG_VMAJ 0x03
103#define ICH6_REG_OUTPAY 0x04
104#define ICH6_REG_INPAY 0x06
105#define ICH6_REG_GCTL 0x08
106#define ICH6_REG_WAKEEN 0x0c
107#define ICH6_REG_STATESTS 0x0e
108#define ICH6_REG_GSTS 0x10
109#define ICH6_REG_INTCTL 0x20
110#define ICH6_REG_INTSTS 0x24
111#define ICH6_REG_WALCLK 0x30
112#define ICH6_REG_SYNC 0x34
113#define ICH6_REG_CORBLBASE 0x40
114#define ICH6_REG_CORBUBASE 0x44
115#define ICH6_REG_CORBWP 0x48
116#define ICH6_REG_CORBRP 0x4A
117#define ICH6_REG_CORBCTL 0x4c
118#define ICH6_REG_CORBSTS 0x4d
119#define ICH6_REG_CORBSIZE 0x4e
120
121#define ICH6_REG_RIRBLBASE 0x50
122#define ICH6_REG_RIRBUBASE 0x54
123#define ICH6_REG_RIRBWP 0x58
124#define ICH6_REG_RINTCNT 0x5a
125#define ICH6_REG_RIRBCTL 0x5c
126#define ICH6_REG_RIRBSTS 0x5d
127#define ICH6_REG_RIRBSIZE 0x5e
128
129#define ICH6_REG_IC 0x60
130#define ICH6_REG_IR 0x64
131#define ICH6_REG_IRS 0x68
132#define ICH6_IRS_VALID (1<<1)
133#define ICH6_IRS_BUSY (1<<0)
134
135#define ICH6_REG_DPLBASE 0x70
136#define ICH6_REG_DPUBASE 0x74
137#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
138
139/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
140enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
141
142/* stream register offsets from stream base */
143#define ICH6_REG_SD_CTL 0x00
144#define ICH6_REG_SD_STS 0x03
145#define ICH6_REG_SD_LPIB 0x04
146#define ICH6_REG_SD_CBL 0x08
147#define ICH6_REG_SD_LVI 0x0c
148#define ICH6_REG_SD_FIFOW 0x0e
149#define ICH6_REG_SD_FIFOSIZE 0x10
150#define ICH6_REG_SD_FORMAT 0x12
151#define ICH6_REG_SD_BDLPL 0x18
152#define ICH6_REG_SD_BDLPU 0x1c
153
154/* PCI space */
155#define ICH6_PCIREG_TCSEL 0x44
156
157/*
158 * other constants
159 */
160
161/* max number of SDs */
07e4ca50
TI
162/* ICH, ATI and VIA have 4 playback and 4 capture */
163#define ICH6_CAPTURE_INDEX 0
164#define ICH6_NUM_CAPTURE 4
165#define ICH6_PLAYBACK_INDEX 4
166#define ICH6_NUM_PLAYBACK 4
167
168/* ULI has 6 playback and 5 capture */
169#define ULI_CAPTURE_INDEX 0
170#define ULI_NUM_CAPTURE 5
171#define ULI_PLAYBACK_INDEX 5
172#define ULI_NUM_PLAYBACK 6
173
778b6e1b
FK
174/* ATI HDMI has 1 playback and 0 capture */
175#define ATIHDMI_CAPTURE_INDEX 0
176#define ATIHDMI_NUM_CAPTURE 0
177#define ATIHDMI_PLAYBACK_INDEX 0
178#define ATIHDMI_NUM_PLAYBACK 1
179
07e4ca50
TI
180/* this number is statically defined for simplicity */
181#define MAX_AZX_DEV 16
182
1da177e4 183/* max number of fragments - we may use more if allocating more pages for BDL */
07e4ca50
TI
184#define BDL_SIZE PAGE_ALIGN(8192)
185#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
1da177e4
LT
186/* max buffer size - no h/w limit, you can increase as you like */
187#define AZX_MAX_BUF_SIZE (1024*1024*1024)
188/* max number of PCM devics per card */
ec9e1c5c
TI
189#define AZX_MAX_AUDIO_PCMS 6
190#define AZX_MAX_MODEM_PCMS 2
191#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
1da177e4
LT
192
193/* RIRB int mask: overrun[2], response[0] */
194#define RIRB_INT_RESPONSE 0x01
195#define RIRB_INT_OVERRUN 0x04
196#define RIRB_INT_MASK 0x05
197
198/* STATESTS int mask: SD2,SD1,SD0 */
199#define STATESTS_INT_MASK 0x07
f5d40b30 200#define AZX_MAX_CODECS 4
1da177e4
LT
201
202/* SD_CTL bits */
203#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
204#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
205#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
206#define SD_CTL_STREAM_TAG_SHIFT 20
207
208/* SD_CTL and SD_STS */
209#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
210#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
211#define SD_INT_COMPLETE 0x04 /* completion interrupt */
212#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
213
214/* SD_STS */
215#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
216
217/* INTCTL and INTSTS */
218#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
219#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
220#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
221
41e2fce4
M
222/* GCTL unsolicited response enable bit */
223#define ICH6_GCTL_UREN (1<<8)
224
1da177e4
LT
225/* GCTL reset bit */
226#define ICH6_GCTL_RESET (1<<0)
227
228/* CORB/RIRB control, read/write pointer */
229#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
230#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
231#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
232/* below are so far hardcoded - should read registers in future */
233#define ICH6_MAX_CORB_ENTRIES 256
234#define ICH6_MAX_RIRB_ENTRIES 256
235
c74db86b
TI
236/* position fix mode */
237enum {
0be3b5d3 238 POS_FIX_AUTO,
c74db86b 239 POS_FIX_NONE,
0be3b5d3
TI
240 POS_FIX_POSBUF,
241 POS_FIX_FIFO,
c74db86b 242};
1da177e4 243
f5d40b30 244/* Defines for ATI HD Audio support in SB450 south bridge */
f5d40b30
FL
245#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
246#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
247
da3fca21
V
248/* Defines for Nvidia HDA support */
249#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
250#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
f5d40b30 251
1da177e4
LT
252/*
253 */
254
a98f90fd 255struct azx_dev {
1da177e4
LT
256 u32 *bdl; /* virtual address of the BDL */
257 dma_addr_t bdl_addr; /* physical address of the BDL */
929861c6 258 u32 *posbuf; /* position buffer pointer */
1da177e4
LT
259
260 unsigned int bufsize; /* size of the play buffer in bytes */
261 unsigned int fragsize; /* size of each period in bytes */
262 unsigned int frags; /* number for period in the play buffer */
263 unsigned int fifo_size; /* FIFO size */
264
265 void __iomem *sd_addr; /* stream descriptor pointer */
266
267 u32 sd_int_sta_mask; /* stream int status mask */
268
269 /* pcm support */
a98f90fd 270 struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
1da177e4
LT
271 unsigned int format_val; /* format value to be set in the controller and the codec */
272 unsigned char stream_tag; /* assigned stream */
273 unsigned char index; /* stream index */
1a56f8d6
TI
274 /* for sanity check of position buffer */
275 unsigned int period_intr;
1da177e4 276
927fc866
PM
277 unsigned int opened :1;
278 unsigned int running :1;
1da177e4
LT
279};
280
281/* CORB/RIRB */
a98f90fd 282struct azx_rb {
1da177e4
LT
283 u32 *buf; /* CORB/RIRB buffer
284 * Each CORB entry is 4byte, RIRB is 8byte
285 */
286 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
287 /* for RIRB */
288 unsigned short rp, wp; /* read/write pointers */
289 int cmds; /* number of pending requests */
290 u32 res; /* last read value */
291};
292
a98f90fd
TI
293struct azx {
294 struct snd_card *card;
1da177e4
LT
295 struct pci_dev *pci;
296
07e4ca50
TI
297 /* chip type specific */
298 int driver_type;
299 int playback_streams;
300 int playback_index_offset;
301 int capture_streams;
302 int capture_index_offset;
303 int num_streams;
304
1da177e4
LT
305 /* pci resources */
306 unsigned long addr;
307 void __iomem *remap_addr;
308 int irq;
309
310 /* locks */
311 spinlock_t reg_lock;
62932df8 312 struct mutex open_mutex;
1da177e4 313
07e4ca50 314 /* streams (x num_streams) */
a98f90fd 315 struct azx_dev *azx_dev;
1da177e4
LT
316
317 /* PCM */
318 unsigned int pcm_devs;
a98f90fd 319 struct snd_pcm *pcm[AZX_MAX_PCMS];
1da177e4
LT
320
321 /* HD codec */
322 unsigned short codec_mask;
323 struct hda_bus *bus;
324
325 /* CORB/RIRB */
a98f90fd
TI
326 struct azx_rb corb;
327 struct azx_rb rirb;
1da177e4
LT
328
329 /* BDL, CORB/RIRB and position buffers */
330 struct snd_dma_buffer bdl;
331 struct snd_dma_buffer rb;
332 struct snd_dma_buffer posbuf;
c74db86b
TI
333
334 /* flags */
335 int position_fix;
927fc866
PM
336 unsigned int initialized :1;
337 unsigned int single_cmd :1;
338 unsigned int polling_mode :1;
1da177e4
LT
339};
340
07e4ca50
TI
341/* driver types */
342enum {
343 AZX_DRIVER_ICH,
344 AZX_DRIVER_ATI,
778b6e1b 345 AZX_DRIVER_ATIHDMI,
07e4ca50
TI
346 AZX_DRIVER_VIA,
347 AZX_DRIVER_SIS,
348 AZX_DRIVER_ULI,
da3fca21 349 AZX_DRIVER_NVIDIA,
07e4ca50
TI
350};
351
352static char *driver_short_names[] __devinitdata = {
353 [AZX_DRIVER_ICH] = "HDA Intel",
354 [AZX_DRIVER_ATI] = "HDA ATI SB",
778b6e1b 355 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
07e4ca50
TI
356 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
357 [AZX_DRIVER_SIS] = "HDA SIS966",
da3fca21
V
358 [AZX_DRIVER_ULI] = "HDA ULI M5461",
359 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
07e4ca50
TI
360};
361
1da177e4
LT
362/*
363 * macros for easy use
364 */
365#define azx_writel(chip,reg,value) \
366 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
367#define azx_readl(chip,reg) \
368 readl((chip)->remap_addr + ICH6_REG_##reg)
369#define azx_writew(chip,reg,value) \
370 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
371#define azx_readw(chip,reg) \
372 readw((chip)->remap_addr + ICH6_REG_##reg)
373#define azx_writeb(chip,reg,value) \
374 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
375#define azx_readb(chip,reg) \
376 readb((chip)->remap_addr + ICH6_REG_##reg)
377
378#define azx_sd_writel(dev,reg,value) \
379 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
380#define azx_sd_readl(dev,reg) \
381 readl((dev)->sd_addr + ICH6_REG_##reg)
382#define azx_sd_writew(dev,reg,value) \
383 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
384#define azx_sd_readw(dev,reg) \
385 readw((dev)->sd_addr + ICH6_REG_##reg)
386#define azx_sd_writeb(dev,reg,value) \
387 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
388#define azx_sd_readb(dev,reg) \
389 readb((dev)->sd_addr + ICH6_REG_##reg)
390
391/* for pcm support */
a98f90fd 392#define get_azx_dev(substream) (substream->runtime->private_data)
1da177e4
LT
393
394/* Get the upper 32bit of the given dma_addr_t
395 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
396 */
397#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
398
399
400/*
401 * Interface for HD codec
402 */
403
1da177e4
LT
404/*
405 * CORB / RIRB interface
406 */
a98f90fd 407static int azx_alloc_cmd_io(struct azx *chip)
1da177e4
LT
408{
409 int err;
410
411 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
412 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
413 PAGE_SIZE, &chip->rb);
414 if (err < 0) {
415 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
416 return err;
417 }
418 return 0;
419}
420
a98f90fd 421static void azx_init_cmd_io(struct azx *chip)
1da177e4
LT
422{
423 /* CORB set up */
424 chip->corb.addr = chip->rb.addr;
425 chip->corb.buf = (u32 *)chip->rb.area;
426 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
427 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
428
07e4ca50
TI
429 /* set the corb size to 256 entries (ULI requires explicitly) */
430 azx_writeb(chip, CORBSIZE, 0x02);
1da177e4
LT
431 /* set the corb write pointer to 0 */
432 azx_writew(chip, CORBWP, 0);
433 /* reset the corb hw read pointer */
434 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
435 /* enable corb dma */
436 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
437
438 /* RIRB set up */
439 chip->rirb.addr = chip->rb.addr + 2048;
440 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
441 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
442 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
443
07e4ca50
TI
444 /* set the rirb size to 256 entries (ULI requires explicitly) */
445 azx_writeb(chip, RIRBSIZE, 0x02);
1da177e4
LT
446 /* reset the rirb hw write pointer */
447 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
448 /* set N=1, get RIRB response interrupt for new entry */
449 azx_writew(chip, RINTCNT, 1);
450 /* enable rirb dma and response irq */
1da177e4 451 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
1da177e4
LT
452 chip->rirb.rp = chip->rirb.cmds = 0;
453}
454
a98f90fd 455static void azx_free_cmd_io(struct azx *chip)
1da177e4
LT
456{
457 /* disable ringbuffer DMAs */
458 azx_writeb(chip, RIRBCTL, 0);
459 azx_writeb(chip, CORBCTL, 0);
460}
461
462/* send a command */
111d3af5
TI
463static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
464 unsigned int verb, unsigned int para)
1da177e4 465{
a98f90fd 466 struct azx *chip = codec->bus->private_data;
1da177e4
LT
467 unsigned int wp;
468 u32 val;
469
470 val = (u32)(codec->addr & 0x0f) << 28;
471 val |= (u32)direct << 27;
472 val |= (u32)nid << 20;
473 val |= verb << 8;
474 val |= para;
475
476 /* add command to corb */
477 wp = azx_readb(chip, CORBWP);
478 wp++;
479 wp %= ICH6_MAX_CORB_ENTRIES;
480
481 spin_lock_irq(&chip->reg_lock);
482 chip->rirb.cmds++;
483 chip->corb.buf[wp] = cpu_to_le32(val);
484 azx_writel(chip, CORBWP, wp);
485 spin_unlock_irq(&chip->reg_lock);
486
487 return 0;
488}
489
490#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
491
492/* retrieve RIRB entry - called from interrupt handler */
a98f90fd 493static void azx_update_rirb(struct azx *chip)
1da177e4
LT
494{
495 unsigned int rp, wp;
496 u32 res, res_ex;
497
498 wp = azx_readb(chip, RIRBWP);
499 if (wp == chip->rirb.wp)
500 return;
501 chip->rirb.wp = wp;
502
503 while (chip->rirb.rp != wp) {
504 chip->rirb.rp++;
505 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
506
507 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
508 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
509 res = le32_to_cpu(chip->rirb.buf[rp]);
510 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
511 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
512 else if (chip->rirb.cmds) {
513 chip->rirb.cmds--;
514 chip->rirb.res = res;
515 }
516 }
517}
518
519/* receive a response */
111d3af5 520static unsigned int azx_rirb_get_response(struct hda_codec *codec)
1da177e4 521{
a98f90fd 522 struct azx *chip = codec->bus->private_data;
1da177e4
LT
523 int timeout = 50;
524
e96224ae
TI
525 for (;;) {
526 if (chip->polling_mode) {
527 spin_lock_irq(&chip->reg_lock);
528 azx_update_rirb(chip);
529 spin_unlock_irq(&chip->reg_lock);
530 }
531 if (! chip->rirb.cmds)
532 break;
1da177e4 533 if (! --timeout) {
e96224ae
TI
534 if (! chip->polling_mode) {
535 snd_printk(KERN_WARNING "hda_intel: "
536 "azx_get_response timeout, "
537 "switching to polling mode...\n");
538 chip->polling_mode = 1;
539 timeout = 50;
540 continue;
541 }
111d3af5
TI
542 snd_printk(KERN_ERR
543 "hda_intel: azx_get_response timeout, "
544 "switching to single_cmd mode...\n");
1da177e4
LT
545 chip->rirb.rp = azx_readb(chip, RIRBWP);
546 chip->rirb.cmds = 0;
111d3af5
TI
547 /* switch to single_cmd mode */
548 chip->single_cmd = 1;
549 azx_free_cmd_io(chip);
1da177e4
LT
550 return -1;
551 }
552 msleep(1);
553 }
554 return chip->rirb.res; /* the last value */
555}
556
1da177e4
LT
557/*
558 * Use the single immediate command instead of CORB/RIRB for simplicity
559 *
560 * Note: according to Intel, this is not preferred use. The command was
561 * intended for the BIOS only, and may get confused with unsolicited
562 * responses. So, we shouldn't use it for normal operation from the
563 * driver.
564 * I left the codes, however, for debugging/testing purposes.
565 */
566
1da177e4 567/* send a command */
27346166
TI
568static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
569 int direct, unsigned int verb,
570 unsigned int para)
1da177e4 571{
a98f90fd 572 struct azx *chip = codec->bus->private_data;
1da177e4
LT
573 u32 val;
574 int timeout = 50;
575
576 val = (u32)(codec->addr & 0x0f) << 28;
577 val |= (u32)direct << 27;
578 val |= (u32)nid << 20;
579 val |= verb << 8;
580 val |= para;
581
582 while (timeout--) {
583 /* check ICB busy bit */
584 if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
585 /* Clear IRV valid bit */
586 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
587 azx_writel(chip, IC, val);
588 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
589 return 0;
590 }
591 udelay(1);
592 }
593 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
594 return -EIO;
595}
596
597/* receive a response */
27346166 598static unsigned int azx_single_get_response(struct hda_codec *codec)
1da177e4 599{
a98f90fd 600 struct azx *chip = codec->bus->private_data;
1da177e4
LT
601 int timeout = 50;
602
603 while (timeout--) {
604 /* check IRV busy bit */
605 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
606 return azx_readl(chip, IR);
607 udelay(1);
608 }
609 snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
610 return (unsigned int)-1;
611}
612
111d3af5
TI
613/*
614 * The below are the main callbacks from hda_codec.
615 *
616 * They are just the skeleton to call sub-callbacks according to the
617 * current setting of chip->single_cmd.
618 */
619
620/* send a command */
621static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
622 int direct, unsigned int verb,
623 unsigned int para)
624{
625 struct azx *chip = codec->bus->private_data;
626 if (chip->single_cmd)
627 return azx_single_send_cmd(codec, nid, direct, verb, para);
628 else
629 return azx_corb_send_cmd(codec, nid, direct, verb, para);
630}
631
632/* get a response */
633static unsigned int azx_get_response(struct hda_codec *codec)
634{
635 struct azx *chip = codec->bus->private_data;
636 if (chip->single_cmd)
637 return azx_single_get_response(codec);
638 else
639 return azx_rirb_get_response(codec);
640}
641
642
1da177e4 643/* reset codec link */
a98f90fd 644static int azx_reset(struct azx *chip)
1da177e4
LT
645{
646 int count;
647
648 /* reset controller */
649 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
650
651 count = 50;
652 while (azx_readb(chip, GCTL) && --count)
653 msleep(1);
654
655 /* delay for >= 100us for codec PLL to settle per spec
656 * Rev 0.9 section 5.5.1
657 */
658 msleep(1);
659
660 /* Bring controller out of reset */
661 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
662
663 count = 50;
927fc866 664 while (!azx_readb(chip, GCTL) && --count)
1da177e4
LT
665 msleep(1);
666
927fc866 667 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
1da177e4
LT
668 msleep(1);
669
670 /* check to see if controller is ready */
927fc866 671 if (!azx_readb(chip, GCTL)) {
1da177e4
LT
672 snd_printd("azx_reset: controller not ready!\n");
673 return -EBUSY;
674 }
675
41e2fce4
M
676 /* Accept unsolicited responses */
677 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
678
1da177e4 679 /* detect codecs */
927fc866 680 if (!chip->codec_mask) {
1da177e4
LT
681 chip->codec_mask = azx_readw(chip, STATESTS);
682 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
683 }
684
685 return 0;
686}
687
688
689/*
690 * Lowlevel interface
691 */
692
693/* enable interrupts */
a98f90fd 694static void azx_int_enable(struct azx *chip)
1da177e4
LT
695{
696 /* enable controller CIE and GIE */
697 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
698 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
699}
700
701/* disable interrupts */
a98f90fd 702static void azx_int_disable(struct azx *chip)
1da177e4
LT
703{
704 int i;
705
706 /* disable interrupts in stream descriptor */
07e4ca50 707 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 708 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
709 azx_sd_writeb(azx_dev, SD_CTL,
710 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
711 }
712
713 /* disable SIE for all streams */
714 azx_writeb(chip, INTCTL, 0);
715
716 /* disable controller CIE and GIE */
717 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
718 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
719}
720
721/* clear interrupts */
a98f90fd 722static void azx_int_clear(struct azx *chip)
1da177e4
LT
723{
724 int i;
725
726 /* clear stream status */
07e4ca50 727 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 728 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
729 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
730 }
731
732 /* clear STATESTS */
733 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
734
735 /* clear rirb status */
736 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
737
738 /* clear int status */
739 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
740}
741
742/* start a stream */
a98f90fd 743static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
744{
745 /* enable SIE */
746 azx_writeb(chip, INTCTL,
747 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
748 /* set DMA start and interrupt mask */
749 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
750 SD_CTL_DMA_START | SD_INT_MASK);
751}
752
753/* stop a stream */
a98f90fd 754static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
755{
756 /* stop DMA */
757 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
758 ~(SD_CTL_DMA_START | SD_INT_MASK));
759 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
760 /* disable SIE */
761 azx_writeb(chip, INTCTL,
762 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
763}
764
765
766/*
767 * initialize the chip
768 */
a98f90fd 769static void azx_init_chip(struct azx *chip)
1da177e4 770{
da3fca21 771 unsigned char reg;
1da177e4
LT
772
773 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
774 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
775 * Ensuring these bits are 0 clears playback static on some HD Audio codecs
776 */
da3fca21
V
777 pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
778 pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
1da177e4
LT
779
780 /* reset controller */
781 azx_reset(chip);
782
783 /* initialize interrupts */
784 azx_int_clear(chip);
785 azx_int_enable(chip);
786
787 /* initialize the codec command I/O */
927fc866 788 if (!chip->single_cmd)
27346166 789 azx_init_cmd_io(chip);
1da177e4 790
0be3b5d3
TI
791 /* program the position buffer */
792 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
793 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
f5d40b30 794
da3fca21
V
795 switch (chip->driver_type) {
796 case AZX_DRIVER_ATI:
797 /* For ATI SB450 azalia HD audio, we need to enable snoop */
f5d40b30 798 pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
da3fca21 799 &reg);
f5d40b30 800 pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
da3fca21
V
801 (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
802 break;
803 case AZX_DRIVER_NVIDIA:
804 /* For NVIDIA HDA, enable snoop */
805 pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
806 pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
807 (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
808 break;
809 }
1da177e4
LT
810}
811
812
813/*
814 * interrupt handler
815 */
927fc866 816static irqreturn_t azx_interrupt(int irq, void *dev_id, struct pt_regs *regs)
1da177e4 817{
a98f90fd
TI
818 struct azx *chip = dev_id;
819 struct azx_dev *azx_dev;
1da177e4
LT
820 u32 status;
821 int i;
822
823 spin_lock(&chip->reg_lock);
824
825 status = azx_readl(chip, INTSTS);
826 if (status == 0) {
827 spin_unlock(&chip->reg_lock);
828 return IRQ_NONE;
829 }
830
07e4ca50 831 for (i = 0; i < chip->num_streams; i++) {
1da177e4
LT
832 azx_dev = &chip->azx_dev[i];
833 if (status & azx_dev->sd_int_sta_mask) {
834 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
835 if (azx_dev->substream && azx_dev->running) {
1a56f8d6 836 azx_dev->period_intr++;
1da177e4
LT
837 spin_unlock(&chip->reg_lock);
838 snd_pcm_period_elapsed(azx_dev->substream);
839 spin_lock(&chip->reg_lock);
840 }
841 }
842 }
843
844 /* clear rirb int */
845 status = azx_readb(chip, RIRBSTS);
846 if (status & RIRB_INT_MASK) {
27346166 847 if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
1da177e4
LT
848 azx_update_rirb(chip);
849 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
850 }
851
852#if 0
853 /* clear state status int */
854 if (azx_readb(chip, STATESTS) & 0x04)
855 azx_writeb(chip, STATESTS, 0x04);
856#endif
857 spin_unlock(&chip->reg_lock);
858
859 return IRQ_HANDLED;
860}
861
862
863/*
864 * set up BDL entries
865 */
a98f90fd 866static void azx_setup_periods(struct azx_dev *azx_dev)
1da177e4
LT
867{
868 u32 *bdl = azx_dev->bdl;
869 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
870 int idx;
871
872 /* reset BDL address */
873 azx_sd_writel(azx_dev, SD_BDLPL, 0);
874 azx_sd_writel(azx_dev, SD_BDLPU, 0);
875
876 /* program the initial BDL entries */
877 for (idx = 0; idx < azx_dev->frags; idx++) {
878 unsigned int off = idx << 2; /* 4 dword step */
879 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
880 /* program the address field of the BDL entry */
881 bdl[off] = cpu_to_le32((u32)addr);
882 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
883
884 /* program the size field of the BDL entry */
885 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
886
887 /* program the IOC to enable interrupt when buffer completes */
888 bdl[off+3] = cpu_to_le32(0x01);
889 }
890}
891
892/*
893 * set up the SD for streaming
894 */
a98f90fd 895static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
896{
897 unsigned char val;
898 int timeout;
899
900 /* make sure the run bit is zero for SD */
901 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
902 /* reset stream */
903 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
904 udelay(3);
905 timeout = 300;
906 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
907 --timeout)
908 ;
909 val &= ~SD_CTL_STREAM_RESET;
910 azx_sd_writeb(azx_dev, SD_CTL, val);
911 udelay(3);
912
913 timeout = 300;
914 /* waiting for hardware to report that the stream is out of reset */
915 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
916 --timeout)
917 ;
918
919 /* program the stream_tag */
920 azx_sd_writel(azx_dev, SD_CTL,
921 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
922 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
923
924 /* program the length of samples in cyclic buffer */
925 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
926
927 /* program the stream format */
928 /* this value needs to be the same as the one programmed */
929 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
930
931 /* program the stream LVI (last valid index) of the BDL */
932 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
933
934 /* program the BDL address */
935 /* lower BDL address */
936 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
937 /* upper BDL address */
938 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
939
0be3b5d3
TI
940 /* enable the position buffer */
941 if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
942 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
c74db86b 943
1da177e4
LT
944 /* set the interrupt enable bits in the descriptor control register */
945 azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
946
947 return 0;
948}
949
950
951/*
952 * Codec initialization
953 */
954
a98f90fd 955static int __devinit azx_codec_create(struct azx *chip, const char *model)
1da177e4
LT
956{
957 struct hda_bus_template bus_temp;
958 int c, codecs, err;
959
960 memset(&bus_temp, 0, sizeof(bus_temp));
961 bus_temp.private_data = chip;
962 bus_temp.modelname = model;
963 bus_temp.pci = chip->pci;
111d3af5
TI
964 bus_temp.ops.command = azx_send_cmd;
965 bus_temp.ops.get_response = azx_get_response;
1da177e4
LT
966
967 if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
968 return err;
969
970 codecs = 0;
971 for (c = 0; c < AZX_MAX_CODECS; c++) {
606ad75f 972 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1da177e4
LT
973 err = snd_hda_codec_new(chip->bus, c, NULL);
974 if (err < 0)
975 continue;
976 codecs++;
977 }
978 }
979 if (! codecs) {
980 snd_printk(KERN_ERR SFX "no codecs initialized\n");
981 return -ENXIO;
982 }
983
984 return 0;
985}
986
987
988/*
989 * PCM support
990 */
991
992/* assign a stream for the PCM */
a98f90fd 993static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
1da177e4 994{
07e4ca50
TI
995 int dev, i, nums;
996 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
997 dev = chip->playback_index_offset;
998 nums = chip->playback_streams;
999 } else {
1000 dev = chip->capture_index_offset;
1001 nums = chip->capture_streams;
1002 }
1003 for (i = 0; i < nums; i++, dev++)
1da177e4
LT
1004 if (! chip->azx_dev[dev].opened) {
1005 chip->azx_dev[dev].opened = 1;
1006 return &chip->azx_dev[dev];
1007 }
1008 return NULL;
1009}
1010
1011/* release the assigned stream */
a98f90fd 1012static inline void azx_release_device(struct azx_dev *azx_dev)
1da177e4
LT
1013{
1014 azx_dev->opened = 0;
1015}
1016
a98f90fd 1017static struct snd_pcm_hardware azx_pcm_hw = {
1da177e4
LT
1018 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1019 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1020 SNDRV_PCM_INFO_MMAP_VALID |
927fc866
PM
1021 /* No full-resume yet implemented */
1022 /* SNDRV_PCM_INFO_RESUME |*/
1023 SNDRV_PCM_INFO_PAUSE),
1da177e4
LT
1024 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1025 .rates = SNDRV_PCM_RATE_48000,
1026 .rate_min = 48000,
1027 .rate_max = 48000,
1028 .channels_min = 2,
1029 .channels_max = 2,
1030 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1031 .period_bytes_min = 128,
1032 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1033 .periods_min = 2,
1034 .periods_max = AZX_MAX_FRAG,
1035 .fifo_size = 0,
1036};
1037
1038struct azx_pcm {
a98f90fd 1039 struct azx *chip;
1da177e4
LT
1040 struct hda_codec *codec;
1041 struct hda_pcm_stream *hinfo[2];
1042};
1043
a98f90fd 1044static int azx_pcm_open(struct snd_pcm_substream *substream)
1da177e4
LT
1045{
1046 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1047 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1048 struct azx *chip = apcm->chip;
1049 struct azx_dev *azx_dev;
1050 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1051 unsigned long flags;
1052 int err;
1053
62932df8 1054 mutex_lock(&chip->open_mutex);
1da177e4
LT
1055 azx_dev = azx_assign_device(chip, substream->stream);
1056 if (azx_dev == NULL) {
62932df8 1057 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1058 return -EBUSY;
1059 }
1060 runtime->hw = azx_pcm_hw;
1061 runtime->hw.channels_min = hinfo->channels_min;
1062 runtime->hw.channels_max = hinfo->channels_max;
1063 runtime->hw.formats = hinfo->formats;
1064 runtime->hw.rates = hinfo->rates;
1065 snd_pcm_limit_hw_rates(runtime);
1066 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1067 if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
1068 azx_release_device(azx_dev);
62932df8 1069 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1070 return err;
1071 }
1072 spin_lock_irqsave(&chip->reg_lock, flags);
1073 azx_dev->substream = substream;
1074 azx_dev->running = 0;
1075 spin_unlock_irqrestore(&chip->reg_lock, flags);
1076
1077 runtime->private_data = azx_dev;
62932df8 1078 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1079 return 0;
1080}
1081
a98f90fd 1082static int azx_pcm_close(struct snd_pcm_substream *substream)
1da177e4
LT
1083{
1084 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1085 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1086 struct azx *chip = apcm->chip;
1087 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1088 unsigned long flags;
1089
62932df8 1090 mutex_lock(&chip->open_mutex);
1da177e4
LT
1091 spin_lock_irqsave(&chip->reg_lock, flags);
1092 azx_dev->substream = NULL;
1093 azx_dev->running = 0;
1094 spin_unlock_irqrestore(&chip->reg_lock, flags);
1095 azx_release_device(azx_dev);
1096 hinfo->ops.close(hinfo, apcm->codec, substream);
62932df8 1097 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1098 return 0;
1099}
1100
a98f90fd 1101static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
1da177e4
LT
1102{
1103 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
1104}
1105
a98f90fd 1106static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
1da177e4
LT
1107{
1108 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd 1109 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1110 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1111
1112 /* reset BDL address */
1113 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1114 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1115 azx_sd_writel(azx_dev, SD_CTL, 0);
1116
1117 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1118
1119 return snd_pcm_lib_free_pages(substream);
1120}
1121
a98f90fd 1122static int azx_pcm_prepare(struct snd_pcm_substream *substream)
1da177e4
LT
1123{
1124 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1125 struct azx *chip = apcm->chip;
1126 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4 1127 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd 1128 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1129
1130 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1131 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1132 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1133 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1134 runtime->channels,
1135 runtime->format,
1136 hinfo->maxbps);
1137 if (! azx_dev->format_val) {
1138 snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
1139 runtime->rate, runtime->channels, runtime->format);
1140 return -EINVAL;
1141 }
1142
1143 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
1144 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1145 azx_setup_periods(azx_dev);
1146 azx_setup_controller(chip, azx_dev);
1147 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1148 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1149 else
1150 azx_dev->fifo_size = 0;
1151
1152 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1153 azx_dev->format_val, substream);
1154}
1155
a98f90fd 1156static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
1da177e4
LT
1157{
1158 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1159 struct azx_dev *azx_dev = get_azx_dev(substream);
1160 struct azx *chip = apcm->chip;
1da177e4
LT
1161 int err = 0;
1162
1163 spin_lock(&chip->reg_lock);
1164 switch (cmd) {
1165 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1166 case SNDRV_PCM_TRIGGER_RESUME:
1167 case SNDRV_PCM_TRIGGER_START:
1168 azx_stream_start(chip, azx_dev);
1169 azx_dev->running = 1;
1170 break;
1171 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
47123197 1172 case SNDRV_PCM_TRIGGER_SUSPEND:
1da177e4
LT
1173 case SNDRV_PCM_TRIGGER_STOP:
1174 azx_stream_stop(chip, azx_dev);
1175 azx_dev->running = 0;
1176 break;
1177 default:
1178 err = -EINVAL;
1179 }
1180 spin_unlock(&chip->reg_lock);
1181 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
47123197 1182 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
1da177e4
LT
1183 cmd == SNDRV_PCM_TRIGGER_STOP) {
1184 int timeout = 5000;
1185 while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
1186 ;
1187 }
1188 return err;
1189}
1190
a98f90fd 1191static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1da177e4 1192{
c74db86b 1193 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1194 struct azx *chip = apcm->chip;
1195 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1196 unsigned int pos;
1197
1a56f8d6
TI
1198 if (chip->position_fix == POS_FIX_POSBUF ||
1199 chip->position_fix == POS_FIX_AUTO) {
c74db86b 1200 /* use the position buffer */
929861c6 1201 pos = le32_to_cpu(*azx_dev->posbuf);
1a56f8d6
TI
1202 if (chip->position_fix == POS_FIX_AUTO &&
1203 azx_dev->period_intr == 1 && ! pos) {
1204 printk(KERN_WARNING
1205 "hda-intel: Invalid position buffer, "
1206 "using LPIB read method instead.\n");
1207 chip->position_fix = POS_FIX_NONE;
1208 goto read_lpib;
1209 }
c74db86b 1210 } else {
1a56f8d6 1211 read_lpib:
c74db86b
TI
1212 /* read LPIB */
1213 pos = azx_sd_readl(azx_dev, SD_LPIB);
1214 if (chip->position_fix == POS_FIX_FIFO)
1215 pos += azx_dev->fifo_size;
1216 }
1da177e4
LT
1217 if (pos >= azx_dev->bufsize)
1218 pos = 0;
1219 return bytes_to_frames(substream->runtime, pos);
1220}
1221
a98f90fd 1222static struct snd_pcm_ops azx_pcm_ops = {
1da177e4
LT
1223 .open = azx_pcm_open,
1224 .close = azx_pcm_close,
1225 .ioctl = snd_pcm_lib_ioctl,
1226 .hw_params = azx_pcm_hw_params,
1227 .hw_free = azx_pcm_hw_free,
1228 .prepare = azx_pcm_prepare,
1229 .trigger = azx_pcm_trigger,
1230 .pointer = azx_pcm_pointer,
1231};
1232
a98f90fd 1233static void azx_pcm_free(struct snd_pcm *pcm)
1da177e4
LT
1234{
1235 kfree(pcm->private_data);
1236}
1237
a98f90fd 1238static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
1da177e4
LT
1239 struct hda_pcm *cpcm, int pcm_dev)
1240{
1241 int err;
a98f90fd 1242 struct snd_pcm *pcm;
1da177e4
LT
1243 struct azx_pcm *apcm;
1244
1245 snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
1246 snd_assert(cpcm->name, return -EINVAL);
1247
1248 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1249 cpcm->stream[0].substreams, cpcm->stream[1].substreams,
1250 &pcm);
1251 if (err < 0)
1252 return err;
1253 strcpy(pcm->name, cpcm->name);
1254 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1255 if (apcm == NULL)
1256 return -ENOMEM;
1257 apcm->chip = chip;
1258 apcm->codec = codec;
1259 apcm->hinfo[0] = &cpcm->stream[0];
1260 apcm->hinfo[1] = &cpcm->stream[1];
1261 pcm->private_data = apcm;
1262 pcm->private_free = azx_pcm_free;
1263 if (cpcm->stream[0].substreams)
1264 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1265 if (cpcm->stream[1].substreams)
1266 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1267 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1268 snd_dma_pci_data(chip->pci),
1269 1024 * 64, 1024 * 128);
1270 chip->pcm[pcm_dev] = pcm;
47123197 1271 chip->pcm_devs = pcm_dev + 1;
1da177e4
LT
1272
1273 return 0;
1274}
1275
a98f90fd 1276static int __devinit azx_pcm_create(struct azx *chip)
1da177e4
LT
1277{
1278 struct list_head *p;
1279 struct hda_codec *codec;
1280 int c, err;
1281 int pcm_dev;
1282
1283 if ((err = snd_hda_build_pcms(chip->bus)) < 0)
1284 return err;
1285
ec9e1c5c 1286 /* create audio PCMs */
1da177e4
LT
1287 pcm_dev = 0;
1288 list_for_each(p, &chip->bus->codec_list) {
1289 codec = list_entry(p, struct hda_codec, list);
1290 for (c = 0; c < codec->num_pcms; c++) {
ec9e1c5c
TI
1291 if (codec->pcm_info[c].is_modem)
1292 continue; /* create later */
1293 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
1294 snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
1295 return -EINVAL;
1296 }
1297 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1298 if (err < 0)
1299 return err;
1300 pcm_dev++;
1301 }
1302 }
1303
1304 /* create modem PCMs */
1305 pcm_dev = AZX_MAX_AUDIO_PCMS;
1306 list_for_each(p, &chip->bus->codec_list) {
1307 codec = list_entry(p, struct hda_codec, list);
1308 for (c = 0; c < codec->num_pcms; c++) {
1309 if (! codec->pcm_info[c].is_modem)
1310 continue; /* already created */
a28f1cda 1311 if (pcm_dev >= AZX_MAX_PCMS) {
ec9e1c5c 1312 snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
1da177e4
LT
1313 return -EINVAL;
1314 }
1315 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1316 if (err < 0)
1317 return err;
6632d198 1318 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
1da177e4
LT
1319 pcm_dev++;
1320 }
1321 }
1322 return 0;
1323}
1324
1325/*
1326 * mixer creation - all stuff is implemented in hda module
1327 */
a98f90fd 1328static int __devinit azx_mixer_create(struct azx *chip)
1da177e4
LT
1329{
1330 return snd_hda_build_controls(chip->bus);
1331}
1332
1333
1334/*
1335 * initialize SD streams
1336 */
a98f90fd 1337static int __devinit azx_init_stream(struct azx *chip)
1da177e4
LT
1338{
1339 int i;
1340
1341 /* initialize each stream (aka device)
1342 * assign the starting bdl address to each stream (device) and initialize
1343 */
07e4ca50 1344 for (i = 0; i < chip->num_streams; i++) {
1da177e4 1345 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
a98f90fd 1346 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
1347 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1348 azx_dev->bdl_addr = chip->bdl.addr + off;
929861c6 1349 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
1da177e4
LT
1350 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1351 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1352 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1353 azx_dev->sd_int_sta_mask = 1 << i;
1354 /* stream tag: must be non-zero and unique */
1355 azx_dev->index = i;
1356 azx_dev->stream_tag = i + 1;
1357 }
1358
1359 return 0;
1360}
1361
1362
1363#ifdef CONFIG_PM
1364/*
1365 * power management
1366 */
421a1252 1367static int azx_suspend(struct pci_dev *pci, pm_message_t state)
1da177e4 1368{
421a1252
TI
1369 struct snd_card *card = pci_get_drvdata(pci);
1370 struct azx *chip = card->private_data;
1da177e4
LT
1371 int i;
1372
421a1252 1373 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1da177e4 1374 for (i = 0; i < chip->pcm_devs; i++)
421a1252 1375 snd_pcm_suspend_all(chip->pcm[i]);
1da177e4 1376 snd_hda_suspend(chip->bus, state);
111d3af5 1377 azx_free_cmd_io(chip);
421a1252
TI
1378 pci_disable_device(pci);
1379 pci_save_state(pci);
1da177e4
LT
1380 return 0;
1381}
1382
421a1252 1383static int azx_resume(struct pci_dev *pci)
1da177e4 1384{
421a1252
TI
1385 struct snd_card *card = pci_get_drvdata(pci);
1386 struct azx *chip = card->private_data;
1da177e4 1387
421a1252
TI
1388 pci_restore_state(pci);
1389 pci_enable_device(pci);
1390 pci_set_master(pci);
1da177e4
LT
1391 azx_init_chip(chip);
1392 snd_hda_resume(chip->bus);
421a1252 1393 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1da177e4
LT
1394 return 0;
1395}
1396#endif /* CONFIG_PM */
1397
1398
1399/*
1400 * destructor
1401 */
a98f90fd 1402static int azx_free(struct azx *chip)
1da177e4 1403{
ce43fbae 1404 if (chip->initialized) {
1da177e4
LT
1405 int i;
1406
07e4ca50 1407 for (i = 0; i < chip->num_streams; i++)
1da177e4
LT
1408 azx_stream_stop(chip, &chip->azx_dev[i]);
1409
1410 /* disable interrupts */
1411 azx_int_disable(chip);
1412 azx_int_clear(chip);
1413
1414 /* disable CORB/RIRB */
111d3af5 1415 azx_free_cmd_io(chip);
1da177e4
LT
1416
1417 /* disable position buffer */
1418 azx_writel(chip, DPLBASE, 0);
1419 azx_writel(chip, DPUBASE, 0);
1420
929861c6 1421 synchronize_irq(chip->irq);
1da177e4
LT
1422 }
1423
7376d013 1424 if (chip->irq >= 0) {
1da177e4 1425 free_irq(chip->irq, (void*)chip);
dafbbb1f
TI
1426 if (!disable_msi)
1427 pci_disable_msi(chip->pci);
7376d013 1428 }
f079c25a
TI
1429 if (chip->remap_addr)
1430 iounmap(chip->remap_addr);
1da177e4
LT
1431
1432 if (chip->bdl.area)
1433 snd_dma_free_pages(&chip->bdl);
1434 if (chip->rb.area)
1435 snd_dma_free_pages(&chip->rb);
1da177e4
LT
1436 if (chip->posbuf.area)
1437 snd_dma_free_pages(&chip->posbuf);
1da177e4
LT
1438 pci_release_regions(chip->pci);
1439 pci_disable_device(chip->pci);
07e4ca50 1440 kfree(chip->azx_dev);
1da177e4
LT
1441 kfree(chip);
1442
1443 return 0;
1444}
1445
a98f90fd 1446static int azx_dev_free(struct snd_device *device)
1da177e4
LT
1447{
1448 return azx_free(device->device_data);
1449}
1450
1451/*
1452 * constructor
1453 */
a98f90fd 1454static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
606ad75f 1455 int driver_type,
a98f90fd 1456 struct azx **rchip)
1da177e4 1457{
a98f90fd 1458 struct azx *chip;
927fc866 1459 int err;
a98f90fd 1460 static struct snd_device_ops ops = {
1da177e4
LT
1461 .dev_free = azx_dev_free,
1462 };
1463
1464 *rchip = NULL;
1465
927fc866
PM
1466 err = pci_enable_device(pci);
1467 if (err < 0)
1da177e4
LT
1468 return err;
1469
e560d8d8 1470 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
927fc866 1471 if (!chip) {
1da177e4
LT
1472 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1473 pci_disable_device(pci);
1474 return -ENOMEM;
1475 }
1476
1477 spin_lock_init(&chip->reg_lock);
62932df8 1478 mutex_init(&chip->open_mutex);
1da177e4
LT
1479 chip->card = card;
1480 chip->pci = pci;
1481 chip->irq = -1;
07e4ca50 1482 chip->driver_type = driver_type;
1da177e4 1483
1a56f8d6 1484 chip->position_fix = position_fix;
27346166 1485 chip->single_cmd = single_cmd;
c74db86b 1486
07e4ca50
TI
1487#if BITS_PER_LONG != 64
1488 /* Fix up base address on ULI M5461 */
1489 if (chip->driver_type == AZX_DRIVER_ULI) {
1490 u16 tmp3;
1491 pci_read_config_word(pci, 0x40, &tmp3);
1492 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1493 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1494 }
1495#endif
1496
927fc866
PM
1497 err = pci_request_regions(pci, "ICH HD audio");
1498 if (err < 0) {
1da177e4
LT
1499 kfree(chip);
1500 pci_disable_device(pci);
1501 return err;
1502 }
1503
927fc866 1504 chip->addr = pci_resource_start(pci, 0);
1da177e4
LT
1505 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1506 if (chip->remap_addr == NULL) {
1507 snd_printk(KERN_ERR SFX "ioremap error\n");
1508 err = -ENXIO;
1509 goto errout;
1510 }
1511
7376d013
SH
1512 if (!disable_msi)
1513 pci_enable_msi(pci);
1514
65ca68b3 1515 if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
1da177e4
LT
1516 "HDA Intel", (void*)chip)) {
1517 snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
1518 err = -EBUSY;
1519 goto errout;
1520 }
1521 chip->irq = pci->irq;
1522
1523 pci_set_master(pci);
1524 synchronize_irq(chip->irq);
1525
07e4ca50
TI
1526 switch (chip->driver_type) {
1527 case AZX_DRIVER_ULI:
1528 chip->playback_streams = ULI_NUM_PLAYBACK;
1529 chip->capture_streams = ULI_NUM_CAPTURE;
1530 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1531 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1532 break;
778b6e1b
FK
1533 case AZX_DRIVER_ATIHDMI:
1534 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1535 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1536 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1537 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1538 break;
07e4ca50
TI
1539 default:
1540 chip->playback_streams = ICH6_NUM_PLAYBACK;
1541 chip->capture_streams = ICH6_NUM_CAPTURE;
1542 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1543 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1544 break;
1545 }
1546 chip->num_streams = chip->playback_streams + chip->capture_streams;
1547 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
927fc866 1548 if (!chip->azx_dev) {
07e4ca50
TI
1549 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1550 goto errout;
1551 }
1552
1da177e4
LT
1553 /* allocate memory for the BDL for each stream */
1554 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
07e4ca50 1555 BDL_SIZE, &chip->bdl)) < 0) {
1da177e4
LT
1556 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1557 goto errout;
1558 }
0be3b5d3
TI
1559 /* allocate memory for the position buffer */
1560 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1561 chip->num_streams * 8, &chip->posbuf)) < 0) {
1562 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1563 goto errout;
1da177e4 1564 }
1da177e4 1565 /* allocate CORB/RIRB */
27346166
TI
1566 if (! chip->single_cmd)
1567 if ((err = azx_alloc_cmd_io(chip)) < 0)
1568 goto errout;
1da177e4
LT
1569
1570 /* initialize streams */
1571 azx_init_stream(chip);
1572
1573 /* initialize chip */
1574 azx_init_chip(chip);
1575
ce43fbae
TI
1576 chip->initialized = 1;
1577
1da177e4 1578 /* codec detection */
927fc866 1579 if (!chip->codec_mask) {
1da177e4
LT
1580 snd_printk(KERN_ERR SFX "no codecs found!\n");
1581 err = -ENODEV;
1582 goto errout;
1583 }
1584
1585 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
1586 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1587 goto errout;
1588 }
1589
07e4ca50
TI
1590 strcpy(card->driver, "HDA-Intel");
1591 strcpy(card->shortname, driver_short_names[chip->driver_type]);
1592 sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
1593
1da177e4
LT
1594 *rchip = chip;
1595 return 0;
1596
1597 errout:
1598 azx_free(chip);
1599 return err;
1600}
1601
1602static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1603{
a98f90fd
TI
1604 struct snd_card *card;
1605 struct azx *chip;
927fc866 1606 int err;
1da177e4 1607
b7fe4622 1608 card = snd_card_new(index, id, THIS_MODULE, 0);
927fc866 1609 if (!card) {
1da177e4
LT
1610 snd_printk(KERN_ERR SFX "Error creating card!\n");
1611 return -ENOMEM;
1612 }
1613
927fc866
PM
1614 err = azx_create(card, pci, pci_id->driver_data, &chip);
1615 if (err < 0) {
1da177e4
LT
1616 snd_card_free(card);
1617 return err;
1618 }
421a1252 1619 card->private_data = chip;
1da177e4 1620
1da177e4 1621 /* create codec instances */
b7fe4622 1622 if ((err = azx_codec_create(chip, model)) < 0) {
1da177e4
LT
1623 snd_card_free(card);
1624 return err;
1625 }
1626
1627 /* create PCM streams */
1628 if ((err = azx_pcm_create(chip)) < 0) {
1629 snd_card_free(card);
1630 return err;
1631 }
1632
1633 /* create mixer controls */
1634 if ((err = azx_mixer_create(chip)) < 0) {
1635 snd_card_free(card);
1636 return err;
1637 }
1638
1da177e4
LT
1639 snd_card_set_dev(card, &pci->dev);
1640
1641 if ((err = snd_card_register(card)) < 0) {
1642 snd_card_free(card);
1643 return err;
1644 }
1645
1646 pci_set_drvdata(pci, card);
1da177e4
LT
1647
1648 return err;
1649}
1650
1651static void __devexit azx_remove(struct pci_dev *pci)
1652{
1653 snd_card_free(pci_get_drvdata(pci));
1654 pci_set_drvdata(pci, NULL);
1655}
1656
1657/* PCI IDs */
f40b6890 1658static struct pci_device_id azx_ids[] = {
07e4ca50
TI
1659 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1660 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1661 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
d2981393 1662 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
07e4ca50 1663 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
89be83f8 1664 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
778b6e1b 1665 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
07e4ca50
TI
1666 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1667 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1668 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
da3fca21
V
1669 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
1670 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
1da177e4
LT
1671 { 0, }
1672};
1673MODULE_DEVICE_TABLE(pci, azx_ids);
1674
1675/* pci_driver definition */
1676static struct pci_driver driver = {
1677 .name = "HDA Intel",
1678 .id_table = azx_ids,
1679 .probe = azx_probe,
1680 .remove = __devexit_p(azx_remove),
421a1252
TI
1681#ifdef CONFIG_PM
1682 .suspend = azx_suspend,
1683 .resume = azx_resume,
1684#endif
1da177e4
LT
1685};
1686
1687static int __init alsa_card_azx_init(void)
1688{
01d25d46 1689 return pci_register_driver(&driver);
1da177e4
LT
1690}
1691
1692static void __exit alsa_card_azx_exit(void)
1693{
1694 pci_unregister_driver(&driver);
1695}
1696
1697module_init(alsa_card_azx_init)
1698module_exit(alsa_card_azx_exit)