]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - sound/pci/hda/hda_intel.c
[ALSA] oxygen: rename PCM to Master
[mirror_ubuntu-artful-kernel.git] / sound / pci / hda / hda_intel.c
CommitLineData
1da177e4
LT
1/*
2 *
d01ce99f
TI
3 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
1da177e4
LT
5 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
1da177e4
LT
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
362775e2 40#include <linux/kernel.h>
1da177e4
LT
41#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
62932df8 46#include <linux/mutex.h>
1da177e4
LT
47#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
5aba4f8e
TI
52static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
27346166 58static int single_cmd;
134a11f0 59static int enable_msi;
1da177e4 60
5aba4f8e 61module_param_array(index, int, NULL, 0444);
1da177e4 62MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
5aba4f8e 63module_param_array(id, charp, NULL, 0444);
1da177e4 64MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
5aba4f8e
TI
65module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
1da177e4 68MODULE_PARM_DESC(model, "Use the given board model.");
5aba4f8e 69module_param_array(position_fix, int, NULL, 0444);
d01ce99f
TI
70MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
5aba4f8e 72module_param_array(probe_mask, int, NULL, 0444);
606ad75f 73MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
27346166 74module_param(single_cmd, bool, 0444);
d01ce99f
TI
75MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
5aba4f8e 77module_param(enable_msi, int, 0444);
134a11f0 78MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
606ad75f 79
dee1b66c 80#ifdef CONFIG_SND_HDA_POWER_SAVE
cb53c626 81/* power_save option is defined in hda_codec.c */
1da177e4 82
dee1b66c
TI
83/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
1da177e4
LT
92MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
2f1b3818 95 "{Intel, ICH7},"
f5d40b30 96 "{Intel, ESB2},"
d2981393 97 "{Intel, ICH8},"
f9cc8a8b 98 "{Intel, ICH9},"
fc20a562 99 "{ATI, SB450},"
89be83f8 100 "{ATI, SB600},"
778b6e1b 101 "{ATI, RS600},"
5b15c95f 102 "{ATI, RS690},"
e6db1119
WL
103 "{ATI, RS780},"
104 "{ATI, R600},"
2797f724
HRK
105 "{ATI, RV630},"
106 "{ATI, RV610},"
27da1834
WL
107 "{ATI, RV670},"
108 "{ATI, RV635},"
109 "{ATI, RV620},"
110 "{ATI, RV770},"
fc20a562 111 "{VIA, VT8251},"
47672310 112 "{VIA, VT8237A},"
07e4ca50
TI
113 "{SiS, SIS966},"
114 "{ULI, M5461}}");
1da177e4
LT
115MODULE_DESCRIPTION("Intel HDA driver");
116
117#define SFX "hda-intel: "
118
cb53c626 119
1da177e4
LT
120/*
121 * registers
122 */
123#define ICH6_REG_GCAP 0x00
124#define ICH6_REG_VMIN 0x02
125#define ICH6_REG_VMAJ 0x03
126#define ICH6_REG_OUTPAY 0x04
127#define ICH6_REG_INPAY 0x06
128#define ICH6_REG_GCTL 0x08
129#define ICH6_REG_WAKEEN 0x0c
130#define ICH6_REG_STATESTS 0x0e
131#define ICH6_REG_GSTS 0x10
132#define ICH6_REG_INTCTL 0x20
133#define ICH6_REG_INTSTS 0x24
134#define ICH6_REG_WALCLK 0x30
135#define ICH6_REG_SYNC 0x34
136#define ICH6_REG_CORBLBASE 0x40
137#define ICH6_REG_CORBUBASE 0x44
138#define ICH6_REG_CORBWP 0x48
139#define ICH6_REG_CORBRP 0x4A
140#define ICH6_REG_CORBCTL 0x4c
141#define ICH6_REG_CORBSTS 0x4d
142#define ICH6_REG_CORBSIZE 0x4e
143
144#define ICH6_REG_RIRBLBASE 0x50
145#define ICH6_REG_RIRBUBASE 0x54
146#define ICH6_REG_RIRBWP 0x58
147#define ICH6_REG_RINTCNT 0x5a
148#define ICH6_REG_RIRBCTL 0x5c
149#define ICH6_REG_RIRBSTS 0x5d
150#define ICH6_REG_RIRBSIZE 0x5e
151
152#define ICH6_REG_IC 0x60
153#define ICH6_REG_IR 0x64
154#define ICH6_REG_IRS 0x68
155#define ICH6_IRS_VALID (1<<1)
156#define ICH6_IRS_BUSY (1<<0)
157
158#define ICH6_REG_DPLBASE 0x70
159#define ICH6_REG_DPUBASE 0x74
160#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
161
162/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
163enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
164
165/* stream register offsets from stream base */
166#define ICH6_REG_SD_CTL 0x00
167#define ICH6_REG_SD_STS 0x03
168#define ICH6_REG_SD_LPIB 0x04
169#define ICH6_REG_SD_CBL 0x08
170#define ICH6_REG_SD_LVI 0x0c
171#define ICH6_REG_SD_FIFOW 0x0e
172#define ICH6_REG_SD_FIFOSIZE 0x10
173#define ICH6_REG_SD_FORMAT 0x12
174#define ICH6_REG_SD_BDLPL 0x18
175#define ICH6_REG_SD_BDLPU 0x1c
176
177/* PCI space */
178#define ICH6_PCIREG_TCSEL 0x44
179
180/*
181 * other constants
182 */
183
184/* max number of SDs */
07e4ca50
TI
185/* ICH, ATI and VIA have 4 playback and 4 capture */
186#define ICH6_CAPTURE_INDEX 0
187#define ICH6_NUM_CAPTURE 4
188#define ICH6_PLAYBACK_INDEX 4
189#define ICH6_NUM_PLAYBACK 4
190
191/* ULI has 6 playback and 5 capture */
192#define ULI_CAPTURE_INDEX 0
193#define ULI_NUM_CAPTURE 5
194#define ULI_PLAYBACK_INDEX 5
195#define ULI_NUM_PLAYBACK 6
196
778b6e1b
FK
197/* ATI HDMI has 1 playback and 0 capture */
198#define ATIHDMI_CAPTURE_INDEX 0
199#define ATIHDMI_NUM_CAPTURE 0
200#define ATIHDMI_PLAYBACK_INDEX 0
201#define ATIHDMI_NUM_PLAYBACK 1
202
07e4ca50
TI
203/* this number is statically defined for simplicity */
204#define MAX_AZX_DEV 16
205
1da177e4 206/* max number of fragments - we may use more if allocating more pages for BDL */
07e4ca50
TI
207#define BDL_SIZE PAGE_ALIGN(8192)
208#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
1da177e4
LT
209/* max buffer size - no h/w limit, you can increase as you like */
210#define AZX_MAX_BUF_SIZE (1024*1024*1024)
211/* max number of PCM devics per card */
ec9e1c5c
TI
212#define AZX_MAX_AUDIO_PCMS 6
213#define AZX_MAX_MODEM_PCMS 2
214#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
1da177e4
LT
215
216/* RIRB int mask: overrun[2], response[0] */
217#define RIRB_INT_RESPONSE 0x01
218#define RIRB_INT_OVERRUN 0x04
219#define RIRB_INT_MASK 0x05
220
221/* STATESTS int mask: SD2,SD1,SD0 */
19a982b6 222#define AZX_MAX_CODECS 3
1da177e4 223#define STATESTS_INT_MASK 0x07
1da177e4
LT
224
225/* SD_CTL bits */
226#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
227#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
228#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
229#define SD_CTL_STREAM_TAG_SHIFT 20
230
231/* SD_CTL and SD_STS */
232#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
233#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
234#define SD_INT_COMPLETE 0x04 /* completion interrupt */
d01ce99f
TI
235#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
236 SD_INT_COMPLETE)
1da177e4
LT
237
238/* SD_STS */
239#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
240
241/* INTCTL and INTSTS */
d01ce99f
TI
242#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
243#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
244#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
1da177e4 245
41e2fce4
M
246/* GCTL unsolicited response enable bit */
247#define ICH6_GCTL_UREN (1<<8)
248
1da177e4
LT
249/* GCTL reset bit */
250#define ICH6_GCTL_RESET (1<<0)
251
252/* CORB/RIRB control, read/write pointer */
253#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
254#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
255#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
256/* below are so far hardcoded - should read registers in future */
257#define ICH6_MAX_CORB_ENTRIES 256
258#define ICH6_MAX_RIRB_ENTRIES 256
259
c74db86b
TI
260/* position fix mode */
261enum {
0be3b5d3 262 POS_FIX_AUTO,
c74db86b 263 POS_FIX_NONE,
0be3b5d3
TI
264 POS_FIX_POSBUF,
265 POS_FIX_FIFO,
c74db86b 266};
1da177e4 267
f5d40b30 268/* Defines for ATI HD Audio support in SB450 south bridge */
f5d40b30
FL
269#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
270#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
271
da3fca21
V
272/* Defines for Nvidia HDA support */
273#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
274#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
f5d40b30 275
1da177e4
LT
276/*
277 */
278
a98f90fd 279struct azx_dev {
d01ce99f
TI
280 u32 *bdl; /* virtual address of the BDL */
281 dma_addr_t bdl_addr; /* physical address of the BDL */
282 u32 *posbuf; /* position buffer pointer */
1da177e4 283
d01ce99f
TI
284 unsigned int bufsize; /* size of the play buffer in bytes */
285 unsigned int fragsize; /* size of each period in bytes */
286 unsigned int frags; /* number for period in the play buffer */
287 unsigned int fifo_size; /* FIFO size */
1da177e4 288
d01ce99f 289 void __iomem *sd_addr; /* stream descriptor pointer */
1da177e4 290
d01ce99f 291 u32 sd_int_sta_mask; /* stream int status mask */
1da177e4
LT
292
293 /* pcm support */
d01ce99f
TI
294 struct snd_pcm_substream *substream; /* assigned substream,
295 * set in PCM open
296 */
297 unsigned int format_val; /* format value to be set in the
298 * controller and the codec
299 */
1da177e4
LT
300 unsigned char stream_tag; /* assigned stream */
301 unsigned char index; /* stream index */
1a56f8d6
TI
302 /* for sanity check of position buffer */
303 unsigned int period_intr;
1da177e4 304
927fc866
PM
305 unsigned int opened :1;
306 unsigned int running :1;
1da177e4
LT
307};
308
309/* CORB/RIRB */
a98f90fd 310struct azx_rb {
1da177e4
LT
311 u32 *buf; /* CORB/RIRB buffer
312 * Each CORB entry is 4byte, RIRB is 8byte
313 */
314 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
315 /* for RIRB */
316 unsigned short rp, wp; /* read/write pointers */
317 int cmds; /* number of pending requests */
318 u32 res; /* last read value */
319};
320
a98f90fd
TI
321struct azx {
322 struct snd_card *card;
1da177e4
LT
323 struct pci_dev *pci;
324
07e4ca50
TI
325 /* chip type specific */
326 int driver_type;
327 int playback_streams;
328 int playback_index_offset;
329 int capture_streams;
330 int capture_index_offset;
331 int num_streams;
332
1da177e4
LT
333 /* pci resources */
334 unsigned long addr;
335 void __iomem *remap_addr;
336 int irq;
337
338 /* locks */
339 spinlock_t reg_lock;
62932df8 340 struct mutex open_mutex;
1da177e4 341
07e4ca50 342 /* streams (x num_streams) */
a98f90fd 343 struct azx_dev *azx_dev;
1da177e4
LT
344
345 /* PCM */
346 unsigned int pcm_devs;
a98f90fd 347 struct snd_pcm *pcm[AZX_MAX_PCMS];
1da177e4
LT
348
349 /* HD codec */
350 unsigned short codec_mask;
351 struct hda_bus *bus;
352
353 /* CORB/RIRB */
a98f90fd
TI
354 struct azx_rb corb;
355 struct azx_rb rirb;
1da177e4
LT
356
357 /* BDL, CORB/RIRB and position buffers */
358 struct snd_dma_buffer bdl;
359 struct snd_dma_buffer rb;
360 struct snd_dma_buffer posbuf;
c74db86b
TI
361
362 /* flags */
363 int position_fix;
cb53c626 364 unsigned int running :1;
927fc866
PM
365 unsigned int initialized :1;
366 unsigned int single_cmd :1;
367 unsigned int polling_mode :1;
68e7fffc 368 unsigned int msi :1;
43bbb6cc
TI
369
370 /* for debugging */
371 unsigned int last_cmd; /* last issued command (to sync) */
1da177e4
LT
372};
373
07e4ca50
TI
374/* driver types */
375enum {
376 AZX_DRIVER_ICH,
377 AZX_DRIVER_ATI,
778b6e1b 378 AZX_DRIVER_ATIHDMI,
07e4ca50
TI
379 AZX_DRIVER_VIA,
380 AZX_DRIVER_SIS,
381 AZX_DRIVER_ULI,
da3fca21 382 AZX_DRIVER_NVIDIA,
07e4ca50
TI
383};
384
385static char *driver_short_names[] __devinitdata = {
386 [AZX_DRIVER_ICH] = "HDA Intel",
387 [AZX_DRIVER_ATI] = "HDA ATI SB",
778b6e1b 388 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
07e4ca50
TI
389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
da3fca21
V
391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
07e4ca50
TI
393};
394
1da177e4
LT
395/*
396 * macros for easy use
397 */
398#define azx_writel(chip,reg,value) \
399 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
400#define azx_readl(chip,reg) \
401 readl((chip)->remap_addr + ICH6_REG_##reg)
402#define azx_writew(chip,reg,value) \
403 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readw(chip,reg) \
405 readw((chip)->remap_addr + ICH6_REG_##reg)
406#define azx_writeb(chip,reg,value) \
407 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
408#define azx_readb(chip,reg) \
409 readb((chip)->remap_addr + ICH6_REG_##reg)
410
411#define azx_sd_writel(dev,reg,value) \
412 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
413#define azx_sd_readl(dev,reg) \
414 readl((dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_writew(dev,reg,value) \
416 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readw(dev,reg) \
418 readw((dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_writeb(dev,reg,value) \
420 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_readb(dev,reg) \
422 readb((dev)->sd_addr + ICH6_REG_##reg)
423
424/* for pcm support */
a98f90fd 425#define get_azx_dev(substream) (substream->runtime->private_data)
1da177e4
LT
426
427/* Get the upper 32bit of the given dma_addr_t
428 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
429 */
430#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
431
68e7fffc 432static int azx_acquire_irq(struct azx *chip, int do_disconnect);
1da177e4
LT
433
434/*
435 * Interface for HD codec
436 */
437
1da177e4
LT
438/*
439 * CORB / RIRB interface
440 */
a98f90fd 441static int azx_alloc_cmd_io(struct azx *chip)
1da177e4
LT
442{
443 int err;
444
445 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
d01ce99f
TI
446 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
447 snd_dma_pci_data(chip->pci),
1da177e4
LT
448 PAGE_SIZE, &chip->rb);
449 if (err < 0) {
450 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
451 return err;
452 }
453 return 0;
454}
455
a98f90fd 456static void azx_init_cmd_io(struct azx *chip)
1da177e4
LT
457{
458 /* CORB set up */
459 chip->corb.addr = chip->rb.addr;
460 chip->corb.buf = (u32 *)chip->rb.area;
461 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
462 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
463
07e4ca50
TI
464 /* set the corb size to 256 entries (ULI requires explicitly) */
465 azx_writeb(chip, CORBSIZE, 0x02);
1da177e4
LT
466 /* set the corb write pointer to 0 */
467 azx_writew(chip, CORBWP, 0);
468 /* reset the corb hw read pointer */
469 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
470 /* enable corb dma */
471 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
472
473 /* RIRB set up */
474 chip->rirb.addr = chip->rb.addr + 2048;
475 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
476 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
477 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
478
07e4ca50
TI
479 /* set the rirb size to 256 entries (ULI requires explicitly) */
480 azx_writeb(chip, RIRBSIZE, 0x02);
1da177e4
LT
481 /* reset the rirb hw write pointer */
482 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
483 /* set N=1, get RIRB response interrupt for new entry */
484 azx_writew(chip, RINTCNT, 1);
485 /* enable rirb dma and response irq */
1da177e4 486 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
1da177e4
LT
487 chip->rirb.rp = chip->rirb.cmds = 0;
488}
489
a98f90fd 490static void azx_free_cmd_io(struct azx *chip)
1da177e4
LT
491{
492 /* disable ringbuffer DMAs */
493 azx_writeb(chip, RIRBCTL, 0);
494 azx_writeb(chip, CORBCTL, 0);
495}
496
497/* send a command */
43bbb6cc 498static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
1da177e4 499{
a98f90fd 500 struct azx *chip = codec->bus->private_data;
1da177e4 501 unsigned int wp;
1da177e4
LT
502
503 /* add command to corb */
504 wp = azx_readb(chip, CORBWP);
505 wp++;
506 wp %= ICH6_MAX_CORB_ENTRIES;
507
508 spin_lock_irq(&chip->reg_lock);
509 chip->rirb.cmds++;
510 chip->corb.buf[wp] = cpu_to_le32(val);
511 azx_writel(chip, CORBWP, wp);
512 spin_unlock_irq(&chip->reg_lock);
513
514 return 0;
515}
516
517#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
518
519/* retrieve RIRB entry - called from interrupt handler */
a98f90fd 520static void azx_update_rirb(struct azx *chip)
1da177e4
LT
521{
522 unsigned int rp, wp;
523 u32 res, res_ex;
524
525 wp = azx_readb(chip, RIRBWP);
526 if (wp == chip->rirb.wp)
527 return;
528 chip->rirb.wp = wp;
529
530 while (chip->rirb.rp != wp) {
531 chip->rirb.rp++;
532 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
533
534 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
535 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
536 res = le32_to_cpu(chip->rirb.buf[rp]);
537 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
538 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
539 else if (chip->rirb.cmds) {
540 chip->rirb.cmds--;
541 chip->rirb.res = res;
542 }
543 }
544}
545
546/* receive a response */
111d3af5 547static unsigned int azx_rirb_get_response(struct hda_codec *codec)
1da177e4 548{
a98f90fd 549 struct azx *chip = codec->bus->private_data;
5c79b1f8 550 unsigned long timeout;
1da177e4 551
5c79b1f8
TI
552 again:
553 timeout = jiffies + msecs_to_jiffies(1000);
554 do {
e96224ae
TI
555 if (chip->polling_mode) {
556 spin_lock_irq(&chip->reg_lock);
557 azx_update_rirb(chip);
558 spin_unlock_irq(&chip->reg_lock);
559 }
d01ce99f 560 if (!chip->rirb.cmds)
5c79b1f8 561 return chip->rirb.res; /* the last value */
9b1fffdd
IM
562 udelay(10);
563 cond_resched();
5c79b1f8
TI
564 } while (time_after_eq(timeout, jiffies));
565
68e7fffc
TI
566 if (chip->msi) {
567 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
43bbb6cc 568 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
68e7fffc
TI
569 free_irq(chip->irq, chip);
570 chip->irq = -1;
571 pci_disable_msi(chip->pci);
572 chip->msi = 0;
573 if (azx_acquire_irq(chip, 1) < 0)
574 return -1;
575 goto again;
576 }
577
5c79b1f8
TI
578 if (!chip->polling_mode) {
579 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
43bbb6cc
TI
580 "switching to polling mode: last cmd=0x%08x\n",
581 chip->last_cmd);
5c79b1f8
TI
582 chip->polling_mode = 1;
583 goto again;
1da177e4 584 }
5c79b1f8
TI
585
586 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
43bbb6cc
TI
587 "switching to single_cmd mode: last cmd=0x%08x\n",
588 chip->last_cmd);
5c79b1f8
TI
589 chip->rirb.rp = azx_readb(chip, RIRBWP);
590 chip->rirb.cmds = 0;
591 /* switch to single_cmd mode */
592 chip->single_cmd = 1;
593 azx_free_cmd_io(chip);
594 return -1;
1da177e4
LT
595}
596
1da177e4
LT
597/*
598 * Use the single immediate command instead of CORB/RIRB for simplicity
599 *
600 * Note: according to Intel, this is not preferred use. The command was
601 * intended for the BIOS only, and may get confused with unsolicited
602 * responses. So, we shouldn't use it for normal operation from the
603 * driver.
604 * I left the codes, however, for debugging/testing purposes.
605 */
606
1da177e4 607/* send a command */
43bbb6cc 608static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
1da177e4 609{
a98f90fd 610 struct azx *chip = codec->bus->private_data;
1da177e4
LT
611 int timeout = 50;
612
1da177e4
LT
613 while (timeout--) {
614 /* check ICB busy bit */
d01ce99f 615 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
1da177e4 616 /* Clear IRV valid bit */
d01ce99f
TI
617 azx_writew(chip, IRS, azx_readw(chip, IRS) |
618 ICH6_IRS_VALID);
1da177e4 619 azx_writel(chip, IC, val);
d01ce99f
TI
620 azx_writew(chip, IRS, azx_readw(chip, IRS) |
621 ICH6_IRS_BUSY);
1da177e4
LT
622 return 0;
623 }
624 udelay(1);
625 }
d01ce99f
TI
626 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
627 azx_readw(chip, IRS), val);
1da177e4
LT
628 return -EIO;
629}
630
631/* receive a response */
27346166 632static unsigned int azx_single_get_response(struct hda_codec *codec)
1da177e4 633{
a98f90fd 634 struct azx *chip = codec->bus->private_data;
1da177e4
LT
635 int timeout = 50;
636
637 while (timeout--) {
638 /* check IRV busy bit */
639 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
640 return azx_readl(chip, IR);
641 udelay(1);
642 }
d01ce99f
TI
643 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
644 azx_readw(chip, IRS));
1da177e4
LT
645 return (unsigned int)-1;
646}
647
111d3af5
TI
648/*
649 * The below are the main callbacks from hda_codec.
650 *
651 * They are just the skeleton to call sub-callbacks according to the
652 * current setting of chip->single_cmd.
653 */
654
655/* send a command */
656static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
657 int direct, unsigned int verb,
658 unsigned int para)
659{
660 struct azx *chip = codec->bus->private_data;
43bbb6cc
TI
661 u32 val;
662
663 val = (u32)(codec->addr & 0x0f) << 28;
664 val |= (u32)direct << 27;
665 val |= (u32)nid << 20;
666 val |= verb << 8;
667 val |= para;
668 chip->last_cmd = val;
669
111d3af5 670 if (chip->single_cmd)
43bbb6cc 671 return azx_single_send_cmd(codec, val);
111d3af5 672 else
43bbb6cc 673 return azx_corb_send_cmd(codec, val);
111d3af5
TI
674}
675
676/* get a response */
677static unsigned int azx_get_response(struct hda_codec *codec)
678{
679 struct azx *chip = codec->bus->private_data;
680 if (chip->single_cmd)
681 return azx_single_get_response(codec);
682 else
683 return azx_rirb_get_response(codec);
684}
685
cb53c626
TI
686#ifdef CONFIG_SND_HDA_POWER_SAVE
687static void azx_power_notify(struct hda_codec *codec);
688#endif
111d3af5 689
1da177e4 690/* reset codec link */
a98f90fd 691static int azx_reset(struct azx *chip)
1da177e4
LT
692{
693 int count;
694
e8a7f136
DT
695 /* clear STATESTS */
696 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
697
1da177e4
LT
698 /* reset controller */
699 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
700
701 count = 50;
702 while (azx_readb(chip, GCTL) && --count)
703 msleep(1);
704
705 /* delay for >= 100us for codec PLL to settle per spec
706 * Rev 0.9 section 5.5.1
707 */
708 msleep(1);
709
710 /* Bring controller out of reset */
711 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
712
713 count = 50;
927fc866 714 while (!azx_readb(chip, GCTL) && --count)
1da177e4
LT
715 msleep(1);
716
927fc866 717 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
1da177e4
LT
718 msleep(1);
719
720 /* check to see if controller is ready */
927fc866 721 if (!azx_readb(chip, GCTL)) {
1da177e4
LT
722 snd_printd("azx_reset: controller not ready!\n");
723 return -EBUSY;
724 }
725
41e2fce4
M
726 /* Accept unsolicited responses */
727 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
728
1da177e4 729 /* detect codecs */
927fc866 730 if (!chip->codec_mask) {
1da177e4
LT
731 chip->codec_mask = azx_readw(chip, STATESTS);
732 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
733 }
734
735 return 0;
736}
737
738
739/*
740 * Lowlevel interface
741 */
742
743/* enable interrupts */
a98f90fd 744static void azx_int_enable(struct azx *chip)
1da177e4
LT
745{
746 /* enable controller CIE and GIE */
747 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
748 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
749}
750
751/* disable interrupts */
a98f90fd 752static void azx_int_disable(struct azx *chip)
1da177e4
LT
753{
754 int i;
755
756 /* disable interrupts in stream descriptor */
07e4ca50 757 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 758 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
759 azx_sd_writeb(azx_dev, SD_CTL,
760 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
761 }
762
763 /* disable SIE for all streams */
764 azx_writeb(chip, INTCTL, 0);
765
766 /* disable controller CIE and GIE */
767 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
768 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
769}
770
771/* clear interrupts */
a98f90fd 772static void azx_int_clear(struct azx *chip)
1da177e4
LT
773{
774 int i;
775
776 /* clear stream status */
07e4ca50 777 for (i = 0; i < chip->num_streams; i++) {
a98f90fd 778 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
779 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
780 }
781
782 /* clear STATESTS */
783 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
784
785 /* clear rirb status */
786 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
787
788 /* clear int status */
789 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
790}
791
792/* start a stream */
a98f90fd 793static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
794{
795 /* enable SIE */
796 azx_writeb(chip, INTCTL,
797 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
798 /* set DMA start and interrupt mask */
799 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
800 SD_CTL_DMA_START | SD_INT_MASK);
801}
802
803/* stop a stream */
a98f90fd 804static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
805{
806 /* stop DMA */
807 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
808 ~(SD_CTL_DMA_START | SD_INT_MASK));
809 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
810 /* disable SIE */
811 azx_writeb(chip, INTCTL,
812 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
813}
814
815
816/*
cb53c626 817 * reset and start the controller registers
1da177e4 818 */
a98f90fd 819static void azx_init_chip(struct azx *chip)
1da177e4 820{
cb53c626
TI
821 if (chip->initialized)
822 return;
1da177e4
LT
823
824 /* reset controller */
825 azx_reset(chip);
826
827 /* initialize interrupts */
828 azx_int_clear(chip);
829 azx_int_enable(chip);
830
831 /* initialize the codec command I/O */
927fc866 832 if (!chip->single_cmd)
27346166 833 azx_init_cmd_io(chip);
1da177e4 834
0be3b5d3
TI
835 /* program the position buffer */
836 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
837 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
f5d40b30 838
cb53c626
TI
839 chip->initialized = 1;
840}
841
842/*
843 * initialize the PCI registers
844 */
845/* update bits in a PCI register byte */
846static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
847 unsigned char mask, unsigned char val)
848{
849 unsigned char data;
850
851 pci_read_config_byte(pci, reg, &data);
852 data &= ~mask;
853 data |= (val & mask);
854 pci_write_config_byte(pci, reg, data);
855}
856
857static void azx_init_pci(struct azx *chip)
858{
859 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
860 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
861 * Ensuring these bits are 0 clears playback static on some HD Audio
862 * codecs
863 */
864 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
865
da3fca21
V
866 switch (chip->driver_type) {
867 case AZX_DRIVER_ATI:
868 /* For ATI SB450 azalia HD audio, we need to enable snoop */
cb53c626
TI
869 update_pci_byte(chip->pci,
870 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
871 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
da3fca21
V
872 break;
873 case AZX_DRIVER_NVIDIA:
874 /* For NVIDIA HDA, enable snoop */
cb53c626
TI
875 update_pci_byte(chip->pci,
876 NVIDIA_HDA_TRANSREG_ADDR,
877 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
da3fca21
V
878 break;
879 }
1da177e4
LT
880}
881
882
883/*
884 * interrupt handler
885 */
7d12e780 886static irqreturn_t azx_interrupt(int irq, void *dev_id)
1da177e4 887{
a98f90fd
TI
888 struct azx *chip = dev_id;
889 struct azx_dev *azx_dev;
1da177e4
LT
890 u32 status;
891 int i;
892
893 spin_lock(&chip->reg_lock);
894
895 status = azx_readl(chip, INTSTS);
896 if (status == 0) {
897 spin_unlock(&chip->reg_lock);
898 return IRQ_NONE;
899 }
900
07e4ca50 901 for (i = 0; i < chip->num_streams; i++) {
1da177e4
LT
902 azx_dev = &chip->azx_dev[i];
903 if (status & azx_dev->sd_int_sta_mask) {
904 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
905 if (azx_dev->substream && azx_dev->running) {
1a56f8d6 906 azx_dev->period_intr++;
1da177e4
LT
907 spin_unlock(&chip->reg_lock);
908 snd_pcm_period_elapsed(azx_dev->substream);
909 spin_lock(&chip->reg_lock);
910 }
911 }
912 }
913
914 /* clear rirb int */
915 status = azx_readb(chip, RIRBSTS);
916 if (status & RIRB_INT_MASK) {
d01ce99f 917 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
1da177e4
LT
918 azx_update_rirb(chip);
919 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
920 }
921
922#if 0
923 /* clear state status int */
924 if (azx_readb(chip, STATESTS) & 0x04)
925 azx_writeb(chip, STATESTS, 0x04);
926#endif
927 spin_unlock(&chip->reg_lock);
928
929 return IRQ_HANDLED;
930}
931
932
933/*
934 * set up BDL entries
935 */
a98f90fd 936static void azx_setup_periods(struct azx_dev *azx_dev)
1da177e4
LT
937{
938 u32 *bdl = azx_dev->bdl;
939 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
940 int idx;
941
942 /* reset BDL address */
943 azx_sd_writel(azx_dev, SD_BDLPL, 0);
944 azx_sd_writel(azx_dev, SD_BDLPU, 0);
945
946 /* program the initial BDL entries */
947 for (idx = 0; idx < azx_dev->frags; idx++) {
948 unsigned int off = idx << 2; /* 4 dword step */
949 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
950 /* program the address field of the BDL entry */
951 bdl[off] = cpu_to_le32((u32)addr);
952 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
953
954 /* program the size field of the BDL entry */
955 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
956
957 /* program the IOC to enable interrupt when buffer completes */
958 bdl[off+3] = cpu_to_le32(0x01);
959 }
960}
961
962/*
963 * set up the SD for streaming
964 */
a98f90fd 965static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1da177e4
LT
966{
967 unsigned char val;
968 int timeout;
969
970 /* make sure the run bit is zero for SD */
d01ce99f
TI
971 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
972 ~SD_CTL_DMA_START);
1da177e4 973 /* reset stream */
d01ce99f
TI
974 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
975 SD_CTL_STREAM_RESET);
1da177e4
LT
976 udelay(3);
977 timeout = 300;
978 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
979 --timeout)
980 ;
981 val &= ~SD_CTL_STREAM_RESET;
982 azx_sd_writeb(azx_dev, SD_CTL, val);
983 udelay(3);
984
985 timeout = 300;
986 /* waiting for hardware to report that the stream is out of reset */
987 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
988 --timeout)
989 ;
990
991 /* program the stream_tag */
992 azx_sd_writel(azx_dev, SD_CTL,
d01ce99f 993 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
1da177e4
LT
994 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
995
996 /* program the length of samples in cyclic buffer */
997 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
998
999 /* program the stream format */
1000 /* this value needs to be the same as the one programmed */
1001 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1002
1003 /* program the stream LVI (last valid index) of the BDL */
1004 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1005
1006 /* program the BDL address */
1007 /* lower BDL address */
1008 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1009 /* upper BDL address */
1010 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1011
0be3b5d3 1012 /* enable the position buffer */
d01ce99f
TI
1013 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1014 azx_writel(chip, DPLBASE,
1015 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
c74db86b 1016
1da177e4 1017 /* set the interrupt enable bits in the descriptor control register */
d01ce99f
TI
1018 azx_sd_writel(azx_dev, SD_CTL,
1019 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
1da177e4
LT
1020
1021 return 0;
1022}
1023
1024
1025/*
1026 * Codec initialization
1027 */
1028
a9995a35
TI
1029static unsigned int azx_max_codecs[] __devinitdata = {
1030 [AZX_DRIVER_ICH] = 3,
1031 [AZX_DRIVER_ATI] = 4,
1032 [AZX_DRIVER_ATIHDMI] = 4,
1033 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1034 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1035 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1036 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1037};
1038
5aba4f8e
TI
1039static int __devinit azx_codec_create(struct azx *chip, const char *model,
1040 unsigned int codec_probe_mask)
1da177e4
LT
1041{
1042 struct hda_bus_template bus_temp;
bccad14e 1043 int c, codecs, audio_codecs, err;
1da177e4
LT
1044
1045 memset(&bus_temp, 0, sizeof(bus_temp));
1046 bus_temp.private_data = chip;
1047 bus_temp.modelname = model;
1048 bus_temp.pci = chip->pci;
111d3af5
TI
1049 bus_temp.ops.command = azx_send_cmd;
1050 bus_temp.ops.get_response = azx_get_response;
cb53c626
TI
1051#ifdef CONFIG_SND_HDA_POWER_SAVE
1052 bus_temp.ops.pm_notify = azx_power_notify;
1053#endif
1da177e4 1054
d01ce99f
TI
1055 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1056 if (err < 0)
1da177e4
LT
1057 return err;
1058
bccad14e 1059 codecs = audio_codecs = 0;
19a982b6 1060 for (c = 0; c < AZX_MAX_CODECS; c++) {
5aba4f8e 1061 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
bccad14e
TI
1062 struct hda_codec *codec;
1063 err = snd_hda_codec_new(chip->bus, c, &codec);
1da177e4
LT
1064 if (err < 0)
1065 continue;
1066 codecs++;
bccad14e
TI
1067 if (codec->afg)
1068 audio_codecs++;
1da177e4
LT
1069 }
1070 }
bccad14e 1071 if (!audio_codecs) {
19a982b6
TI
1072 /* probe additional slots if no codec is found */
1073 for (; c < azx_max_codecs[chip->driver_type]; c++) {
5aba4f8e 1074 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
19a982b6
TI
1075 err = snd_hda_codec_new(chip->bus, c, NULL);
1076 if (err < 0)
1077 continue;
1078 codecs++;
1079 }
1080 }
1081 }
1082 if (!codecs) {
1da177e4
LT
1083 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1084 return -ENXIO;
1085 }
1086
1087 return 0;
1088}
1089
1090
1091/*
1092 * PCM support
1093 */
1094
1095/* assign a stream for the PCM */
a98f90fd 1096static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
1da177e4 1097{
07e4ca50
TI
1098 int dev, i, nums;
1099 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1100 dev = chip->playback_index_offset;
1101 nums = chip->playback_streams;
1102 } else {
1103 dev = chip->capture_index_offset;
1104 nums = chip->capture_streams;
1105 }
1106 for (i = 0; i < nums; i++, dev++)
d01ce99f 1107 if (!chip->azx_dev[dev].opened) {
1da177e4
LT
1108 chip->azx_dev[dev].opened = 1;
1109 return &chip->azx_dev[dev];
1110 }
1111 return NULL;
1112}
1113
1114/* release the assigned stream */
a98f90fd 1115static inline void azx_release_device(struct azx_dev *azx_dev)
1da177e4
LT
1116{
1117 azx_dev->opened = 0;
1118}
1119
a98f90fd 1120static struct snd_pcm_hardware azx_pcm_hw = {
d01ce99f
TI
1121 .info = (SNDRV_PCM_INFO_MMAP |
1122 SNDRV_PCM_INFO_INTERLEAVED |
1da177e4
LT
1123 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1124 SNDRV_PCM_INFO_MMAP_VALID |
927fc866
PM
1125 /* No full-resume yet implemented */
1126 /* SNDRV_PCM_INFO_RESUME |*/
1127 SNDRV_PCM_INFO_PAUSE),
1da177e4
LT
1128 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1129 .rates = SNDRV_PCM_RATE_48000,
1130 .rate_min = 48000,
1131 .rate_max = 48000,
1132 .channels_min = 2,
1133 .channels_max = 2,
1134 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1135 .period_bytes_min = 128,
1136 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1137 .periods_min = 2,
1138 .periods_max = AZX_MAX_FRAG,
1139 .fifo_size = 0,
1140};
1141
1142struct azx_pcm {
a98f90fd 1143 struct azx *chip;
1da177e4
LT
1144 struct hda_codec *codec;
1145 struct hda_pcm_stream *hinfo[2];
1146};
1147
a98f90fd 1148static int azx_pcm_open(struct snd_pcm_substream *substream)
1da177e4
LT
1149{
1150 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1151 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1152 struct azx *chip = apcm->chip;
1153 struct azx_dev *azx_dev;
1154 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1155 unsigned long flags;
1156 int err;
1157
62932df8 1158 mutex_lock(&chip->open_mutex);
1da177e4
LT
1159 azx_dev = azx_assign_device(chip, substream->stream);
1160 if (azx_dev == NULL) {
62932df8 1161 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1162 return -EBUSY;
1163 }
1164 runtime->hw = azx_pcm_hw;
1165 runtime->hw.channels_min = hinfo->channels_min;
1166 runtime->hw.channels_max = hinfo->channels_max;
1167 runtime->hw.formats = hinfo->formats;
1168 runtime->hw.rates = hinfo->rates;
1169 snd_pcm_limit_hw_rates(runtime);
1170 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
5f1545bc
JD
1171 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1172 128);
1173 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1174 128);
cb53c626 1175 snd_hda_power_up(apcm->codec);
d01ce99f
TI
1176 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1177 if (err < 0) {
1da177e4 1178 azx_release_device(azx_dev);
cb53c626 1179 snd_hda_power_down(apcm->codec);
62932df8 1180 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1181 return err;
1182 }
1183 spin_lock_irqsave(&chip->reg_lock, flags);
1184 azx_dev->substream = substream;
1185 azx_dev->running = 0;
1186 spin_unlock_irqrestore(&chip->reg_lock, flags);
1187
1188 runtime->private_data = azx_dev;
62932df8 1189 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1190 return 0;
1191}
1192
a98f90fd 1193static int azx_pcm_close(struct snd_pcm_substream *substream)
1da177e4
LT
1194{
1195 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1196 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd
TI
1197 struct azx *chip = apcm->chip;
1198 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1199 unsigned long flags;
1200
62932df8 1201 mutex_lock(&chip->open_mutex);
1da177e4
LT
1202 spin_lock_irqsave(&chip->reg_lock, flags);
1203 azx_dev->substream = NULL;
1204 azx_dev->running = 0;
1205 spin_unlock_irqrestore(&chip->reg_lock, flags);
1206 azx_release_device(azx_dev);
1207 hinfo->ops.close(hinfo, apcm->codec, substream);
cb53c626 1208 snd_hda_power_down(apcm->codec);
62932df8 1209 mutex_unlock(&chip->open_mutex);
1da177e4
LT
1210 return 0;
1211}
1212
d01ce99f
TI
1213static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1214 struct snd_pcm_hw_params *hw_params)
1da177e4 1215{
d01ce99f
TI
1216 return snd_pcm_lib_malloc_pages(substream,
1217 params_buffer_bytes(hw_params));
1da177e4
LT
1218}
1219
a98f90fd 1220static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
1da177e4
LT
1221{
1222 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd 1223 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1224 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1225
1226 /* reset BDL address */
1227 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1228 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1229 azx_sd_writel(azx_dev, SD_CTL, 0);
1230
1231 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1232
1233 return snd_pcm_lib_free_pages(substream);
1234}
1235
a98f90fd 1236static int azx_pcm_prepare(struct snd_pcm_substream *substream)
1da177e4
LT
1237{
1238 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1239 struct azx *chip = apcm->chip;
1240 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4 1241 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
a98f90fd 1242 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1243
1244 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1245 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1246 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1247 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1248 runtime->channels,
1249 runtime->format,
1250 hinfo->maxbps);
d01ce99f
TI
1251 if (!azx_dev->format_val) {
1252 snd_printk(KERN_ERR SFX
1253 "invalid format_val, rate=%d, ch=%d, format=%d\n",
1da177e4
LT
1254 runtime->rate, runtime->channels, runtime->format);
1255 return -EINVAL;
1256 }
1257
d01ce99f
TI
1258 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1259 "format=0x%x\n",
1da177e4
LT
1260 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1261 azx_setup_periods(azx_dev);
1262 azx_setup_controller(chip, azx_dev);
1263 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1264 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1265 else
1266 azx_dev->fifo_size = 0;
1267
1268 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1269 azx_dev->format_val, substream);
1270}
1271
a98f90fd 1272static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
1da177e4
LT
1273{
1274 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1275 struct azx_dev *azx_dev = get_azx_dev(substream);
1276 struct azx *chip = apcm->chip;
1da177e4
LT
1277 int err = 0;
1278
1279 spin_lock(&chip->reg_lock);
1280 switch (cmd) {
1281 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1282 case SNDRV_PCM_TRIGGER_RESUME:
1283 case SNDRV_PCM_TRIGGER_START:
1284 azx_stream_start(chip, azx_dev);
1285 azx_dev->running = 1;
1286 break;
1287 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
47123197 1288 case SNDRV_PCM_TRIGGER_SUSPEND:
1da177e4
LT
1289 case SNDRV_PCM_TRIGGER_STOP:
1290 azx_stream_stop(chip, azx_dev);
1291 azx_dev->running = 0;
1292 break;
1293 default:
1294 err = -EINVAL;
1295 }
1296 spin_unlock(&chip->reg_lock);
1297 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
47123197 1298 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
1da177e4
LT
1299 cmd == SNDRV_PCM_TRIGGER_STOP) {
1300 int timeout = 5000;
d01ce99f
TI
1301 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1302 --timeout)
1da177e4
LT
1303 ;
1304 }
1305 return err;
1306}
1307
a98f90fd 1308static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1da177e4 1309{
c74db86b 1310 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
a98f90fd
TI
1311 struct azx *chip = apcm->chip;
1312 struct azx_dev *azx_dev = get_azx_dev(substream);
1da177e4
LT
1313 unsigned int pos;
1314
1a56f8d6
TI
1315 if (chip->position_fix == POS_FIX_POSBUF ||
1316 chip->position_fix == POS_FIX_AUTO) {
c74db86b 1317 /* use the position buffer */
929861c6 1318 pos = le32_to_cpu(*azx_dev->posbuf);
1a56f8d6 1319 if (chip->position_fix == POS_FIX_AUTO &&
d01ce99f 1320 azx_dev->period_intr == 1 && !pos) {
1a56f8d6
TI
1321 printk(KERN_WARNING
1322 "hda-intel: Invalid position buffer, "
1323 "using LPIB read method instead.\n");
1324 chip->position_fix = POS_FIX_NONE;
1325 goto read_lpib;
1326 }
c74db86b 1327 } else {
1a56f8d6 1328 read_lpib:
c74db86b
TI
1329 /* read LPIB */
1330 pos = azx_sd_readl(azx_dev, SD_LPIB);
1331 if (chip->position_fix == POS_FIX_FIFO)
1332 pos += azx_dev->fifo_size;
1333 }
1da177e4
LT
1334 if (pos >= azx_dev->bufsize)
1335 pos = 0;
1336 return bytes_to_frames(substream->runtime, pos);
1337}
1338
a98f90fd 1339static struct snd_pcm_ops azx_pcm_ops = {
1da177e4
LT
1340 .open = azx_pcm_open,
1341 .close = azx_pcm_close,
1342 .ioctl = snd_pcm_lib_ioctl,
1343 .hw_params = azx_pcm_hw_params,
1344 .hw_free = azx_pcm_hw_free,
1345 .prepare = azx_pcm_prepare,
1346 .trigger = azx_pcm_trigger,
1347 .pointer = azx_pcm_pointer,
1348};
1349
a98f90fd 1350static void azx_pcm_free(struct snd_pcm *pcm)
1da177e4
LT
1351{
1352 kfree(pcm->private_data);
1353}
1354
a98f90fd 1355static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
1da177e4
LT
1356 struct hda_pcm *cpcm, int pcm_dev)
1357{
1358 int err;
a98f90fd 1359 struct snd_pcm *pcm;
1da177e4
LT
1360 struct azx_pcm *apcm;
1361
e08a007d
TI
1362 /* if no substreams are defined for both playback and capture,
1363 * it's just a placeholder. ignore it.
1364 */
1365 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1366 return 0;
1367
1da177e4
LT
1368 snd_assert(cpcm->name, return -EINVAL);
1369
1370 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
d01ce99f
TI
1371 cpcm->stream[0].substreams,
1372 cpcm->stream[1].substreams,
1da177e4
LT
1373 &pcm);
1374 if (err < 0)
1375 return err;
1376 strcpy(pcm->name, cpcm->name);
1377 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1378 if (apcm == NULL)
1379 return -ENOMEM;
1380 apcm->chip = chip;
1381 apcm->codec = codec;
1382 apcm->hinfo[0] = &cpcm->stream[0];
1383 apcm->hinfo[1] = &cpcm->stream[1];
1384 pcm->private_data = apcm;
1385 pcm->private_free = azx_pcm_free;
1386 if (cpcm->stream[0].substreams)
1387 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1388 if (cpcm->stream[1].substreams)
1389 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1390 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1391 snd_dma_pci_data(chip->pci),
b66b3cfe 1392 1024 * 64, 1024 * 1024);
1da177e4 1393 chip->pcm[pcm_dev] = pcm;
e08a007d
TI
1394 if (chip->pcm_devs < pcm_dev + 1)
1395 chip->pcm_devs = pcm_dev + 1;
1da177e4
LT
1396
1397 return 0;
1398}
1399
a98f90fd 1400static int __devinit azx_pcm_create(struct azx *chip)
1da177e4 1401{
1da177e4
LT
1402 struct hda_codec *codec;
1403 int c, err;
1404 int pcm_dev;
1405
d01ce99f
TI
1406 err = snd_hda_build_pcms(chip->bus);
1407 if (err < 0)
1da177e4
LT
1408 return err;
1409
ec9e1c5c 1410 /* create audio PCMs */
1da177e4 1411 pcm_dev = 0;
33206e86 1412 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1da177e4 1413 for (c = 0; c < codec->num_pcms; c++) {
ec9e1c5c
TI
1414 if (codec->pcm_info[c].is_modem)
1415 continue; /* create later */
1416 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
d01ce99f
TI
1417 snd_printk(KERN_ERR SFX
1418 "Too many audio PCMs\n");
ec9e1c5c
TI
1419 return -EINVAL;
1420 }
d01ce99f
TI
1421 err = create_codec_pcm(chip, codec,
1422 &codec->pcm_info[c], pcm_dev);
ec9e1c5c
TI
1423 if (err < 0)
1424 return err;
1425 pcm_dev++;
1426 }
1427 }
1428
1429 /* create modem PCMs */
1430 pcm_dev = AZX_MAX_AUDIO_PCMS;
33206e86 1431 list_for_each_entry(codec, &chip->bus->codec_list, list) {
ec9e1c5c 1432 for (c = 0; c < codec->num_pcms; c++) {
d01ce99f 1433 if (!codec->pcm_info[c].is_modem)
ec9e1c5c 1434 continue; /* already created */
a28f1cda 1435 if (pcm_dev >= AZX_MAX_PCMS) {
d01ce99f
TI
1436 snd_printk(KERN_ERR SFX
1437 "Too many modem PCMs\n");
1da177e4
LT
1438 return -EINVAL;
1439 }
d01ce99f
TI
1440 err = create_codec_pcm(chip, codec,
1441 &codec->pcm_info[c], pcm_dev);
1da177e4
LT
1442 if (err < 0)
1443 return err;
6632d198 1444 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
1da177e4
LT
1445 pcm_dev++;
1446 }
1447 }
1448 return 0;
1449}
1450
1451/*
1452 * mixer creation - all stuff is implemented in hda module
1453 */
a98f90fd 1454static int __devinit azx_mixer_create(struct azx *chip)
1da177e4
LT
1455{
1456 return snd_hda_build_controls(chip->bus);
1457}
1458
1459
1460/*
1461 * initialize SD streams
1462 */
a98f90fd 1463static int __devinit azx_init_stream(struct azx *chip)
1da177e4
LT
1464{
1465 int i;
1466
1467 /* initialize each stream (aka device)
d01ce99f
TI
1468 * assign the starting bdl address to each stream (device)
1469 * and initialize
1da177e4 1470 */
07e4ca50 1471 for (i = 0; i < chip->num_streams; i++) {
1da177e4 1472 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
a98f90fd 1473 struct azx_dev *azx_dev = &chip->azx_dev[i];
1da177e4
LT
1474 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1475 azx_dev->bdl_addr = chip->bdl.addr + off;
929861c6 1476 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
1da177e4
LT
1477 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1478 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1479 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1480 azx_dev->sd_int_sta_mask = 1 << i;
1481 /* stream tag: must be non-zero and unique */
1482 azx_dev->index = i;
1483 azx_dev->stream_tag = i + 1;
1484 }
1485
1486 return 0;
1487}
1488
68e7fffc
TI
1489static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1490{
437a5a46
TI
1491 if (request_irq(chip->pci->irq, azx_interrupt,
1492 chip->msi ? 0 : IRQF_SHARED,
68e7fffc
TI
1493 "HDA Intel", chip)) {
1494 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1495 "disabling device\n", chip->pci->irq);
1496 if (do_disconnect)
1497 snd_card_disconnect(chip->card);
1498 return -1;
1499 }
1500 chip->irq = chip->pci->irq;
69e13418 1501 pci_intx(chip->pci, !chip->msi);
68e7fffc
TI
1502 return 0;
1503}
1504
1da177e4 1505
cb53c626
TI
1506static void azx_stop_chip(struct azx *chip)
1507{
95e99fda 1508 if (!chip->initialized)
cb53c626
TI
1509 return;
1510
1511 /* disable interrupts */
1512 azx_int_disable(chip);
1513 azx_int_clear(chip);
1514
1515 /* disable CORB/RIRB */
1516 azx_free_cmd_io(chip);
1517
1518 /* disable position buffer */
1519 azx_writel(chip, DPLBASE, 0);
1520 azx_writel(chip, DPUBASE, 0);
1521
1522 chip->initialized = 0;
1523}
1524
1525#ifdef CONFIG_SND_HDA_POWER_SAVE
1526/* power-up/down the controller */
1527static void azx_power_notify(struct hda_codec *codec)
1528{
1529 struct azx *chip = codec->bus->private_data;
1530 struct hda_codec *c;
1531 int power_on = 0;
1532
1533 list_for_each_entry(c, &codec->bus->codec_list, list) {
1534 if (c->power_on) {
1535 power_on = 1;
1536 break;
1537 }
1538 }
1539 if (power_on)
1540 azx_init_chip(chip);
dee1b66c 1541 else if (chip->running && power_save_controller)
cb53c626 1542 azx_stop_chip(chip);
cb53c626
TI
1543}
1544#endif /* CONFIG_SND_HDA_POWER_SAVE */
1545
1da177e4
LT
1546#ifdef CONFIG_PM
1547/*
1548 * power management
1549 */
421a1252 1550static int azx_suspend(struct pci_dev *pci, pm_message_t state)
1da177e4 1551{
421a1252
TI
1552 struct snd_card *card = pci_get_drvdata(pci);
1553 struct azx *chip = card->private_data;
1da177e4
LT
1554 int i;
1555
421a1252 1556 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1da177e4 1557 for (i = 0; i < chip->pcm_devs; i++)
421a1252 1558 snd_pcm_suspend_all(chip->pcm[i]);
0b7a2e9c
TI
1559 if (chip->initialized)
1560 snd_hda_suspend(chip->bus, state);
cb53c626 1561 azx_stop_chip(chip);
30b35399
TI
1562 if (chip->irq >= 0) {
1563 synchronize_irq(chip->irq);
43001c95 1564 free_irq(chip->irq, chip);
30b35399
TI
1565 chip->irq = -1;
1566 }
68e7fffc 1567 if (chip->msi)
43001c95 1568 pci_disable_msi(chip->pci);
421a1252
TI
1569 pci_disable_device(pci);
1570 pci_save_state(pci);
30b35399 1571 pci_set_power_state(pci, pci_choose_state(pci, state));
1da177e4
LT
1572 return 0;
1573}
1574
421a1252 1575static int azx_resume(struct pci_dev *pci)
1da177e4 1576{
421a1252
TI
1577 struct snd_card *card = pci_get_drvdata(pci);
1578 struct azx *chip = card->private_data;
1da177e4 1579
30b35399 1580 pci_set_power_state(pci, PCI_D0);
421a1252 1581 pci_restore_state(pci);
30b35399
TI
1582 if (pci_enable_device(pci) < 0) {
1583 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1584 "disabling device\n");
1585 snd_card_disconnect(card);
1586 return -EIO;
1587 }
1588 pci_set_master(pci);
68e7fffc
TI
1589 if (chip->msi)
1590 if (pci_enable_msi(pci) < 0)
1591 chip->msi = 0;
1592 if (azx_acquire_irq(chip, 1) < 0)
30b35399 1593 return -EIO;
cb53c626 1594 azx_init_pci(chip);
d804ad92
ML
1595
1596 if (snd_hda_codecs_inuse(chip->bus))
1597 azx_init_chip(chip);
1598
1da177e4 1599 snd_hda_resume(chip->bus);
421a1252 1600 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1da177e4
LT
1601 return 0;
1602}
1603#endif /* CONFIG_PM */
1604
1605
1606/*
1607 * destructor
1608 */
a98f90fd 1609static int azx_free(struct azx *chip)
1da177e4 1610{
ce43fbae 1611 if (chip->initialized) {
1da177e4 1612 int i;
07e4ca50 1613 for (i = 0; i < chip->num_streams; i++)
1da177e4 1614 azx_stream_stop(chip, &chip->azx_dev[i]);
cb53c626 1615 azx_stop_chip(chip);
1da177e4
LT
1616 }
1617
7376d013 1618 if (chip->irq >= 0) {
30b35399 1619 synchronize_irq(chip->irq);
1da177e4 1620 free_irq(chip->irq, (void*)chip);
7376d013 1621 }
68e7fffc 1622 if (chip->msi)
30b35399 1623 pci_disable_msi(chip->pci);
f079c25a
TI
1624 if (chip->remap_addr)
1625 iounmap(chip->remap_addr);
1da177e4
LT
1626
1627 if (chip->bdl.area)
1628 snd_dma_free_pages(&chip->bdl);
1629 if (chip->rb.area)
1630 snd_dma_free_pages(&chip->rb);
1da177e4
LT
1631 if (chip->posbuf.area)
1632 snd_dma_free_pages(&chip->posbuf);
1da177e4
LT
1633 pci_release_regions(chip->pci);
1634 pci_disable_device(chip->pci);
07e4ca50 1635 kfree(chip->azx_dev);
1da177e4
LT
1636 kfree(chip);
1637
1638 return 0;
1639}
1640
a98f90fd 1641static int azx_dev_free(struct snd_device *device)
1da177e4
LT
1642{
1643 return azx_free(device->device_data);
1644}
1645
3372a153
TI
1646/*
1647 * white/black-listing for position_fix
1648 */
623ec047 1649static struct snd_pci_quirk position_fix_list[] __devinitdata = {
3372a153 1650 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
0cb65f22 1651 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
3372a153
TI
1652 {}
1653};
1654
1655static int __devinit check_position_fix(struct azx *chip, int fix)
1656{
1657 const struct snd_pci_quirk *q;
1658
1659 if (fix == POS_FIX_AUTO) {
1660 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1661 if (q) {
669ba27a 1662 printk(KERN_INFO
3372a153
TI
1663 "hda_intel: position_fix set to %d "
1664 "for device %04x:%04x\n",
1665 q->value, q->subvendor, q->subdevice);
1666 return q->value;
1667 }
1668 }
1669 return fix;
1670}
1671
669ba27a
TI
1672/*
1673 * black-lists for probe_mask
1674 */
1675static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1676 /* Thinkpad often breaks the controller communication when accessing
1677 * to the non-working (or non-existing) modem codec slot.
1678 */
1679 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1680 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1681 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1682 {}
1683};
1684
5aba4f8e 1685static void __devinit check_probe_mask(struct azx *chip, int dev)
669ba27a
TI
1686{
1687 const struct snd_pci_quirk *q;
1688
5aba4f8e 1689 if (probe_mask[dev] == -1) {
669ba27a
TI
1690 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1691 if (q) {
1692 printk(KERN_INFO
1693 "hda_intel: probe_mask set to 0x%x "
1694 "for device %04x:%04x\n",
1695 q->value, q->subvendor, q->subdevice);
5aba4f8e 1696 probe_mask[dev] = q->value;
669ba27a
TI
1697 }
1698 }
1699}
1700
1701
1da177e4
LT
1702/*
1703 * constructor
1704 */
a98f90fd 1705static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
5aba4f8e 1706 int dev, int driver_type,
a98f90fd 1707 struct azx **rchip)
1da177e4 1708{
a98f90fd 1709 struct azx *chip;
927fc866 1710 int err;
a98f90fd 1711 static struct snd_device_ops ops = {
1da177e4
LT
1712 .dev_free = azx_dev_free,
1713 };
1714
1715 *rchip = NULL;
1716
927fc866
PM
1717 err = pci_enable_device(pci);
1718 if (err < 0)
1da177e4
LT
1719 return err;
1720
e560d8d8 1721 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
927fc866 1722 if (!chip) {
1da177e4
LT
1723 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1724 pci_disable_device(pci);
1725 return -ENOMEM;
1726 }
1727
1728 spin_lock_init(&chip->reg_lock);
62932df8 1729 mutex_init(&chip->open_mutex);
1da177e4
LT
1730 chip->card = card;
1731 chip->pci = pci;
1732 chip->irq = -1;
07e4ca50 1733 chip->driver_type = driver_type;
134a11f0 1734 chip->msi = enable_msi;
1da177e4 1735
5aba4f8e
TI
1736 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1737 check_probe_mask(chip, dev);
3372a153 1738
27346166 1739 chip->single_cmd = single_cmd;
c74db86b 1740
07e4ca50
TI
1741#if BITS_PER_LONG != 64
1742 /* Fix up base address on ULI M5461 */
1743 if (chip->driver_type == AZX_DRIVER_ULI) {
1744 u16 tmp3;
1745 pci_read_config_word(pci, 0x40, &tmp3);
1746 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1747 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1748 }
1749#endif
1750
927fc866
PM
1751 err = pci_request_regions(pci, "ICH HD audio");
1752 if (err < 0) {
1da177e4
LT
1753 kfree(chip);
1754 pci_disable_device(pci);
1755 return err;
1756 }
1757
927fc866 1758 chip->addr = pci_resource_start(pci, 0);
1da177e4
LT
1759 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1760 if (chip->remap_addr == NULL) {
1761 snd_printk(KERN_ERR SFX "ioremap error\n");
1762 err = -ENXIO;
1763 goto errout;
1764 }
1765
68e7fffc
TI
1766 if (chip->msi)
1767 if (pci_enable_msi(pci) < 0)
1768 chip->msi = 0;
7376d013 1769
68e7fffc 1770 if (azx_acquire_irq(chip, 0) < 0) {
1da177e4
LT
1771 err = -EBUSY;
1772 goto errout;
1773 }
1da177e4
LT
1774
1775 pci_set_master(pci);
1776 synchronize_irq(chip->irq);
1777
07e4ca50
TI
1778 switch (chip->driver_type) {
1779 case AZX_DRIVER_ULI:
1780 chip->playback_streams = ULI_NUM_PLAYBACK;
1781 chip->capture_streams = ULI_NUM_CAPTURE;
1782 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1783 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1784 break;
778b6e1b
FK
1785 case AZX_DRIVER_ATIHDMI:
1786 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1787 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1788 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1789 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1790 break;
07e4ca50
TI
1791 default:
1792 chip->playback_streams = ICH6_NUM_PLAYBACK;
1793 chip->capture_streams = ICH6_NUM_CAPTURE;
1794 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1795 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1796 break;
1797 }
1798 chip->num_streams = chip->playback_streams + chip->capture_streams;
d01ce99f
TI
1799 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1800 GFP_KERNEL);
927fc866 1801 if (!chip->azx_dev) {
07e4ca50
TI
1802 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1803 goto errout;
1804 }
1805
1da177e4 1806 /* allocate memory for the BDL for each stream */
d01ce99f
TI
1807 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1808 snd_dma_pci_data(chip->pci),
1809 BDL_SIZE, &chip->bdl);
1810 if (err < 0) {
1da177e4
LT
1811 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1812 goto errout;
1813 }
0be3b5d3 1814 /* allocate memory for the position buffer */
d01ce99f
TI
1815 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1816 snd_dma_pci_data(chip->pci),
1817 chip->num_streams * 8, &chip->posbuf);
1818 if (err < 0) {
0be3b5d3
TI
1819 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1820 goto errout;
1da177e4 1821 }
1da177e4 1822 /* allocate CORB/RIRB */
d01ce99f
TI
1823 if (!chip->single_cmd) {
1824 err = azx_alloc_cmd_io(chip);
1825 if (err < 0)
27346166 1826 goto errout;
d01ce99f 1827 }
1da177e4
LT
1828
1829 /* initialize streams */
1830 azx_init_stream(chip);
1831
1832 /* initialize chip */
cb53c626 1833 azx_init_pci(chip);
1da177e4
LT
1834 azx_init_chip(chip);
1835
1836 /* codec detection */
927fc866 1837 if (!chip->codec_mask) {
1da177e4
LT
1838 snd_printk(KERN_ERR SFX "no codecs found!\n");
1839 err = -ENODEV;
1840 goto errout;
1841 }
1842
d01ce99f
TI
1843 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1844 if (err <0) {
1da177e4
LT
1845 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1846 goto errout;
1847 }
1848
07e4ca50
TI
1849 strcpy(card->driver, "HDA-Intel");
1850 strcpy(card->shortname, driver_short_names[chip->driver_type]);
d01ce99f
TI
1851 sprintf(card->longname, "%s at 0x%lx irq %i",
1852 card->shortname, chip->addr, chip->irq);
07e4ca50 1853
1da177e4
LT
1854 *rchip = chip;
1855 return 0;
1856
1857 errout:
1858 azx_free(chip);
1859 return err;
1860}
1861
cb53c626
TI
1862static void power_down_all_codecs(struct azx *chip)
1863{
1864#ifdef CONFIG_SND_HDA_POWER_SAVE
1865 /* The codecs were powered up in snd_hda_codec_new().
1866 * Now all initialization done, so turn them down if possible
1867 */
1868 struct hda_codec *codec;
1869 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1870 snd_hda_power_down(codec);
1871 }
1872#endif
1873}
1874
d01ce99f
TI
1875static int __devinit azx_probe(struct pci_dev *pci,
1876 const struct pci_device_id *pci_id)
1da177e4 1877{
5aba4f8e 1878 static int dev;
a98f90fd
TI
1879 struct snd_card *card;
1880 struct azx *chip;
927fc866 1881 int err;
1da177e4 1882
5aba4f8e
TI
1883 if (dev >= SNDRV_CARDS)
1884 return -ENODEV;
1885 if (!enable[dev]) {
1886 dev++;
1887 return -ENOENT;
1888 }
1889
1890 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
927fc866 1891 if (!card) {
1da177e4
LT
1892 snd_printk(KERN_ERR SFX "Error creating card!\n");
1893 return -ENOMEM;
1894 }
1895
5aba4f8e 1896 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
927fc866 1897 if (err < 0) {
1da177e4
LT
1898 snd_card_free(card);
1899 return err;
1900 }
421a1252 1901 card->private_data = chip;
1da177e4 1902
1da177e4 1903 /* create codec instances */
5aba4f8e 1904 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
d01ce99f 1905 if (err < 0) {
1da177e4
LT
1906 snd_card_free(card);
1907 return err;
1908 }
1909
1910 /* create PCM streams */
d01ce99f
TI
1911 err = azx_pcm_create(chip);
1912 if (err < 0) {
1da177e4
LT
1913 snd_card_free(card);
1914 return err;
1915 }
1916
1917 /* create mixer controls */
d01ce99f
TI
1918 err = azx_mixer_create(chip);
1919 if (err < 0) {
1da177e4
LT
1920 snd_card_free(card);
1921 return err;
1922 }
1923
1da177e4
LT
1924 snd_card_set_dev(card, &pci->dev);
1925
d01ce99f
TI
1926 err = snd_card_register(card);
1927 if (err < 0) {
1da177e4
LT
1928 snd_card_free(card);
1929 return err;
1930 }
1931
1932 pci_set_drvdata(pci, card);
cb53c626
TI
1933 chip->running = 1;
1934 power_down_all_codecs(chip);
1da177e4 1935
e25bcdba 1936 dev++;
1da177e4
LT
1937 return err;
1938}
1939
1940static void __devexit azx_remove(struct pci_dev *pci)
1941{
1942 snd_card_free(pci_get_drvdata(pci));
1943 pci_set_drvdata(pci, NULL);
1944}
1945
1946/* PCI IDs */
f40b6890 1947static struct pci_device_id azx_ids[] = {
07e4ca50
TI
1948 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1949 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1950 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
d2981393 1951 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
f9cc8a8b
JG
1952 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1953 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
07e4ca50 1954 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
89be83f8 1955 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
778b6e1b 1956 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
5b15c95f 1957 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
27da1834 1958 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
e6db1119 1959 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
2797f724
HRK
1960 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1961 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
27da1834
WL
1962 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
1963 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
1964 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
1965 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
07e4ca50
TI
1966 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1967 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1968 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
5b005a01
PC
1969 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1970 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1971 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1972 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1973 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1974 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1975 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1976 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
15cc4458
PC
1977 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1978 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1979 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1980 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1981 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1982 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
c1071067
PC
1983 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1984 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1985 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1986 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1da177e4
LT
1987 { 0, }
1988};
1989MODULE_DEVICE_TABLE(pci, azx_ids);
1990
1991/* pci_driver definition */
1992static struct pci_driver driver = {
1993 .name = "HDA Intel",
1994 .id_table = azx_ids,
1995 .probe = azx_probe,
1996 .remove = __devexit_p(azx_remove),
421a1252
TI
1997#ifdef CONFIG_PM
1998 .suspend = azx_suspend,
1999 .resume = azx_resume,
2000#endif
1da177e4
LT
2001};
2002
2003static int __init alsa_card_azx_init(void)
2004{
01d25d46 2005 return pci_register_driver(&driver);
1da177e4
LT
2006}
2007
2008static void __exit alsa_card_azx_exit(void)
2009{
2010 pci_unregister_driver(&driver);
2011}
2012
2013module_init(alsa_card_azx_init)
2014module_exit(alsa_card_azx_exit)