]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - sound/pci/maestro3.c
ALSA: Convert to new pm_ops for PCI drivers
[mirror_ubuntu-bionic-kernel.git] / sound / pci / maestro3.c
CommitLineData
1da177e4
LT
1/*
2 * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
3 * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
4 * Takashi Iwai <tiwai@suse.de>
5 *
6 * Most of the hardware init stuffs are based on maestro3 driver for
7 * OSS/Free by Zach Brown. Many thanks to Zach!
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 *
24 * ChangeLog:
25 * Aug. 27, 2001
26 * - Fixed deadlock on capture
27 * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
28 *
29 */
30
31#define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
32#define DRIVER_NAME "Maestro3"
33
1da177e4
LT
34#include <asm/io.h>
35#include <linux/delay.h>
36#include <linux/interrupt.h>
37#include <linux/init.h>
38#include <linux/pci.h>
9d2f928d 39#include <linux/dma-mapping.h>
1da177e4
LT
40#include <linux/slab.h>
41#include <linux/vmalloc.h>
65a77217 42#include <linux/module.h>
81d7724a 43#include <linux/firmware.h>
eb581adf 44#include <linux/input.h>
1da177e4
LT
45#include <sound/core.h>
46#include <sound/info.h>
47#include <sound/control.h>
48#include <sound/pcm.h>
49#include <sound/mpu401.h>
50#include <sound/ac97_codec.h>
51#include <sound/initval.h>
81d7724a 52#include <asm/byteorder.h>
1da177e4
LT
53
54MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
55MODULE_DESCRIPTION("ESS Maestro3 PCI");
56MODULE_LICENSE("GPL");
57MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
58 "{ESS,ES1988},"
59 "{ESS,Allegro PCI},"
60 "{ESS,Allegro-1 PCI},"
61 "{ESS,Canyon3D-2/LE PCI}}");
7e0af29d
CL
62MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
63MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
1da177e4
LT
64
65static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
66static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
a67ff6a5
RR
67static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
68static bool external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
1da177e4
LT
69static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
70
71module_param_array(index, int, NULL, 0444);
72MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
73module_param_array(id, charp, NULL, 0444);
74MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
75module_param_array(enable, bool, NULL, 0444);
76MODULE_PARM_DESC(enable, "Enable this soundcard.");
77module_param_array(external_amp, bool, NULL, 0444);
78MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
79module_param_array(amp_gpio, int, NULL, 0444);
80MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
81
82#define MAX_PLAYBACKS 2
83#define MAX_CAPTURES 1
84#define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
85
86
87/*
88 * maestro3 registers
89 */
90
91/* Allegro PCI configuration registers */
92#define PCI_LEGACY_AUDIO_CTRL 0x40
93#define SOUND_BLASTER_ENABLE 0x00000001
94#define FM_SYNTHESIS_ENABLE 0x00000002
95#define GAME_PORT_ENABLE 0x00000004
96#define MPU401_IO_ENABLE 0x00000008
97#define MPU401_IRQ_ENABLE 0x00000010
98#define ALIAS_10BIT_IO 0x00000020
99#define SB_DMA_MASK 0x000000C0
100#define SB_DMA_0 0x00000040
101#define SB_DMA_1 0x00000040
102#define SB_DMA_R 0x00000080
103#define SB_DMA_3 0x000000C0
104#define SB_IRQ_MASK 0x00000700
105#define SB_IRQ_5 0x00000000
106#define SB_IRQ_7 0x00000100
107#define SB_IRQ_9 0x00000200
108#define SB_IRQ_10 0x00000300
109#define MIDI_IRQ_MASK 0x00003800
110#define SERIAL_IRQ_ENABLE 0x00004000
111#define DISABLE_LEGACY 0x00008000
112
113#define PCI_ALLEGRO_CONFIG 0x50
114#define SB_ADDR_240 0x00000004
115#define MPU_ADDR_MASK 0x00000018
116#define MPU_ADDR_330 0x00000000
117#define MPU_ADDR_300 0x00000008
118#define MPU_ADDR_320 0x00000010
119#define MPU_ADDR_340 0x00000018
120#define USE_PCI_TIMING 0x00000040
121#define POSTED_WRITE_ENABLE 0x00000080
122#define DMA_POLICY_MASK 0x00000700
123#define DMA_DDMA 0x00000000
124#define DMA_TDMA 0x00000100
125#define DMA_PCPCI 0x00000200
126#define DMA_WBDMA16 0x00000400
127#define DMA_WBDMA4 0x00000500
128#define DMA_WBDMA2 0x00000600
129#define DMA_WBDMA1 0x00000700
130#define DMA_SAFE_GUARD 0x00000800
131#define HI_PERF_GP_ENABLE 0x00001000
132#define PIC_SNOOP_MODE_0 0x00002000
133#define PIC_SNOOP_MODE_1 0x00004000
134#define SOUNDBLASTER_IRQ_MASK 0x00008000
135#define RING_IN_ENABLE 0x00010000
136#define SPDIF_TEST_MODE 0x00020000
137#define CLK_MULT_MODE_SELECT_2 0x00040000
138#define EEPROM_WRITE_ENABLE 0x00080000
139#define CODEC_DIR_IN 0x00100000
140#define HV_BUTTON_FROM_GD 0x00200000
141#define REDUCED_DEBOUNCE 0x00400000
142#define HV_CTRL_ENABLE 0x00800000
143#define SPDIF_ENABLE 0x01000000
144#define CLK_DIV_SELECT 0x06000000
145#define CLK_DIV_BY_48 0x00000000
146#define CLK_DIV_BY_49 0x02000000
147#define CLK_DIV_BY_50 0x04000000
148#define CLK_DIV_RESERVED 0x06000000
149#define PM_CTRL_ENABLE 0x08000000
150#define CLK_MULT_MODE_SELECT 0x30000000
151#define CLK_MULT_MODE_SHIFT 28
152#define CLK_MULT_MODE_0 0x00000000
153#define CLK_MULT_MODE_1 0x10000000
154#define CLK_MULT_MODE_2 0x20000000
155#define CLK_MULT_MODE_3 0x30000000
156#define INT_CLK_SELECT 0x40000000
157#define INT_CLK_MULT_RESET 0x80000000
158
159/* M3 */
160#define INT_CLK_SRC_NOT_PCI 0x00100000
161#define INT_CLK_MULT_ENABLE 0x80000000
162
163#define PCI_ACPI_CONTROL 0x54
164#define PCI_ACPI_D0 0x00000000
165#define PCI_ACPI_D1 0xB4F70000
166#define PCI_ACPI_D2 0xB4F7B4F7
167
168#define PCI_USER_CONFIG 0x58
169#define EXT_PCI_MASTER_ENABLE 0x00000001
170#define SPDIF_OUT_SELECT 0x00000002
171#define TEST_PIN_DIR_CTRL 0x00000004
172#define AC97_CODEC_TEST 0x00000020
173#define TRI_STATE_BUFFER 0x00000080
174#define IN_CLK_12MHZ_SELECT 0x00000100
175#define MULTI_FUNC_DISABLE 0x00000200
176#define EXT_MASTER_PAIR_SEL 0x00000400
177#define PCI_MASTER_SUPPORT 0x00000800
178#define STOP_CLOCK_ENABLE 0x00001000
179#define EAPD_DRIVE_ENABLE 0x00002000
180#define REQ_TRI_STATE_ENABLE 0x00004000
181#define REQ_LOW_ENABLE 0x00008000
182#define MIDI_1_ENABLE 0x00010000
183#define MIDI_2_ENABLE 0x00020000
184#define SB_AUDIO_SYNC 0x00040000
185#define HV_CTRL_TEST 0x00100000
186#define SOUNDBLASTER_TEST 0x00400000
187
188#define PCI_USER_CONFIG_C 0x5C
189
190#define PCI_DDMA_CTRL 0x60
191#define DDMA_ENABLE 0x00000001
192
193
194/* Allegro registers */
195#define HOST_INT_CTRL 0x18
196#define SB_INT_ENABLE 0x0001
197#define MPU401_INT_ENABLE 0x0002
198#define ASSP_INT_ENABLE 0x0010
199#define RING_INT_ENABLE 0x0020
200#define HV_INT_ENABLE 0x0040
201#define CLKRUN_GEN_ENABLE 0x0100
202#define HV_CTRL_TO_PME 0x0400
203#define SOFTWARE_RESET_ENABLE 0x8000
204
205/*
206 * should be using the above defines, probably.
207 */
208#define REGB_ENABLE_RESET 0x01
209#define REGB_STOP_CLOCK 0x10
210
211#define HOST_INT_STATUS 0x1A
212#define SB_INT_PENDING 0x01
213#define MPU401_INT_PENDING 0x02
214#define ASSP_INT_PENDING 0x10
215#define RING_INT_PENDING 0x20
216#define HV_INT_PENDING 0x40
217
218#define HARDWARE_VOL_CTRL 0x1B
219#define SHADOW_MIX_REG_VOICE 0x1C
220#define HW_VOL_COUNTER_VOICE 0x1D
221#define SHADOW_MIX_REG_MASTER 0x1E
222#define HW_VOL_COUNTER_MASTER 0x1F
223
224#define CODEC_COMMAND 0x30
225#define CODEC_READ_B 0x80
226
227#define CODEC_STATUS 0x30
228#define CODEC_BUSY_B 0x01
229
230#define CODEC_DATA 0x32
231
232#define RING_BUS_CTRL_A 0x36
233#define RAC_PME_ENABLE 0x0100
234#define RAC_SDFS_ENABLE 0x0200
235#define LAC_PME_ENABLE 0x0400
236#define LAC_SDFS_ENABLE 0x0800
237#define SERIAL_AC_LINK_ENABLE 0x1000
238#define IO_SRAM_ENABLE 0x2000
239#define IIS_INPUT_ENABLE 0x8000
240
241#define RING_BUS_CTRL_B 0x38
242#define SECOND_CODEC_ID_MASK 0x0003
243#define SPDIF_FUNC_ENABLE 0x0010
244#define SECOND_AC_ENABLE 0x0020
245#define SB_MODULE_INTF_ENABLE 0x0040
246#define SSPE_ENABLE 0x0040
247#define M3I_DOCK_ENABLE 0x0080
248
249#define SDO_OUT_DEST_CTRL 0x3A
250#define COMMAND_ADDR_OUT 0x0003
251#define PCM_LR_OUT_LOCAL 0x0000
252#define PCM_LR_OUT_REMOTE 0x0004
253#define PCM_LR_OUT_MUTE 0x0008
254#define PCM_LR_OUT_BOTH 0x000C
255#define LINE1_DAC_OUT_LOCAL 0x0000
256#define LINE1_DAC_OUT_REMOTE 0x0010
257#define LINE1_DAC_OUT_MUTE 0x0020
258#define LINE1_DAC_OUT_BOTH 0x0030
259#define PCM_CLS_OUT_LOCAL 0x0000
260#define PCM_CLS_OUT_REMOTE 0x0040
261#define PCM_CLS_OUT_MUTE 0x0080
262#define PCM_CLS_OUT_BOTH 0x00C0
263#define PCM_RLF_OUT_LOCAL 0x0000
264#define PCM_RLF_OUT_REMOTE 0x0100
265#define PCM_RLF_OUT_MUTE 0x0200
266#define PCM_RLF_OUT_BOTH 0x0300
267#define LINE2_DAC_OUT_LOCAL 0x0000
268#define LINE2_DAC_OUT_REMOTE 0x0400
269#define LINE2_DAC_OUT_MUTE 0x0800
270#define LINE2_DAC_OUT_BOTH 0x0C00
271#define HANDSET_OUT_LOCAL 0x0000
272#define HANDSET_OUT_REMOTE 0x1000
273#define HANDSET_OUT_MUTE 0x2000
274#define HANDSET_OUT_BOTH 0x3000
275#define IO_CTRL_OUT_LOCAL 0x0000
276#define IO_CTRL_OUT_REMOTE 0x4000
277#define IO_CTRL_OUT_MUTE 0x8000
278#define IO_CTRL_OUT_BOTH 0xC000
279
280#define SDO_IN_DEST_CTRL 0x3C
281#define STATUS_ADDR_IN 0x0003
282#define PCM_LR_IN_LOCAL 0x0000
283#define PCM_LR_IN_REMOTE 0x0004
284#define PCM_LR_RESERVED 0x0008
285#define PCM_LR_IN_BOTH 0x000C
286#define LINE1_ADC_IN_LOCAL 0x0000
287#define LINE1_ADC_IN_REMOTE 0x0010
288#define LINE1_ADC_IN_MUTE 0x0020
289#define MIC_ADC_IN_LOCAL 0x0000
290#define MIC_ADC_IN_REMOTE 0x0040
291#define MIC_ADC_IN_MUTE 0x0080
292#define LINE2_DAC_IN_LOCAL 0x0000
293#define LINE2_DAC_IN_REMOTE 0x0400
294#define LINE2_DAC_IN_MUTE 0x0800
295#define HANDSET_IN_LOCAL 0x0000
296#define HANDSET_IN_REMOTE 0x1000
297#define HANDSET_IN_MUTE 0x2000
298#define IO_STATUS_IN_LOCAL 0x0000
299#define IO_STATUS_IN_REMOTE 0x4000
300
301#define SPDIF_IN_CTRL 0x3E
302#define SPDIF_IN_ENABLE 0x0001
303
304#define GPIO_DATA 0x60
305#define GPIO_DATA_MASK 0x0FFF
306#define GPIO_HV_STATUS 0x3000
307#define GPIO_PME_STATUS 0x4000
308
309#define GPIO_MASK 0x64
310#define GPIO_DIRECTION 0x68
311#define GPO_PRIMARY_AC97 0x0001
312#define GPI_LINEOUT_SENSE 0x0004
313#define GPO_SECONDARY_AC97 0x0008
314#define GPI_VOL_DOWN 0x0010
315#define GPI_VOL_UP 0x0020
316#define GPI_IIS_CLK 0x0040
317#define GPI_IIS_LRCLK 0x0080
318#define GPI_IIS_DATA 0x0100
319#define GPI_DOCKING_STATUS 0x0100
320#define GPI_HEADPHONE_SENSE 0x0200
321#define GPO_EXT_AMP_SHUTDOWN 0x1000
322
323#define GPO_EXT_AMP_M3 1 /* default m3 amp */
324#define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
325
326/* M3 */
327#define GPO_M3_EXT_AMP_SHUTDN 0x0002
328
329#define ASSP_INDEX_PORT 0x80
330#define ASSP_MEMORY_PORT 0x82
331#define ASSP_DATA_PORT 0x84
332
333#define MPU401_DATA_PORT 0x98
334#define MPU401_STATUS_PORT 0x99
335
336#define CLK_MULT_DATA_PORT 0x9C
337
338#define ASSP_CONTROL_A 0xA2
339#define ASSP_0_WS_ENABLE 0x01
340#define ASSP_CTRL_A_RESERVED1 0x02
341#define ASSP_CTRL_A_RESERVED2 0x04
342#define ASSP_CLK_49MHZ_SELECT 0x08
343#define FAST_PLU_ENABLE 0x10
344#define ASSP_CTRL_A_RESERVED3 0x20
345#define DSP_CLK_36MHZ_SELECT 0x40
346
347#define ASSP_CONTROL_B 0xA4
348#define RESET_ASSP 0x00
349#define RUN_ASSP 0x01
350#define ENABLE_ASSP_CLOCK 0x00
351#define STOP_ASSP_CLOCK 0x10
352#define RESET_TOGGLE 0x40
353
354#define ASSP_CONTROL_C 0xA6
355#define ASSP_HOST_INT_ENABLE 0x01
356#define FM_ADDR_REMAP_DISABLE 0x02
357#define HOST_WRITE_PORT_ENABLE 0x08
358
359#define ASSP_HOST_INT_STATUS 0xAC
360#define DSP2HOST_REQ_PIORECORD 0x01
361#define DSP2HOST_REQ_I2SRATE 0x02
362#define DSP2HOST_REQ_TIMER 0x04
363
364/* AC97 registers */
365/* XXX fix this crap up */
366/*#define AC97_RESET 0x00*/
367
368#define AC97_VOL_MUTE_B 0x8000
369#define AC97_VOL_M 0x1F
370#define AC97_LEFT_VOL_S 8
371
372#define AC97_MASTER_VOL 0x02
373#define AC97_LINE_LEVEL_VOL 0x04
374#define AC97_MASTER_MONO_VOL 0x06
375#define AC97_PC_BEEP_VOL 0x0A
376#define AC97_PC_BEEP_VOL_M 0x0F
377#define AC97_SROUND_MASTER_VOL 0x38
378#define AC97_PC_BEEP_VOL_S 1
379
380/*#define AC97_PHONE_VOL 0x0C
381#define AC97_MIC_VOL 0x0E*/
382#define AC97_MIC_20DB_ENABLE 0x40
383
384/*#define AC97_LINEIN_VOL 0x10
385#define AC97_CD_VOL 0x12
386#define AC97_VIDEO_VOL 0x14
387#define AC97_AUX_VOL 0x16*/
388#define AC97_PCM_OUT_VOL 0x18
389/*#define AC97_RECORD_SELECT 0x1A*/
390#define AC97_RECORD_MIC 0x00
391#define AC97_RECORD_CD 0x01
392#define AC97_RECORD_VIDEO 0x02
393#define AC97_RECORD_AUX 0x03
394#define AC97_RECORD_MONO_MUX 0x02
395#define AC97_RECORD_DIGITAL 0x03
396#define AC97_RECORD_LINE 0x04
397#define AC97_RECORD_STEREO 0x05
398#define AC97_RECORD_MONO 0x06
399#define AC97_RECORD_PHONE 0x07
400
401/*#define AC97_RECORD_GAIN 0x1C*/
402#define AC97_RECORD_VOL_M 0x0F
403
404/*#define AC97_GENERAL_PURPOSE 0x20*/
405#define AC97_POWER_DOWN_CTRL 0x26
406#define AC97_ADC_READY 0x0001
407#define AC97_DAC_READY 0x0002
408#define AC97_ANALOG_READY 0x0004
409#define AC97_VREF_ON 0x0008
410#define AC97_PR0 0x0100
411#define AC97_PR1 0x0200
412#define AC97_PR2 0x0400
413#define AC97_PR3 0x0800
414#define AC97_PR4 0x1000
415
416#define AC97_RESERVED1 0x28
417
418#define AC97_VENDOR_TEST 0x5A
419
420#define AC97_CLOCK_DELAY 0x5C
421#define AC97_LINEOUT_MUX_SEL 0x0001
422#define AC97_MONO_MUX_SEL 0x0002
423#define AC97_CLOCK_DELAY_SEL 0x1F
424#define AC97_DAC_CDS_SHIFT 6
425#define AC97_ADC_CDS_SHIFT 11
426
427#define AC97_MULTI_CHANNEL_SEL 0x74
428
429/*#define AC97_VENDOR_ID1 0x7C
430#define AC97_VENDOR_ID2 0x7E*/
431
432/*
433 * ASSP control regs
434 */
435#define DSP_PORT_TIMER_COUNT 0x06
436
437#define DSP_PORT_MEMORY_INDEX 0x80
438
439#define DSP_PORT_MEMORY_TYPE 0x82
440#define MEMTYPE_INTERNAL_CODE 0x0002
441#define MEMTYPE_INTERNAL_DATA 0x0003
442#define MEMTYPE_MASK 0x0003
443
444#define DSP_PORT_MEMORY_DATA 0x84
445
446#define DSP_PORT_CONTROL_REG_A 0xA2
447#define DSP_PORT_CONTROL_REG_B 0xA4
448#define DSP_PORT_CONTROL_REG_C 0xA6
449
450#define REV_A_CODE_MEMORY_BEGIN 0x0000
451#define REV_A_CODE_MEMORY_END 0x0FFF
452#define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
453#define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
454
455#define REV_B_CODE_MEMORY_BEGIN 0x0000
456#define REV_B_CODE_MEMORY_END 0x0BFF
457#define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
458#define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
459
460#define REV_A_DATA_MEMORY_BEGIN 0x1000
461#define REV_A_DATA_MEMORY_END 0x2FFF
462#define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
463#define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
464
465#define REV_B_DATA_MEMORY_BEGIN 0x1000
466#define REV_B_DATA_MEMORY_END 0x2BFF
467#define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
468#define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
469
470
471#define NUM_UNITS_KERNEL_CODE 16
472#define NUM_UNITS_KERNEL_DATA 2
473
474#define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
475#define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
476
477/*
478 * Kernel data layout
479 */
480
481#define DP_SHIFT_COUNT 7
482
483#define KDATA_BASE_ADDR 0x1000
484#define KDATA_BASE_ADDR2 0x1080
485
486#define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
487#define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
488#define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
489#define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
490#define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
491#define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
492#define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
493#define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
494#define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
495
496#define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
497#define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
498
499#define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
500#define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
501#define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
502#define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
503#define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
504#define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
505#define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
506#define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
507#define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
508#define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
509
510#define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
511#define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
512
513#define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
514#define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
515
516#define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
517#define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
518
519#define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
520#define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
521#define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
522
523#define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
524#define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
525#define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
526#define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
527#define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
528
529#define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
530#define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
531#define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
532
533#define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
534#define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
535#define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
536
537#define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
538#define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
539#define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
540#define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
541#define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
542#define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
543#define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
544#define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
545#define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
546#define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
547
548#define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
549#define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
550#define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
551
552#define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
553#define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
554
555#define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
556#define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
557#define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
558
559#define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
560#define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
561#define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
562#define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
563#define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
564#define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
565
566#define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
567#define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
568#define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
569#define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
570#define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
571#define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
572
573#define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
574#define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
575#define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
576#define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
577#define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
578#define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
579
580#define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
581#define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
582#define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
583#define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
584
585#define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
586#define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
587
588#define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
589#define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
590
591#define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
592#define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
593#define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
594#define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
595#define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
596
597#define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
598#define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
599
600#define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
601#define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
602#define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
603
604#define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
605#define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
606
607#define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
608
609#define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
610#define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
611#define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
612#define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
613#define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
614#define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
615#define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
616#define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
617#define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
618#define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
619#define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
620#define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
621
622#define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
623#define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
624#define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
625#define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
626
627#define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
628#define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
629
630#define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
631#define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
632#define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
633#define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
634
635#define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
636#define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
637#define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
638#define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
639#define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
640
641/*
642 * second 'segment' (?) reserved for mixer
643 * buffers..
644 */
645
646#define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
647#define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
648#define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
649#define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
650#define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
651#define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
652#define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
653#define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
654#define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
655#define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
656#define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
657#define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
658#define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
659#define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
660#define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
661#define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
662
663#define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
664#define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
665#define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
666#define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
667#define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
668#define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
669#define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
670#define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
671#define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
672#define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
673#define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
674
675#define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
676#define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
677#define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
678#define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
679#define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
680#define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
681
682#define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
683#define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
684#define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
685#define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
686
687/*
688 * client data area offsets
689 */
690#define CDATA_INSTANCE_READY 0x00
691
692#define CDATA_HOST_SRC_ADDRL 0x01
693#define CDATA_HOST_SRC_ADDRH 0x02
694#define CDATA_HOST_SRC_END_PLUS_1L 0x03
695#define CDATA_HOST_SRC_END_PLUS_1H 0x04
696#define CDATA_HOST_SRC_CURRENTL 0x05
697#define CDATA_HOST_SRC_CURRENTH 0x06
698
699#define CDATA_IN_BUF_CONNECT 0x07
700#define CDATA_OUT_BUF_CONNECT 0x08
701
702#define CDATA_IN_BUF_BEGIN 0x09
703#define CDATA_IN_BUF_END_PLUS_1 0x0A
704#define CDATA_IN_BUF_HEAD 0x0B
705#define CDATA_IN_BUF_TAIL 0x0C
706#define CDATA_OUT_BUF_BEGIN 0x0D
707#define CDATA_OUT_BUF_END_PLUS_1 0x0E
708#define CDATA_OUT_BUF_HEAD 0x0F
709#define CDATA_OUT_BUF_TAIL 0x10
710
711#define CDATA_DMA_CONTROL 0x11
712#define CDATA_RESERVED 0x12
713
714#define CDATA_FREQUENCY 0x13
715#define CDATA_LEFT_VOLUME 0x14
716#define CDATA_RIGHT_VOLUME 0x15
717#define CDATA_LEFT_SUR_VOL 0x16
718#define CDATA_RIGHT_SUR_VOL 0x17
719
720#define CDATA_HEADER_LEN 0x18
721
722#define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
723#define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
724#define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
725#define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
726#define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
727#define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
728#define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
729#define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
730
731#define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
732#define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
1da177e4
LT
733#define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
734#define MINISRC_BIQUAD_STAGE 2
735#define MINISRC_COEF_LOC 0x175
736
737#define DMACONTROL_BLOCK_MASK 0x000F
738#define DMAC_BLOCK0_SELECTOR 0x0000
739#define DMAC_BLOCK1_SELECTOR 0x0001
740#define DMAC_BLOCK2_SELECTOR 0x0002
741#define DMAC_BLOCK3_SELECTOR 0x0003
742#define DMAC_BLOCK4_SELECTOR 0x0004
743#define DMAC_BLOCK5_SELECTOR 0x0005
744#define DMAC_BLOCK6_SELECTOR 0x0006
745#define DMAC_BLOCK7_SELECTOR 0x0007
746#define DMAC_BLOCK8_SELECTOR 0x0008
747#define DMAC_BLOCK9_SELECTOR 0x0009
748#define DMAC_BLOCKA_SELECTOR 0x000A
749#define DMAC_BLOCKB_SELECTOR 0x000B
750#define DMAC_BLOCKC_SELECTOR 0x000C
751#define DMAC_BLOCKD_SELECTOR 0x000D
752#define DMAC_BLOCKE_SELECTOR 0x000E
753#define DMAC_BLOCKF_SELECTOR 0x000F
754#define DMACONTROL_PAGE_MASK 0x00F0
755#define DMAC_PAGE0_SELECTOR 0x0030
756#define DMAC_PAGE1_SELECTOR 0x0020
757#define DMAC_PAGE2_SELECTOR 0x0010
758#define DMAC_PAGE3_SELECTOR 0x0000
759#define DMACONTROL_AUTOREPEAT 0x1000
760#define DMACONTROL_STOPPED 0x2000
761#define DMACONTROL_DIRECTION 0x0100
762
763/*
764 * an arbitrary volume we set the internal
765 * volume settings to so that the ac97 volume
766 * range is a little less insane. 0x7fff is
767 * max.
768 */
769#define ARB_VOLUME ( 0x6800 )
770
771/*
772 */
773
1da177e4
LT
774struct m3_list {
775 int curlen;
776 int mem_addr;
777 int max;
778};
779
3470c29d 780struct m3_dma {
1da177e4
LT
781
782 int number;
3470c29d 783 struct snd_pcm_substream *substream;
1da177e4
LT
784
785 struct assp_instance {
786 unsigned short code, data;
787 } inst;
788
789 int running;
790 int opened;
791
792 unsigned long buffer_addr;
793 int dma_size;
794 int period_size;
795 unsigned int hwptr;
796 int count;
797
798 int index[3];
799 struct m3_list *index_list[3];
800
801 int in_lists;
802
803 struct list_head list;
804
805};
806
807struct snd_m3 {
808
3470c29d 809 struct snd_card *card;
1da177e4
LT
810
811 unsigned long iobase;
812
813 int irq;
814 unsigned int allegro_flag : 1;
815
3470c29d 816 struct snd_ac97 *ac97;
1da177e4 817
3470c29d 818 struct snd_pcm *pcm;
1da177e4
LT
819
820 struct pci_dev *pci;
1da177e4
LT
821
822 int dacs_active;
823 int timer_users;
824
825 struct m3_list msrc_list;
826 struct m3_list mixer_list;
827 struct m3_list adc1_list;
828 struct m3_list dma_list;
829
830 /* for storing reset state..*/
831 u8 reset_state;
832
833 int external_amp;
1061eeb4
TI
834 int amp_gpio; /* gpio pin # for external amp, -1 = default */
835 unsigned int hv_config; /* hardware-volume config bits */
836 unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
837 (e.g. for IrDA on Dell Inspirons) */
838 unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
1da177e4
LT
839
840 /* midi */
3470c29d 841 struct snd_rawmidi *rmidi;
1da177e4
LT
842
843 /* pcm streams */
844 int num_substreams;
3470c29d 845 struct m3_dma *substreams;
1da177e4
LT
846
847 spinlock_t reg_lock;
848
eb581adf
HG
849#ifdef CONFIG_SND_MAESTRO3_INPUT
850 struct input_dev *input_dev;
851 char phys[64]; /* physical device path */
852#else
3470c29d
TI
853 struct snd_kcontrol *master_switch;
854 struct snd_kcontrol *master_volume;
eb581adf 855#endif
30bdee02 856 struct work_struct hwvol_work;
eb581adf 857
715aa675 858 unsigned int in_suspend;
82f008c2 859
1da177e4
LT
860#ifdef CONFIG_PM
861 u16 *suspend_mem;
862#endif
81d7724a
CL
863
864 const struct firmware *assp_kernel_image;
865 const struct firmware *assp_minisrc_image;
1da177e4
LT
866};
867
868/*
869 * pci ids
870 */
cebe41d4 871static DEFINE_PCI_DEVICE_TABLE(snd_m3_ids) = {
1da177e4
LT
872 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
873 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
874 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
875 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
876 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
877 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
878 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
879 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
880 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
881 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
882 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
883 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
884 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
885 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
886 {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
887 PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
888 {0,},
889};
890
891MODULE_DEVICE_TABLE(pci, snd_m3_ids);
892
1061eeb4 893static struct snd_pci_quirk m3_amp_quirk_list[] __devinitdata = {
7efbfd1a 894 SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
1061eeb4
TI
895 SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
896 SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
897 SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
898 SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
899 { } /* END */
900};
901
902static struct snd_pci_quirk m3_irda_quirk_list[] __devinitdata = {
903 SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
904 SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
905 SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
906 { } /* END */
1da177e4
LT
907};
908
1061eeb4
TI
909/* hardware volume quirks */
910static struct snd_pci_quirk m3_hv_quirk_list[] __devinitdata = {
82f008c2 911 /* Allegro chips */
1061eeb4
TI
912 SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
913 SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
914 SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
915 SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
916 SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
917 SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
918 SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
919 SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
920 SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
921 SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
922 SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
923 SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
924 SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
925 SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
926 SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
927 SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
928 SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
929 SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
930 SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
931 SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
932 SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
933 SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
934 SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
935 SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
936 SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
937 SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
938 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
939 SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
940 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
941 SND_PCI_QUIRK(0x107B, 0x340A, NULL,
942 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
943 SND_PCI_QUIRK(0x107B, 0x3450, NULL,
944 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
945 SND_PCI_QUIRK(0x109F, 0x3134, NULL,
946 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
947 SND_PCI_QUIRK(0x109F, 0x3161, NULL,
948 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
949 SND_PCI_QUIRK(0x144D, 0x3280, NULL,
950 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
951 SND_PCI_QUIRK(0x144D, 0x3281, NULL,
952 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
953 SND_PCI_QUIRK(0x144D, 0xC002, NULL,
954 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
955 SND_PCI_QUIRK(0x144D, 0xC003, NULL,
956 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
957 SND_PCI_QUIRK(0x1509, 0x1740, NULL,
958 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
959 SND_PCI_QUIRK(0x1610, 0x0010, NULL,
960 HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
961 SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
962 SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
963 SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
964 SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
965 SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
82f008c2 966 /* Maestro3 chips */
1061eeb4
TI
967 SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
968 SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
969 SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
970 SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
971 SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
972 SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
973 SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
974 SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
975 SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
976 SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
977 SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
978 SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
979 SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
980 SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
981 SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
982 SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
983 SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
984 { } /* END */
985};
986
987/* HP Omnibook quirks */
988static struct snd_pci_quirk m3_omnibook_quirk_list[] __devinitdata = {
989 SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
990 SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
991 { } /* END */
82f008c2 992};
1da177e4
LT
993
994/*
995 * lowlevel functions
996 */
997
3470c29d 998static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
1da177e4
LT
999{
1000 outw(value, chip->iobase + reg);
1001}
1002
3470c29d 1003static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
1da177e4
LT
1004{
1005 return inw(chip->iobase + reg);
1006}
1007
3470c29d 1008static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
1da177e4
LT
1009{
1010 outb(value, chip->iobase + reg);
1011}
1012
3470c29d 1013static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
1da177e4
LT
1014{
1015 return inb(chip->iobase + reg);
1016}
1017
1018/*
1019 * access 16bit words to the code or data regions of the dsp's memory.
1020 * index addresses 16bit words.
1021 */
3470c29d 1022static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
1da177e4
LT
1023{
1024 snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
1025 snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
1026 return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
1027}
1028
3470c29d 1029static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
1da177e4
LT
1030{
1031 snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
1032 snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
1033 snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
1034}
1035
3470c29d 1036static void snd_m3_assp_halt(struct snd_m3 *chip)
1da177e4
LT
1037{
1038 chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
5ba1e7b5 1039 msleep(10);
1da177e4
LT
1040 snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
1041}
1042
3470c29d 1043static void snd_m3_assp_continue(struct snd_m3 *chip)
1da177e4
LT
1044{
1045 snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
1046}
1047
1048
1049/*
1050 * This makes me sad. the maestro3 has lists
1051 * internally that must be packed.. 0 terminates,
1052 * apparently, or maybe all unused entries have
1053 * to be 0, the lists have static lengths set
1054 * by the binary code images.
1055 */
1056
3470c29d 1057static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
1da177e4
LT
1058{
1059 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1060 list->mem_addr + list->curlen,
1061 val);
1062 return list->curlen++;
1063}
1064
3470c29d 1065static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
1da177e4
LT
1066{
1067 u16 val;
1068 int lastindex = list->curlen - 1;
1069
1070 if (index != lastindex) {
1071 val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1072 list->mem_addr + lastindex);
1073 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1074 list->mem_addr + index,
1075 val);
1076 }
1077
1078 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1079 list->mem_addr + lastindex,
1080 0);
1081
1082 list->curlen--;
1083}
1084
3470c29d 1085static void snd_m3_inc_timer_users(struct snd_m3 *chip)
1da177e4
LT
1086{
1087 chip->timer_users++;
1088 if (chip->timer_users != 1)
1089 return;
1090
1091 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1092 KDATA_TIMER_COUNT_RELOAD,
1093 240);
1094
1095 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1096 KDATA_TIMER_COUNT_CURRENT,
1097 240);
1098
1099 snd_m3_outw(chip,
1100 snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
1101 HOST_INT_CTRL);
1102}
1103
3470c29d 1104static void snd_m3_dec_timer_users(struct snd_m3 *chip)
1da177e4
LT
1105{
1106 chip->timer_users--;
1107 if (chip->timer_users > 0)
1108 return;
1109
1110 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1111 KDATA_TIMER_COUNT_RELOAD,
1112 0);
1113
1114 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1115 KDATA_TIMER_COUNT_CURRENT,
1116 0);
1117
1118 snd_m3_outw(chip,
1119 snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
1120 HOST_INT_CTRL);
1121}
1122
1123/*
1124 * start/stop
1125 */
1126
1127/* spinlock held! */
3470c29d
TI
1128static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
1129 struct snd_pcm_substream *subs)
1da177e4
LT
1130{
1131 if (! s || ! subs)
1132 return -EINVAL;
1133
1134 snd_m3_inc_timer_users(chip);
1135 switch (subs->stream) {
1136 case SNDRV_PCM_STREAM_PLAYBACK:
1137 chip->dacs_active++;
1138 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1139 s->inst.data + CDATA_INSTANCE_READY, 1);
1140 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1141 KDATA_MIXER_TASK_NUMBER,
1142 chip->dacs_active);
1143 break;
1144 case SNDRV_PCM_STREAM_CAPTURE:
3470c29d 1145 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1da177e4
LT
1146 KDATA_ADC1_REQUEST, 1);
1147 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1148 s->inst.data + CDATA_INSTANCE_READY, 1);
1149 break;
1150 }
1151 return 0;
1152}
1153
1154/* spinlock held! */
3470c29d
TI
1155static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
1156 struct snd_pcm_substream *subs)
1da177e4
LT
1157{
1158 if (! s || ! subs)
1159 return -EINVAL;
1160
1161 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1162 s->inst.data + CDATA_INSTANCE_READY, 0);
1163 snd_m3_dec_timer_users(chip);
1164 switch (subs->stream) {
1165 case SNDRV_PCM_STREAM_PLAYBACK:
1166 chip->dacs_active--;
1167 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1168 KDATA_MIXER_TASK_NUMBER,
1169 chip->dacs_active);
1170 break;
1171 case SNDRV_PCM_STREAM_CAPTURE:
1172 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1173 KDATA_ADC1_REQUEST, 0);
1174 break;
1175 }
1176 return 0;
1177}
1178
1179static int
3470c29d 1180snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
1da177e4 1181{
3470c29d
TI
1182 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1183 struct m3_dma *s = subs->runtime->private_data;
1da177e4
LT
1184 int err = -EINVAL;
1185
da3cec35
TI
1186 if (snd_BUG_ON(!s))
1187 return -ENXIO;
1da177e4
LT
1188
1189 spin_lock(&chip->reg_lock);
1190 switch (cmd) {
1191 case SNDRV_PCM_TRIGGER_START:
1192 case SNDRV_PCM_TRIGGER_RESUME:
1193 if (s->running)
1194 err = -EBUSY;
1195 else {
1196 s->running = 1;
1197 err = snd_m3_pcm_start(chip, s, subs);
1198 }
1199 break;
1200 case SNDRV_PCM_TRIGGER_STOP:
1201 case SNDRV_PCM_TRIGGER_SUSPEND:
1202 if (! s->running)
1203 err = 0; /* should return error? */
1204 else {
1205 s->running = 0;
1206 err = snd_m3_pcm_stop(chip, s, subs);
1207 }
1208 break;
1209 }
1210 spin_unlock(&chip->reg_lock);
1211 return err;
1212}
1213
1214/*
1215 * setup
1216 */
1217static void
3470c29d 1218snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1da177e4
LT
1219{
1220 int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
3470c29d 1221 struct snd_pcm_runtime *runtime = subs->runtime;
1da177e4
LT
1222
1223 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1224 dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
1225 dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
1226 } else {
1227 dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
1228 dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
1229 }
1230 dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
1231 dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
1232
1233 s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
1234 s->period_size = frames_to_bytes(runtime, runtime->period_size);
1235 s->hwptr = 0;
1236 s->count = 0;
1237
1238#define LO(x) ((x) & 0xffff)
1239#define HI(x) LO((x) >> 16)
1240
1241 /* host dma buffer pointers */
1242 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1243 s->inst.data + CDATA_HOST_SRC_ADDRL,
1244 LO(s->buffer_addr));
1245
1246 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1247 s->inst.data + CDATA_HOST_SRC_ADDRH,
1248 HI(s->buffer_addr));
1249
1250 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1251 s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
1252 LO(s->buffer_addr + s->dma_size));
1253
1254 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1255 s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
1256 HI(s->buffer_addr + s->dma_size));
1257
1258 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1259 s->inst.data + CDATA_HOST_SRC_CURRENTL,
1260 LO(s->buffer_addr));
1261
1262 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1263 s->inst.data + CDATA_HOST_SRC_CURRENTH,
1264 HI(s->buffer_addr));
1265#undef LO
1266#undef HI
1267
1268 /* dsp buffers */
1269
1270 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1271 s->inst.data + CDATA_IN_BUF_BEGIN,
1272 dsp_in_buffer);
1273
1274 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1275 s->inst.data + CDATA_IN_BUF_END_PLUS_1,
1276 dsp_in_buffer + (dsp_in_size / 2));
1277
1278 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1279 s->inst.data + CDATA_IN_BUF_HEAD,
1280 dsp_in_buffer);
1281
1282 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1283 s->inst.data + CDATA_IN_BUF_TAIL,
1284 dsp_in_buffer);
1285
1286 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1287 s->inst.data + CDATA_OUT_BUF_BEGIN,
1288 dsp_out_buffer);
1289
1290 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1291 s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
1292 dsp_out_buffer + (dsp_out_size / 2));
1293
1294 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1295 s->inst.data + CDATA_OUT_BUF_HEAD,
1296 dsp_out_buffer);
1297
1298 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1299 s->inst.data + CDATA_OUT_BUF_TAIL,
1300 dsp_out_buffer);
1301}
1302
3470c29d
TI
1303static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
1304 struct snd_pcm_runtime *runtime)
1da177e4
LT
1305{
1306 u32 freq;
1307
1308 /*
1309 * put us in the lists if we're not already there
1310 */
1311 if (! s->in_lists) {
1312 s->index[0] = snd_m3_add_list(chip, s->index_list[0],
1313 s->inst.data >> DP_SHIFT_COUNT);
1314 s->index[1] = snd_m3_add_list(chip, s->index_list[1],
1315 s->inst.data >> DP_SHIFT_COUNT);
1316 s->index[2] = snd_m3_add_list(chip, s->index_list[2],
1317 s->inst.data >> DP_SHIFT_COUNT);
1318 s->in_lists = 1;
1319 }
1320
1321 /* write to 'mono' word */
1322 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1323 s->inst.data + SRC3_DIRECTION_OFFSET + 1,
1324 runtime->channels == 2 ? 0 : 1);
1325 /* write to '8bit' word */
1326 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1327 s->inst.data + SRC3_DIRECTION_OFFSET + 2,
1328 snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
1329
1330 /* set up dac/adc rate */
1331 freq = ((runtime->rate << 15) + 24000 ) / 48000;
1332 if (freq)
1333 freq--;
1334
1335 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1336 s->inst.data + CDATA_FREQUENCY,
1337 freq);
1338}
1339
1340
0b2dcd5d 1341static const struct play_vals {
1da177e4
LT
1342 u16 addr, val;
1343} pv[] = {
1344 {CDATA_LEFT_VOLUME, ARB_VOLUME},
1345 {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1346 {SRC3_DIRECTION_OFFSET, 0} ,
1347 /* +1, +2 are stereo/16 bit */
1348 {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1349 {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1350 {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1351 {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1352 {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1353 {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1354 {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1355 {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1356 {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1357 {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1358 {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1359 {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1360 {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
1361 {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
1362 {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
1363 {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1364 {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
1365};
1366
1367
1368/* the mode passed should be already shifted and masked */
1369static void
3470c29d
TI
1370snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
1371 struct snd_pcm_substream *subs)
1da177e4
LT
1372{
1373 unsigned int i;
1374
1375 /*
1376 * some per client initializers
1377 */
1378
1379 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1380 s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1381 s->inst.data + 40 + 8);
1382
1383 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1384 s->inst.data + SRC3_DIRECTION_OFFSET + 19,
1385 s->inst.code + MINISRC_COEF_LOC);
1386
1387 /* enable or disable low pass filter? */
1388 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1389 s->inst.data + SRC3_DIRECTION_OFFSET + 22,
1390 subs->runtime->rate > 45000 ? 0xff : 0);
1391
1392 /* tell it which way dma is going? */
1393 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1394 s->inst.data + CDATA_DMA_CONTROL,
1395 DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1396
1397 /*
1398 * set an armload of static initializers
1399 */
1400 for (i = 0; i < ARRAY_SIZE(pv); i++)
1401 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1402 s->inst.data + pv[i].addr, pv[i].val);
1403}
1404
1405/*
1406 * Native record driver
1407 */
0b2dcd5d 1408static const struct rec_vals {
1da177e4
LT
1409 u16 addr, val;
1410} rv[] = {
1411 {CDATA_LEFT_VOLUME, ARB_VOLUME},
1412 {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1413 {SRC3_DIRECTION_OFFSET, 1} ,
1414 /* +1, +2 are stereo/16 bit */
1415 {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1416 {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1417 {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1418 {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1419 {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1420 {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1421 {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1422 {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1423 {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1424 {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1425 {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1426 {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1427 {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
1428 {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
1429 {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
1430 {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
1431 {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1432 {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
1433 {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
1434};
1435
1436static void
3470c29d 1437snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1da177e4
LT
1438{
1439 unsigned int i;
1440
1441 /*
1442 * some per client initializers
1443 */
1444
1445 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1446 s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1447 s->inst.data + 40 + 8);
1448
1449 /* tell it which way dma is going? */
1450 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1451 s->inst.data + CDATA_DMA_CONTROL,
1452 DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
1453 DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1454
1455 /*
1456 * set an armload of static initializers
1457 */
1458 for (i = 0; i < ARRAY_SIZE(rv); i++)
1459 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1460 s->inst.data + rv[i].addr, rv[i].val);
1461}
1462
3470c29d
TI
1463static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
1464 struct snd_pcm_hw_params *hw_params)
1da177e4 1465{
3470c29d 1466 struct m3_dma *s = substream->runtime->private_data;
1da177e4
LT
1467 int err;
1468
1469 if ((err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params))) < 0)
1470 return err;
1471 /* set buffer address */
1472 s->buffer_addr = substream->runtime->dma_addr;
1473 if (s->buffer_addr & 0x3) {
99b359ba 1474 snd_printk(KERN_ERR "oh my, not aligned\n");
1da177e4
LT
1475 s->buffer_addr = s->buffer_addr & ~0x3;
1476 }
1477 return 0;
1478}
1479
3470c29d 1480static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
1da177e4 1481{
3470c29d 1482 struct m3_dma *s;
1da177e4
LT
1483
1484 if (substream->runtime->private_data == NULL)
1485 return 0;
3470c29d 1486 s = substream->runtime->private_data;
1da177e4
LT
1487 snd_pcm_lib_free_pages(substream);
1488 s->buffer_addr = 0;
1489 return 0;
1490}
1491
1492static int
3470c29d 1493snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
1da177e4 1494{
3470c29d
TI
1495 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1496 struct snd_pcm_runtime *runtime = subs->runtime;
1497 struct m3_dma *s = runtime->private_data;
1da177e4 1498
da3cec35
TI
1499 if (snd_BUG_ON(!s))
1500 return -ENXIO;
1da177e4
LT
1501
1502 if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
1503 runtime->format != SNDRV_PCM_FORMAT_S16_LE)
1504 return -EINVAL;
1505 if (runtime->rate > 48000 ||
1506 runtime->rate < 8000)
1507 return -EINVAL;
1508
1509 spin_lock_irq(&chip->reg_lock);
1510
1511 snd_m3_pcm_setup1(chip, s, subs);
1512
1513 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
1514 snd_m3_playback_setup(chip, s, subs);
1515 else
1516 snd_m3_capture_setup(chip, s, subs);
1517
1518 snd_m3_pcm_setup2(chip, s, runtime);
1519
1520 spin_unlock_irq(&chip->reg_lock);
1521
1522 return 0;
1523}
1524
1525/*
1526 * get current pointer
1527 */
1528static unsigned int
3470c29d 1529snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1da177e4
LT
1530{
1531 u16 hi = 0, lo = 0;
1532 int retry = 10;
1533 u32 addr;
1534
1535 /*
1536 * try and get a valid answer
1537 */
1538 while (retry--) {
1539 hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1540 s->inst.data + CDATA_HOST_SRC_CURRENTH);
1541
1542 lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1543 s->inst.data + CDATA_HOST_SRC_CURRENTL);
1544
1545 if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1546 s->inst.data + CDATA_HOST_SRC_CURRENTH))
1547 break;
1548 }
1549 addr = lo | ((u32)hi<<16);
1550 return (unsigned int)(addr - s->buffer_addr);
1551}
1552
1553static snd_pcm_uframes_t
3470c29d 1554snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
1da177e4 1555{
3470c29d 1556 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1da177e4 1557 unsigned int ptr;
3470c29d 1558 struct m3_dma *s = subs->runtime->private_data;
da3cec35
TI
1559
1560 if (snd_BUG_ON(!s))
1561 return 0;
1da177e4
LT
1562
1563 spin_lock(&chip->reg_lock);
1564 ptr = snd_m3_get_pointer(chip, s, subs);
1565 spin_unlock(&chip->reg_lock);
1566 return bytes_to_frames(subs->runtime, ptr);
1567}
1568
1569
1570/* update pointer */
1571/* spinlock held! */
3470c29d 1572static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
1da177e4 1573{
3470c29d 1574 struct snd_pcm_substream *subs = s->substream;
1da177e4
LT
1575 unsigned int hwptr;
1576 int diff;
1577
1578 if (! s->running)
1579 return;
1580
0b2dcd5d
AM
1581 hwptr = snd_m3_get_pointer(chip, s, subs);
1582
1583 /* try to avoid expensive modulo divisions */
1584 if (hwptr >= s->dma_size)
1585 hwptr %= s->dma_size;
1586
1587 diff = s->dma_size + hwptr - s->hwptr;
1588 if (diff >= s->dma_size)
1589 diff %= s->dma_size;
1590
1da177e4
LT
1591 s->hwptr = hwptr;
1592 s->count += diff;
0b2dcd5d 1593
1da177e4 1594 if (s->count >= (signed)s->period_size) {
0b2dcd5d
AM
1595
1596 if (s->count < 2 * (signed)s->period_size)
1597 s->count -= (signed)s->period_size;
1598 else
1599 s->count %= s->period_size;
1600
1da177e4
LT
1601 spin_unlock(&chip->reg_lock);
1602 snd_pcm_period_elapsed(subs);
1603 spin_lock(&chip->reg_lock);
1604 }
1605}
1606
20133d4c
HG
1607/* The m3's hardware volume works by incrementing / decrementing 2 counters
1608 (without wrap around) in response to volume button presses and then
1609 generating an interrupt. The pair of counters is stored in bits 1-3 and 5-7
1610 of a byte wide register. The meaning of bits 0 and 4 is unknown. */
30bdee02 1611static void snd_m3_update_hw_volume(struct work_struct *work)
db68d15d 1612{
30bdee02 1613 struct snd_m3 *chip = container_of(work, struct snd_m3, hwvol_work);
db68d15d 1614 int x, val;
db68d15d
VS
1615
1616 /* Figure out which volume control button was pushed,
1617 based on differences from the default register
1618 values. */
1619 x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
1620
20133d4c
HG
1621 /* Reset the volume counters to 4. Tests on the allegro integrated
1622 into a Compaq N600C laptop, have revealed that:
1623 1) Writing any value will result in the 2 counters being reset to
1624 4 so writing 0x88 is not strictly necessary
1625 2) Writing to any of the 4 involved registers will reset all 4
1626 of them (and reading them always returns the same value for all
1627 of them)
1628 It could be that a maestro deviates from this, so leave the code
1629 as is. */
db68d15d
VS
1630 outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
1631 outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
1632 outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
1633 outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
1634
715aa675
HG
1635 /* Ignore spurious HV interrupts during suspend / resume, this avoids
1636 mistaking them for a mute button press. */
1637 if (chip->in_suspend)
1638 return;
1639
eb581adf 1640#ifndef CONFIG_SND_MAESTRO3_INPUT
db68d15d
VS
1641 if (!chip->master_switch || !chip->master_volume)
1642 return;
1643
30bdee02 1644 val = snd_ac97_read(chip->ac97, AC97_MASTER);
db68d15d
VS
1645 switch (x) {
1646 case 0x88:
20133d4c
HG
1647 /* The counters have not changed, yet we've received a HV
1648 interrupt. According to tests run by various people this
1649 happens when pressing the mute button. */
db68d15d 1650 val ^= 0x8000;
db68d15d
VS
1651 break;
1652 case 0xaa:
20133d4c 1653 /* counters increased by 1 -> volume up */
db68d15d
VS
1654 if ((val & 0x7f) > 0)
1655 val--;
1656 if ((val & 0x7f00) > 0)
1657 val -= 0x0100;
db68d15d
VS
1658 break;
1659 case 0x66:
20133d4c 1660 /* counters decreased by 1 -> volume down */
db68d15d
VS
1661 if ((val & 0x7f) < 0x1f)
1662 val++;
1663 if ((val & 0x7f00) < 0x1f00)
1664 val += 0x0100;
db68d15d
VS
1665 break;
1666 }
30bdee02
TI
1667 if (snd_ac97_update(chip->ac97, AC97_MASTER, val))
1668 snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
1669 &chip->master_switch->id);
eb581adf
HG
1670#else
1671 if (!chip->input_dev)
1672 return;
1673
1674 val = 0;
1675 switch (x) {
1676 case 0x88:
1677 /* The counters have not changed, yet we've received a HV
1678 interrupt. According to tests run by various people this
1679 happens when pressing the mute button. */
1680 val = KEY_MUTE;
1681 break;
1682 case 0xaa:
1683 /* counters increased by 1 -> volume up */
1684 val = KEY_VOLUMEUP;
1685 break;
1686 case 0x66:
1687 /* counters decreased by 1 -> volume down */
1688 val = KEY_VOLUMEDOWN;
1689 break;
1690 }
1691
1692 if (val) {
1693 input_report_key(chip->input_dev, val, 1);
1694 input_sync(chip->input_dev);
1695 input_report_key(chip->input_dev, val, 0);
1696 input_sync(chip->input_dev);
1697 }
1698#endif
db68d15d
VS
1699}
1700
7d12e780 1701static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
1da177e4 1702{
3470c29d 1703 struct snd_m3 *chip = dev_id;
1da177e4
LT
1704 u8 status;
1705 int i;
1706
1707 status = inb(chip->iobase + HOST_INT_STATUS);
1708
1709 if (status == 0xff)
1710 return IRQ_NONE;
db68d15d
VS
1711
1712 if (status & HV_INT_PENDING)
30bdee02 1713 schedule_work(&chip->hwvol_work);
db68d15d 1714
1da177e4
LT
1715 /*
1716 * ack an assp int if its running
1717 * and has an int pending
1718 */
1719 if (status & ASSP_INT_PENDING) {
1720 u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
1721 if (!(ctl & STOP_ASSP_CLOCK)) {
1722 ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
1723 if (ctl & DSP2HOST_REQ_TIMER) {
1724 outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
1725 /* update adc/dac info if it was a timer int */
1726 spin_lock(&chip->reg_lock);
1727 for (i = 0; i < chip->num_substreams; i++) {
3470c29d 1728 struct m3_dma *s = &chip->substreams[i];
1da177e4
LT
1729 if (s->running)
1730 snd_m3_update_ptr(chip, s);
1731 }
1732 spin_unlock(&chip->reg_lock);
1733 }
1734 }
1735 }
1736
1737#if 0 /* TODO: not supported yet */
1738 if ((status & MPU401_INT_PENDING) && chip->rmidi)
1739 snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
1740#endif
1741
1742 /* ack ints */
88491386 1743 outb(status, chip->iobase + HOST_INT_STATUS);
1da177e4
LT
1744
1745 return IRQ_HANDLED;
1746}
1747
1748
1749/*
1750 */
1751
3470c29d 1752static struct snd_pcm_hardware snd_m3_playback =
1da177e4
LT
1753{
1754 .info = (SNDRV_PCM_INFO_MMAP |
1755 SNDRV_PCM_INFO_INTERLEAVED |
1756 SNDRV_PCM_INFO_MMAP_VALID |
1757 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1758 /*SNDRV_PCM_INFO_PAUSE |*/
1759 SNDRV_PCM_INFO_RESUME),
1760 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1761 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1762 .rate_min = 8000,
1763 .rate_max = 48000,
1764 .channels_min = 1,
1765 .channels_max = 2,
1766 .buffer_bytes_max = (512*1024),
1767 .period_bytes_min = 64,
1768 .period_bytes_max = (512*1024),
1769 .periods_min = 1,
1770 .periods_max = 1024,
1771};
1772
3470c29d 1773static struct snd_pcm_hardware snd_m3_capture =
1da177e4
LT
1774{
1775 .info = (SNDRV_PCM_INFO_MMAP |
1776 SNDRV_PCM_INFO_INTERLEAVED |
1777 SNDRV_PCM_INFO_MMAP_VALID |
1778 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1779 /*SNDRV_PCM_INFO_PAUSE |*/
1780 SNDRV_PCM_INFO_RESUME),
1781 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1782 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1783 .rate_min = 8000,
1784 .rate_max = 48000,
1785 .channels_min = 1,
1786 .channels_max = 2,
1787 .buffer_bytes_max = (512*1024),
1788 .period_bytes_min = 64,
1789 .period_bytes_max = (512*1024),
1790 .periods_min = 1,
1791 .periods_max = 1024,
1792};
1793
1794
1795/*
1796 */
1797
1798static int
3470c29d 1799snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
1da177e4
LT
1800{
1801 int i;
3470c29d 1802 struct m3_dma *s;
1da177e4
LT
1803
1804 spin_lock_irq(&chip->reg_lock);
1805 for (i = 0; i < chip->num_substreams; i++) {
1806 s = &chip->substreams[i];
1807 if (! s->opened)
1808 goto __found;
1809 }
1810 spin_unlock_irq(&chip->reg_lock);
1811 return -ENOMEM;
1812__found:
1813 s->opened = 1;
1814 s->running = 0;
1815 spin_unlock_irq(&chip->reg_lock);
1816
1817 subs->runtime->private_data = s;
1818 s->substream = subs;
1819
1820 /* set list owners */
1821 if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1822 s->index_list[0] = &chip->mixer_list;
1823 } else
1824 s->index_list[0] = &chip->adc1_list;
1825 s->index_list[1] = &chip->msrc_list;
1826 s->index_list[2] = &chip->dma_list;
1827
1828 return 0;
1829}
1830
1831static void
3470c29d 1832snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
1da177e4 1833{
3470c29d 1834 struct m3_dma *s = subs->runtime->private_data;
1da177e4
LT
1835
1836 if (s == NULL)
1837 return; /* not opened properly */
1838
1839 spin_lock_irq(&chip->reg_lock);
1840 if (s->substream && s->running)
1841 snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
1842 if (s->in_lists) {
1843 snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
1844 snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
1845 snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
1846 s->in_lists = 0;
1847 }
1848 s->running = 0;
1849 s->opened = 0;
1850 spin_unlock_irq(&chip->reg_lock);
1851}
1852
1853static int
3470c29d 1854snd_m3_playback_open(struct snd_pcm_substream *subs)
1da177e4 1855{
3470c29d
TI
1856 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1857 struct snd_pcm_runtime *runtime = subs->runtime;
1da177e4
LT
1858 int err;
1859
1860 if ((err = snd_m3_substream_open(chip, subs)) < 0)
1861 return err;
1862
1863 runtime->hw = snd_m3_playback;
1da177e4
LT
1864
1865 return 0;
1866}
1867
1868static int
3470c29d 1869snd_m3_playback_close(struct snd_pcm_substream *subs)
1da177e4 1870{
3470c29d 1871 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1da177e4
LT
1872
1873 snd_m3_substream_close(chip, subs);
1874 return 0;
1875}
1876
1877static int
3470c29d 1878snd_m3_capture_open(struct snd_pcm_substream *subs)
1da177e4 1879{
3470c29d
TI
1880 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1881 struct snd_pcm_runtime *runtime = subs->runtime;
1da177e4
LT
1882 int err;
1883
1884 if ((err = snd_m3_substream_open(chip, subs)) < 0)
1885 return err;
1886
1887 runtime->hw = snd_m3_capture;
1da177e4
LT
1888
1889 return 0;
1890}
1891
1892static int
3470c29d 1893snd_m3_capture_close(struct snd_pcm_substream *subs)
1da177e4 1894{
3470c29d 1895 struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1da177e4
LT
1896
1897 snd_m3_substream_close(chip, subs);
1898 return 0;
1899}
1900
1901/*
1902 * create pcm instance
1903 */
1904
3470c29d 1905static struct snd_pcm_ops snd_m3_playback_ops = {
1da177e4
LT
1906 .open = snd_m3_playback_open,
1907 .close = snd_m3_playback_close,
1908 .ioctl = snd_pcm_lib_ioctl,
1909 .hw_params = snd_m3_pcm_hw_params,
1910 .hw_free = snd_m3_pcm_hw_free,
1911 .prepare = snd_m3_pcm_prepare,
1912 .trigger = snd_m3_pcm_trigger,
1913 .pointer = snd_m3_pcm_pointer,
1914};
1915
3470c29d 1916static struct snd_pcm_ops snd_m3_capture_ops = {
1da177e4
LT
1917 .open = snd_m3_capture_open,
1918 .close = snd_m3_capture_close,
1919 .ioctl = snd_pcm_lib_ioctl,
1920 .hw_params = snd_m3_pcm_hw_params,
1921 .hw_free = snd_m3_pcm_hw_free,
1922 .prepare = snd_m3_pcm_prepare,
1923 .trigger = snd_m3_pcm_trigger,
1924 .pointer = snd_m3_pcm_pointer,
1925};
1926
1927static int __devinit
3470c29d 1928snd_m3_pcm(struct snd_m3 * chip, int device)
1da177e4 1929{
3470c29d 1930 struct snd_pcm *pcm;
1da177e4
LT
1931 int err;
1932
1933 err = snd_pcm_new(chip->card, chip->card->driver, device,
1934 MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
1935 if (err < 0)
1936 return err;
1937
1938 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
1939 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
1940
1941 pcm->private_data = chip;
1942 pcm->info_flags = 0;
1943 strcpy(pcm->name, chip->card->driver);
1944 chip->pcm = pcm;
1945
1946 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1947 snd_dma_pci_data(chip->pci), 64*1024, 64*1024);
1948
1949 return 0;
1950}
1951
1952
1953/*
1954 * ac97 interface
1955 */
1956
1957/*
1958 * Wait for the ac97 serial bus to be free.
1959 * return nonzero if the bus is still busy.
1960 */
3470c29d 1961static int snd_m3_ac97_wait(struct snd_m3 *chip)
1da177e4
LT
1962{
1963 int i = 10000;
1964
1965 do {
1966 if (! (snd_m3_inb(chip, 0x30) & 1))
1967 return 0;
0b2dcd5d 1968 cpu_relax();
1da177e4
LT
1969 } while (i-- > 0);
1970
99b359ba 1971 snd_printk(KERN_ERR "ac97 serial bus busy\n");
1da177e4
LT
1972 return 1;
1973}
1974
1975static unsigned short
3470c29d 1976snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
1da177e4 1977{
3470c29d 1978 struct snd_m3 *chip = ac97->private_data;
0b2dcd5d 1979 unsigned short data = 0xffff;
1da177e4
LT
1980
1981 if (snd_m3_ac97_wait(chip))
0b2dcd5d 1982 goto fail;
1da177e4
LT
1983 snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
1984 if (snd_m3_ac97_wait(chip))
30bdee02 1985 goto fail;
db68d15d 1986 data = snd_m3_inw(chip, CODEC_DATA);
0b2dcd5d 1987fail:
db68d15d 1988 return data;
1da177e4
LT
1989}
1990
1991static void
3470c29d 1992snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
1da177e4 1993{
3470c29d 1994 struct snd_m3 *chip = ac97->private_data;
1da177e4
LT
1995
1996 if (snd_m3_ac97_wait(chip))
1997 return;
1998 snd_m3_outw(chip, val, CODEC_DATA);
1999 snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
2000}
2001
2002
2003static void snd_m3_remote_codec_config(int io, int isremote)
2004{
2005 isremote = isremote ? 1 : 0;
2006
2007 outw((inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK) | isremote,
2008 io + RING_BUS_CTRL_B);
2009 outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
2010 io + SDO_OUT_DEST_CTRL);
2011 outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
2012 io + SDO_IN_DEST_CTRL);
2013}
2014
2015/*
2016 * hack, returns non zero on err
2017 */
3470c29d 2018static int snd_m3_try_read_vendor(struct snd_m3 *chip)
1da177e4
LT
2019{
2020 u16 ret;
2021
2022 if (snd_m3_ac97_wait(chip))
2023 return 1;
2024
2025 snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
2026
2027 if (snd_m3_ac97_wait(chip))
2028 return 1;
2029
2030 ret = snd_m3_inw(chip, 0x32);
2031
2032 return (ret == 0) || (ret == 0xffff);
2033}
2034
3470c29d 2035static void snd_m3_ac97_reset(struct snd_m3 *chip)
1da177e4
LT
2036{
2037 u16 dir;
2038 int delay1 = 0, delay2 = 0, i;
2039 int io = chip->iobase;
2040
2041 if (chip->allegro_flag) {
2042 /*
2043 * the onboard codec on the allegro seems
2044 * to want to wait a very long time before
2045 * coming back to life
2046 */
2047 delay1 = 50;
2048 delay2 = 800;
2049 } else {
2050 /* maestro3 */
2051 delay1 = 20;
2052 delay2 = 500;
2053 }
2054
2055 for (i = 0; i < 5; i++) {
2056 dir = inw(io + GPIO_DIRECTION);
1061eeb4 2057 if (!chip->irda_workaround)
1da177e4
LT
2058 dir |= 0x10; /* assuming pci bus master? */
2059
2060 snd_m3_remote_codec_config(io, 0);
2061
2062 outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
2063 udelay(20);
2064
2065 outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
2066 outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
2067 outw(0, io + GPIO_DATA);
2068 outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
2069
8433a509 2070 schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
1da177e4
LT
2071
2072 outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
2073 udelay(5);
2074 /* ok, bring back the ac-link */
2075 outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
2076 outw(~0, io + GPIO_MASK);
2077
8433a509 2078 schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
1da177e4
LT
2079
2080 if (! snd_m3_try_read_vendor(chip))
2081 break;
2082
2083 delay1 += 10;
2084 delay2 += 100;
2085
2086 snd_printd("maestro3: retrying codec reset with delays of %d and %d ms\n",
2087 delay1, delay2);
2088 }
2089
2090#if 0
2091 /* more gung-ho reset that doesn't
2092 * seem to work anywhere :)
2093 */
2094 tmp = inw(io + RING_BUS_CTRL_A);
2095 outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
5ba1e7b5 2096 msleep(20);
1da177e4 2097 outw(tmp, io + RING_BUS_CTRL_A);
5ba1e7b5 2098 msleep(50);
1da177e4
LT
2099#endif
2100}
2101
3470c29d 2102static int __devinit snd_m3_mixer(struct snd_m3 *chip)
1da177e4 2103{
3470c29d
TI
2104 struct snd_ac97_bus *pbus;
2105 struct snd_ac97_template ac97;
eb581adf 2106#ifndef CONFIG_SND_MAESTRO3_INPUT
e37273d3 2107 struct snd_ctl_elem_id elem_id;
eb581adf 2108#endif
1da177e4 2109 int err;
3470c29d 2110 static struct snd_ac97_bus_ops ops = {
1da177e4
LT
2111 .write = snd_m3_ac97_write,
2112 .read = snd_m3_ac97_read,
2113 };
2114
2115 if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
2116 return err;
2117
2118 memset(&ac97, 0, sizeof(ac97));
2119 ac97.private_data = chip;
2120 if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
2121 return err;
2122
2123 /* seems ac97 PCM needs initialization.. hack hack.. */
2124 snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
8433a509 2125 schedule_timeout_uninterruptible(msecs_to_jiffies(100));
1da177e4
LT
2126 snd_ac97_write(chip->ac97, AC97_PCM, 0);
2127
eb581adf 2128#ifndef CONFIG_SND_MAESTRO3_INPUT
e37273d3
HH
2129 memset(&elem_id, 0, sizeof(elem_id));
2130 elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2131 strcpy(elem_id.name, "Master Playback Switch");
2132 chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
2133 memset(&elem_id, 0, sizeof(elem_id));
2134 elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2135 strcpy(elem_id.name, "Master Playback Volume");
2136 chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
eb581adf 2137#endif
db68d15d 2138
1da177e4
LT
2139 return 0;
2140}
2141
2142
1da177e4
LT
2143/*
2144 * initialize ASSP
2145 */
2146
2147#define MINISRC_LPF_LEN 10
f40b6890 2148static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
1da177e4
LT
2149 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
2150 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
2151};
2152
f40b6890 2153static void snd_m3_assp_init(struct snd_m3 *chip)
1da177e4
LT
2154{
2155 unsigned int i;
fa6e1cb6 2156 const u16 *data;
1da177e4
LT
2157
2158 /* zero kernel data */
2159 for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2160 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2161 KDATA_BASE_ADDR + i, 0);
2162
2163 /* zero mixer data? */
2164 for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2165 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2166 KDATA_BASE_ADDR2 + i, 0);
2167
2168 /* init dma pointer */
2169 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2170 KDATA_CURRENT_DMA,
2171 KDATA_DMA_XFER0);
2172
2173 /* write kernel into code memory.. */
fa6e1cb6 2174 data = (const u16 *)chip->assp_kernel_image->data;
81d7724a 2175 for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
1da177e4 2176 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
fa6e1cb6
DW
2177 REV_B_CODE_MEMORY_BEGIN + i,
2178 le16_to_cpu(data[i]));
1da177e4
LT
2179 }
2180
2181 /*
2182 * We only have this one client and we know that 0x400
2183 * is free in our kernel's mem map, so lets just
2184 * drop it there. It seems that the minisrc doesn't
2185 * need vectors, so we won't bother with them..
2186 */
fa6e1cb6 2187 data = (const u16 *)chip->assp_minisrc_image->data;
81d7724a 2188 for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
1da177e4 2189 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
fa6e1cb6 2190 0x400 + i, le16_to_cpu(data[i]));
1da177e4
LT
2191 }
2192
2193 /*
2194 * write the coefficients for the low pass filter?
2195 */
2196 for (i = 0; i < MINISRC_LPF_LEN ; i++) {
2197 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2198 0x400 + MINISRC_COEF_LOC + i,
2199 minisrc_lpf[i]);
2200 }
2201
2202 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2203 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
2204 0x8000);
2205
2206 /*
2207 * the minisrc is the only thing on
2208 * our task list..
2209 */
2210 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2211 KDATA_TASK0,
2212 0x400);
2213
2214 /*
2215 * init the mixer number..
2216 */
2217
2218 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2219 KDATA_MIXER_TASK_NUMBER,0);
2220
2221 /*
2222 * EXTREME KERNEL MASTER VOLUME
2223 */
2224 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2225 KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
2226 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2227 KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
2228
2229 chip->mixer_list.curlen = 0;
2230 chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
2231 chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
2232 chip->adc1_list.curlen = 0;
2233 chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
2234 chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
2235 chip->dma_list.curlen = 0;
2236 chip->dma_list.mem_addr = KDATA_DMA_XFER0;
2237 chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
2238 chip->msrc_list.curlen = 0;
2239 chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
2240 chip->msrc_list.max = MAX_INSTANCE_MINISRC;
2241}
2242
2243
3470c29d 2244static int __devinit snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
1da177e4
LT
2245{
2246 int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
2247 MINISRC_IN_BUFFER_SIZE / 2 +
2248 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
2249 int address, i;
2250
2251 /*
2252 * the revb memory map has 0x1100 through 0x1c00
2253 * free.
2254 */
2255
2256 /*
0b2dcd5d 2257 * align instance address to 256 bytes so that its
1da177e4
LT
2258 * shifted list address is aligned.
2259 * list address = (mem address >> 1) >> 7;
2260 */
7ab39926 2261 data_bytes = ALIGN(data_bytes, 256);
1da177e4
LT
2262 address = 0x1100 + ((data_bytes/2) * index);
2263
2264 if ((address + (data_bytes/2)) >= 0x1c00) {
99b359ba 2265 snd_printk(KERN_ERR "no memory for %d bytes at ind %d (addr 0x%x)\n",
1da177e4
LT
2266 data_bytes, index, address);
2267 return -ENOMEM;
2268 }
2269
2270 s->number = index;
2271 s->inst.code = 0x400;
2272 s->inst.data = address;
2273
2274 for (i = data_bytes / 2; i > 0; address++, i--) {
2275 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2276 address, 0);
2277 }
2278
2279 return 0;
2280}
2281
2282
2283/*
2284 * this works for the reference board, have to find
2285 * out about others
2286 *
2287 * this needs more magic for 4 speaker, but..
2288 */
2289static void
3470c29d 2290snd_m3_amp_enable(struct snd_m3 *chip, int enable)
1da177e4
LT
2291{
2292 int io = chip->iobase;
2293 u16 gpo, polarity;
2294
2295 if (! chip->external_amp)
2296 return;
2297
2298 polarity = enable ? 0 : 1;
2299 polarity = polarity << chip->amp_gpio;
2300 gpo = 1 << chip->amp_gpio;
2301
2302 outw(~gpo, io + GPIO_MASK);
2303
2304 outw(inw(io + GPIO_DIRECTION) | gpo,
2305 io + GPIO_DIRECTION);
2306
2307 outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
2308 io + GPIO_DATA);
2309
2310 outw(0xffff, io + GPIO_MASK);
2311}
2312
8b83afe0
VS
2313static void
2314snd_m3_hv_init(struct snd_m3 *chip)
2315{
2316 unsigned long io = chip->iobase;
2317 u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
2318
2319 if (!chip->is_omnibook)
2320 return;
2321
2322 /*
2323 * Volume buttons on some HP OmniBook laptops
2324 * require some GPIO magic to work correctly.
2325 */
2326 outw(0xffff, io + GPIO_MASK);
2327 outw(0x0000, io + GPIO_DATA);
2328
2329 outw(~val, io + GPIO_MASK);
2330 outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
2331 outw(val, io + GPIO_MASK);
2332
2333 outw(0xffff, io + GPIO_MASK);
2334}
2335
1da177e4 2336static int
3470c29d 2337snd_m3_chip_init(struct snd_m3 *chip)
1da177e4
LT
2338{
2339 struct pci_dev *pcidev = chip->pci;
db68d15d 2340 unsigned long io = chip->iobase;
1da177e4
LT
2341 u32 n;
2342 u16 w;
2343 u8 t; /* makes as much sense as 'n', no? */
2344
2345 pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
2346 w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
2347 MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
2348 DISABLE_LEGACY);
2349 pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
2350
2351 pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
82f008c2 2352 n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
1061eeb4 2353 n |= chip->hv_config;
82f008c2
VS
2354 /* For some reason we must always use reduced debounce. */
2355 n |= REDUCED_DEBOUNCE;
1da177e4
LT
2356 n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
2357 pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2358
2359 outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
2360 pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
2361 n &= ~INT_CLK_SELECT;
2362 if (!chip->allegro_flag) {
2363 n &= ~INT_CLK_MULT_ENABLE;
2364 n |= INT_CLK_SRC_NOT_PCI;
2365 }
2366 n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
2367 pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2368
2369 if (chip->allegro_flag) {
2370 pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
2371 n |= IN_CLK_12MHZ_SELECT;
2372 pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
2373 }
2374
2375 t = inb(chip->iobase + ASSP_CONTROL_A);
2376 t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
2377 t |= ASSP_CLK_49MHZ_SELECT;
2378 t |= ASSP_0_WS_ENABLE;
2379 outb(t, chip->iobase + ASSP_CONTROL_A);
2380
051b5165 2381 snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
1da177e4
LT
2382 outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
2383
db68d15d
VS
2384 outb(0x00, io + HARDWARE_VOL_CTRL);
2385 outb(0x88, io + SHADOW_MIX_REG_VOICE);
2386 outb(0x88, io + HW_VOL_COUNTER_VOICE);
2387 outb(0x88, io + SHADOW_MIX_REG_MASTER);
2388 outb(0x88, io + HW_VOL_COUNTER_MASTER);
2389
1da177e4
LT
2390 return 0;
2391}
2392
2393static void
3470c29d 2394snd_m3_enable_ints(struct snd_m3 *chip)
1da177e4
LT
2395{
2396 unsigned long io = chip->iobase;
5ba1e7b5 2397 unsigned short val;
1da177e4
LT
2398
2399 /* TODO: MPU401 not supported yet */
5ba1e7b5 2400 val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
1061eeb4 2401 if (chip->hv_config & HV_CTRL_ENABLE)
5ba1e7b5 2402 val |= HV_INT_ENABLE;
1bde78bc 2403 outb(val, chip->iobase + HOST_INT_STATUS);
5ba1e7b5 2404 outw(val, io + HOST_INT_CTRL);
1da177e4
LT
2405 outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
2406 io + ASSP_CONTROL_C);
2407}
2408
2409
2410/*
2411 */
2412
3470c29d 2413static int snd_m3_free(struct snd_m3 *chip)
1da177e4 2414{
3470c29d 2415 struct m3_dma *s;
1da177e4
LT
2416 int i;
2417
30bdee02 2418 cancel_work_sync(&chip->hwvol_work);
eb581adf
HG
2419#ifdef CONFIG_SND_MAESTRO3_INPUT
2420 if (chip->input_dev)
2421 input_unregister_device(chip->input_dev);
2422#endif
2423
1da177e4
LT
2424 if (chip->substreams) {
2425 spin_lock_irq(&chip->reg_lock);
2426 for (i = 0; i < chip->num_substreams; i++) {
2427 s = &chip->substreams[i];
2428 /* check surviving pcms; this should not happen though.. */
2429 if (s->substream && s->running)
2430 snd_m3_pcm_stop(chip, s, s->substream);
2431 }
2432 spin_unlock_irq(&chip->reg_lock);
2433 kfree(chip->substreams);
2434 }
2435 if (chip->iobase) {
88491386 2436 outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
1da177e4
LT
2437 }
2438
2439#ifdef CONFIG_PM
2440 vfree(chip->suspend_mem);
2441#endif
2442
f000fd80 2443 if (chip->irq >= 0)
3470c29d 2444 free_irq(chip->irq, chip);
1da177e4
LT
2445
2446 if (chip->iobase)
2447 pci_release_regions(chip->pci);
2448
b7dd2b34
TI
2449 release_firmware(chip->assp_kernel_image);
2450 release_firmware(chip->assp_minisrc_image);
81d7724a 2451
1da177e4
LT
2452 pci_disable_device(chip->pci);
2453 kfree(chip);
2454 return 0;
2455}
2456
2457
2458/*
2459 * APM support
2460 */
2461#ifdef CONFIG_PM
68cb2b55 2462static int m3_suspend(struct device *dev)
1da177e4 2463{
68cb2b55
TI
2464 struct pci_dev *pci = to_pci_dev(dev);
2465 struct snd_card *card = dev_get_drvdata(dev);
0e2364a7 2466 struct snd_m3 *chip = card->private_data;
e37273d3 2467 int i, dsp_index;
1da177e4
LT
2468
2469 if (chip->suspend_mem == NULL)
2470 return 0;
2471
715aa675 2472 chip->in_suspend = 1;
30bdee02 2473 cancel_work_sync(&chip->hwvol_work);
0e2364a7 2474 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1da177e4
LT
2475 snd_pcm_suspend_all(chip->pcm);
2476 snd_ac97_suspend(chip->ac97);
2477
5ba1e7b5 2478 msleep(10); /* give the assp a chance to idle.. */
1da177e4
LT
2479
2480 snd_m3_assp_halt(chip);
2481
2482 /* save dsp image */
e37273d3 2483 dsp_index = 0;
1da177e4 2484 for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
e37273d3 2485 chip->suspend_mem[dsp_index++] =
1da177e4
LT
2486 snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
2487 for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
e37273d3 2488 chip->suspend_mem[dsp_index++] =
1da177e4
LT
2489 snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
2490
0e2364a7
TI
2491 pci_disable_device(pci);
2492 pci_save_state(pci);
68cb2b55 2493 pci_set_power_state(pci, PCI_D3hot);
1da177e4
LT
2494 return 0;
2495}
2496
68cb2b55 2497static int m3_resume(struct device *dev)
1da177e4 2498{
68cb2b55
TI
2499 struct pci_dev *pci = to_pci_dev(dev);
2500 struct snd_card *card = dev_get_drvdata(dev);
0e2364a7 2501 struct snd_m3 *chip = card->private_data;
e37273d3 2502 int i, dsp_index;
1da177e4
LT
2503
2504 if (chip->suspend_mem == NULL)
2505 return 0;
2506
30b35399 2507 pci_set_power_state(pci, PCI_D0);
0e2364a7 2508 pci_restore_state(pci);
30b35399
TI
2509 if (pci_enable_device(pci) < 0) {
2510 printk(KERN_ERR "maestor3: pci_enable_device failed, "
2511 "disabling device\n");
2512 snd_card_disconnect(card);
2513 return -EIO;
2514 }
0e2364a7 2515 pci_set_master(pci);
1da177e4
LT
2516
2517 /* first lets just bring everything back. .*/
2518 snd_m3_outw(chip, 0, 0x54);
2519 snd_m3_outw(chip, 0, 0x56);
2520
2521 snd_m3_chip_init(chip);
2522 snd_m3_assp_halt(chip);
2523 snd_m3_ac97_reset(chip);
2524
2525 /* restore dsp image */
e37273d3 2526 dsp_index = 0;
1da177e4
LT
2527 for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
2528 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
e37273d3 2529 chip->suspend_mem[dsp_index++]);
1da177e4
LT
2530 for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
2531 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
e37273d3 2532 chip->suspend_mem[dsp_index++]);
1da177e4
LT
2533
2534 /* tell the dma engine to restart itself */
2535 snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2536 KDATA_DMA_ACTIVE, 0);
2537
2538 /* restore ac97 registers */
2539 snd_ac97_resume(chip->ac97);
2540
2541 snd_m3_assp_continue(chip);
2542 snd_m3_enable_ints(chip);
2543 snd_m3_amp_enable(chip, 1);
2544
8b83afe0
VS
2545 snd_m3_hv_init(chip);
2546
0e2364a7 2547 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
715aa675 2548 chip->in_suspend = 0;
1da177e4
LT
2549 return 0;
2550}
68cb2b55
TI
2551
2552static SIMPLE_DEV_PM_OPS(m3_pm, m3_suspend, m3_resume);
2553#define M3_PM_OPS &m3_pm
2554#else
2555#define M3_PM_OPS NULL
1da177e4
LT
2556#endif /* CONFIG_PM */
2557
eb581adf
HG
2558#ifdef CONFIG_SND_MAESTRO3_INPUT
2559static int __devinit snd_m3_input_register(struct snd_m3 *chip)
2560{
2561 struct input_dev *input_dev;
2562 int err;
2563
2564 input_dev = input_allocate_device();
2565 if (!input_dev)
2566 return -ENOMEM;
2567
2568 snprintf(chip->phys, sizeof(chip->phys), "pci-%s/input0",
2569 pci_name(chip->pci));
2570
2571 input_dev->name = chip->card->driver;
2572 input_dev->phys = chip->phys;
2573 input_dev->id.bustype = BUS_PCI;
2574 input_dev->id.vendor = chip->pci->vendor;
2575 input_dev->id.product = chip->pci->device;
2576 input_dev->dev.parent = &chip->pci->dev;
2577
2578 __set_bit(EV_KEY, input_dev->evbit);
2579 __set_bit(KEY_MUTE, input_dev->keybit);
2580 __set_bit(KEY_VOLUMEDOWN, input_dev->keybit);
2581 __set_bit(KEY_VOLUMEUP, input_dev->keybit);
2582
2583 err = input_register_device(input_dev);
2584 if (err) {
2585 input_free_device(input_dev);
2586 return err;
2587 }
2588
2589 chip->input_dev = input_dev;
2590 return 0;
2591}
2592#endif /* CONFIG_INPUT */
1da177e4
LT
2593
2594/*
2595 */
2596
3470c29d 2597static int snd_m3_dev_free(struct snd_device *device)
1da177e4 2598{
3470c29d 2599 struct snd_m3 *chip = device->device_data;
1da177e4
LT
2600 return snd_m3_free(chip);
2601}
2602
2603static int __devinit
3470c29d 2604snd_m3_create(struct snd_card *card, struct pci_dev *pci,
1da177e4
LT
2605 int enable_amp,
2606 int amp_gpio,
3470c29d 2607 struct snd_m3 **chip_ret)
1da177e4 2608{
3470c29d 2609 struct snd_m3 *chip;
1da177e4 2610 int i, err;
1061eeb4 2611 const struct snd_pci_quirk *quirk;
3470c29d 2612 static struct snd_device_ops ops = {
1da177e4
LT
2613 .dev_free = snd_m3_dev_free,
2614 };
2615
2616 *chip_ret = NULL;
2617
2618 if (pci_enable_device(pci))
2619 return -EIO;
2620
2621 /* check, if we can restrict PCI DMA transfers to 28 bits */
ce0b6201
YH
2622 if (pci_set_dma_mask(pci, DMA_BIT_MASK(28)) < 0 ||
2623 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(28)) < 0) {
99b359ba 2624 snd_printk(KERN_ERR "architecture does not support 28bit PCI busmaster DMA\n");
1da177e4
LT
2625 pci_disable_device(pci);
2626 return -ENXIO;
2627 }
2628
e560d8d8 2629 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1da177e4
LT
2630 if (chip == NULL) {
2631 pci_disable_device(pci);
2632 return -ENOMEM;
2633 }
2634
2635 spin_lock_init(&chip->reg_lock);
5ba1e7b5 2636
1da177e4
LT
2637 switch (pci->device) {
2638 case PCI_DEVICE_ID_ESS_ALLEGRO:
2639 case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2640 case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2641 case PCI_DEVICE_ID_ESS_CANYON3D_2:
2642 chip->allegro_flag = 1;
2643 break;
2644 }
2645
2646 chip->card = card;
2647 chip->pci = pci;
2648 chip->irq = -1;
30bdee02 2649 INIT_WORK(&chip->hwvol_work, snd_m3_update_hw_volume);
1da177e4 2650
1da177e4
LT
2651 chip->external_amp = enable_amp;
2652 if (amp_gpio >= 0 && amp_gpio <= 0x0f)
2653 chip->amp_gpio = amp_gpio;
1061eeb4
TI
2654 else {
2655 quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
2656 if (quirk) {
2657 snd_printdd(KERN_INFO "maestro3: set amp-gpio "
2658 "for '%s'\n", quirk->name);
2659 chip->amp_gpio = quirk->value;
2660 } else if (chip->allegro_flag)
2661 chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
2662 else /* presumably this is for all 'maestro3's.. */
2663 chip->amp_gpio = GPO_EXT_AMP_M3;
2664 }
2665
2666 quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
2667 if (quirk) {
2668 snd_printdd(KERN_INFO "maestro3: enabled irda workaround "
2669 "for '%s'\n", quirk->name);
2670 chip->irda_workaround = 1;
2671 }
2672 quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
2673 if (quirk)
2674 chip->hv_config = quirk->value;
2675 if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
2676 chip->is_omnibook = 1;
1da177e4
LT
2677
2678 chip->num_substreams = NR_DSPS;
3470c29d
TI
2679 chip->substreams = kcalloc(chip->num_substreams, sizeof(struct m3_dma),
2680 GFP_KERNEL);
1da177e4
LT
2681 if (chip->substreams == NULL) {
2682 kfree(chip);
2683 pci_disable_device(pci);
2684 return -ENOMEM;
2685 }
1da177e4 2686
81d7724a
CL
2687 err = request_firmware(&chip->assp_kernel_image,
2688 "ess/maestro3_assp_kernel.fw", &pci->dev);
2689 if (err < 0) {
81d7724a
CL
2690 snd_m3_free(chip);
2691 return err;
fa6e1cb6 2692 }
81d7724a
CL
2693
2694 err = request_firmware(&chip->assp_minisrc_image,
2695 "ess/maestro3_assp_minisrc.fw", &pci->dev);
2696 if (err < 0) {
81d7724a
CL
2697 snd_m3_free(chip);
2698 return err;
fa6e1cb6 2699 }
81d7724a 2700
1da177e4
LT
2701 if ((err = pci_request_regions(pci, card->driver)) < 0) {
2702 snd_m3_free(chip);
2703 return err;
2704 }
2705 chip->iobase = pci_resource_start(pci, 0);
2706
2707 /* just to be sure */
2708 pci_set_master(pci);
2709
2710 snd_m3_chip_init(chip);
2711 snd_m3_assp_halt(chip);
2712
2713 snd_m3_ac97_reset(chip);
2714
1da177e4
LT
2715 snd_m3_amp_enable(chip, 1);
2716
8b83afe0
VS
2717 snd_m3_hv_init(chip);
2718
437a5a46 2719 if (request_irq(pci->irq, snd_m3_interrupt, IRQF_SHARED,
934c2b6d 2720 KBUILD_MODNAME, chip)) {
99b359ba 2721 snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
1da177e4
LT
2722 snd_m3_free(chip);
2723 return -ENOMEM;
2724 }
2725 chip->irq = pci->irq;
2726
2727#ifdef CONFIG_PM
2728 chip->suspend_mem = vmalloc(sizeof(u16) * (REV_B_CODE_MEMORY_LENGTH + REV_B_DATA_MEMORY_LENGTH));
2729 if (chip->suspend_mem == NULL)
2730 snd_printk(KERN_WARNING "can't allocate apm buffer\n");
1da177e4
LT
2731#endif
2732
2733 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
2734 snd_m3_free(chip);
2735 return err;
2736 }
2737
2738 if ((err = snd_m3_mixer(chip)) < 0)
2739 return err;
2740
2741 for (i = 0; i < chip->num_substreams; i++) {
3470c29d 2742 struct m3_dma *s = &chip->substreams[i];
1da177e4
LT
2743 if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
2744 return err;
2745 }
2746
2747 if ((err = snd_m3_pcm(chip, 0)) < 0)
2748 return err;
eb581adf
HG
2749
2750#ifdef CONFIG_SND_MAESTRO3_INPUT
2751 if (chip->hv_config & HV_CTRL_ENABLE) {
2752 err = snd_m3_input_register(chip);
2753 if (err)
2754 snd_printk(KERN_WARNING "Input device registration "
2755 "failed with error %i", err);
2756 }
2757#endif
2758
1da177e4
LT
2759 snd_m3_enable_ints(chip);
2760 snd_m3_assp_continue(chip);
2761
2762 snd_card_set_dev(card, &pci->dev);
2763
2764 *chip_ret = chip;
2765
2766 return 0;
2767}
2768
2769/*
2770 */
2771static int __devinit
2772snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
2773{
2774 static int dev;
3470c29d
TI
2775 struct snd_card *card;
2776 struct snd_m3 *chip;
1da177e4
LT
2777 int err;
2778
2779 /* don't pick up modems */
2780 if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
2781 return -ENODEV;
2782
2783 if (dev >= SNDRV_CARDS)
2784 return -ENODEV;
2785 if (!enable[dev]) {
2786 dev++;
2787 return -ENOENT;
2788 }
2789
e58de7ba
TI
2790 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2791 if (err < 0)
2792 return err;
1da177e4
LT
2793
2794 switch (pci->device) {
2795 case PCI_DEVICE_ID_ESS_ALLEGRO:
2796 case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2797 strcpy(card->driver, "Allegro");
2798 break;
2799 case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2800 case PCI_DEVICE_ID_ESS_CANYON3D_2:
2801 strcpy(card->driver, "Canyon3D-2");
2802 break;
2803 default:
2804 strcpy(card->driver, "Maestro3");
2805 break;
2806 }
2807
2808 if ((err = snd_m3_create(card, pci,
2809 external_amp[dev],
2810 amp_gpio[dev],
2811 &chip)) < 0) {
2812 snd_card_free(card);
2813 return err;
2814 }
0e2364a7 2815 card->private_data = chip;
1da177e4
LT
2816
2817 sprintf(card->shortname, "ESS %s PCI", card->driver);
2818 sprintf(card->longname, "%s at 0x%lx, irq %d",
2819 card->shortname, chip->iobase, chip->irq);
2820
2821 if ((err = snd_card_register(card)) < 0) {
2822 snd_card_free(card);
2823 return err;
2824 }
2825
2826#if 0 /* TODO: not supported yet */
0b2dcd5d 2827 /* TODO enable MIDI IRQ and I/O */
1da177e4 2828 err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
302e4c2f 2829 chip->iobase + MPU401_DATA_PORT,
dba8b469
CL
2830 MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK,
2831 -1, &chip->rmidi);
1da177e4 2832 if (err < 0)
0b2dcd5d 2833 printk(KERN_WARNING "maestro3: no MIDI support.\n");
1da177e4
LT
2834#endif
2835
2836 pci_set_drvdata(pci, card);
2837 dev++;
2838 return 0;
2839}
2840
2841static void __devexit snd_m3_remove(struct pci_dev *pci)
2842{
2843 snd_card_free(pci_get_drvdata(pci));
2844 pci_set_drvdata(pci, NULL);
2845}
2846
e9f66d9b 2847static struct pci_driver m3_driver = {
3733e424 2848 .name = KBUILD_MODNAME,
1da177e4
LT
2849 .id_table = snd_m3_ids,
2850 .probe = snd_m3_probe,
2851 .remove = __devexit_p(snd_m3_remove),
68cb2b55
TI
2852 .driver = {
2853 .pm = M3_PM_OPS,
2854 },
1da177e4
LT
2855};
2856
e9f66d9b 2857module_pci_driver(m3_driver);