]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - sound/soc/intel/skylake/skl-pcm.c
ASoC: Intel: Skylake: Disable clock gating during firmware and library download
[mirror_ubuntu-bionic-kernel.git] / sound / soc / intel / skylake / skl-pcm.c
CommitLineData
a40e693c
JK
1/*
2 * skl-pcm.c -ASoC HDA Platform driver file implementing PCM functionality
3 *
4 * Copyright (C) 2014-2015 Intel Corp
5 * Author: Jeeja KP <jeeja.kp@intel.com>
6 *
7 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
19 *
20 */
21
22#include <linux/pci.h>
23#include <linux/pm_runtime.h>
fdd85a05 24#include <linux/delay.h>
a40e693c
JK
25#include <sound/pcm_params.h>
26#include <sound/soc.h>
27#include "skl.h"
b663a8c5 28#include "skl-topology.h"
721c3e36
D
29#include "skl-sst-dsp.h"
30#include "skl-sst-ipc.h"
a40e693c
JK
31
32#define HDA_MONO 1
33#define HDA_STEREO 2
8f35bf3f 34#define HDA_QUAD 4
a40e693c 35
8df397ff 36static const struct snd_pcm_hardware azx_pcm_hw = {
a40e693c
JK
37 .info = (SNDRV_PCM_INFO_MMAP |
38 SNDRV_PCM_INFO_INTERLEAVED |
39 SNDRV_PCM_INFO_BLOCK_TRANSFER |
40 SNDRV_PCM_INFO_MMAP_VALID |
41 SNDRV_PCM_INFO_PAUSE |
3637976b 42 SNDRV_PCM_INFO_RESUME |
a40e693c
JK
43 SNDRV_PCM_INFO_SYNC_START |
44 SNDRV_PCM_INFO_HAS_WALL_CLOCK | /* legacy */
45 SNDRV_PCM_INFO_HAS_LINK_ATIME |
46 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
06b23d93
JK
47 .formats = SNDRV_PCM_FMTBIT_S16_LE |
48 SNDRV_PCM_FMTBIT_S32_LE |
49 SNDRV_PCM_FMTBIT_S24_LE,
50 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
51 SNDRV_PCM_RATE_8000,
52 .rate_min = 8000,
a40e693c 53 .rate_max = 48000,
8f35bf3f 54 .channels_min = 1,
7e12dc87 55 .channels_max = 8,
a40e693c
JK
56 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
57 .period_bytes_min = 128,
58 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
59 .periods_min = 2,
60 .periods_max = AZX_MAX_FRAG,
61 .fifo_size = 0,
62};
63
64static inline
65struct hdac_ext_stream *get_hdac_ext_stream(struct snd_pcm_substream *substream)
66{
67 return substream->runtime->private_data;
68}
69
70static struct hdac_ext_bus *get_bus_ctx(struct snd_pcm_substream *substream)
71{
72 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
73 struct hdac_stream *hstream = hdac_stream(stream);
74 struct hdac_bus *bus = hstream->bus;
75
76 return hbus_to_ebus(bus);
77}
78
79static int skl_substream_alloc_pages(struct hdac_ext_bus *ebus,
80 struct snd_pcm_substream *substream,
81 size_t size)
82{
83 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
84
85 hdac_stream(stream)->bufsize = 0;
86 hdac_stream(stream)->period_bytes = 0;
87 hdac_stream(stream)->format_val = 0;
88
89 return snd_pcm_lib_malloc_pages(substream, size);
90}
91
92static int skl_substream_free_pages(struct hdac_bus *bus,
93 struct snd_pcm_substream *substream)
94{
95 return snd_pcm_lib_free_pages(substream);
96}
97
98static void skl_set_pcm_constrains(struct hdac_ext_bus *ebus,
99 struct snd_pcm_runtime *runtime)
100{
101 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
102
103 /* avoid wrap-around with wall-clock */
104 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
105 20, 178000000);
106}
107
05057001
JK
108static enum hdac_ext_stream_type skl_get_host_stream_type(struct hdac_ext_bus *ebus)
109{
ec8ae570 110 if ((ebus_to_hbus(ebus))->ppcap)
05057001
JK
111 return HDAC_EXT_STREAM_TYPE_HOST;
112 else
113 return HDAC_EXT_STREAM_TYPE_COUPLED;
114}
115
4557c305
JK
116/*
117 * check if the stream opened is marked as ignore_suspend by machine, if so
118 * then enable suspend_active refcount
119 *
120 * The count supend_active does not need lock as it is used in open/close
121 * and suspend context
122 */
123static void skl_set_suspend_active(struct snd_pcm_substream *substream,
124 struct snd_soc_dai *dai, bool enable)
125{
126 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
127 struct snd_soc_dapm_widget *w;
128 struct skl *skl = ebus_to_skl(ebus);
129
130 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
131 w = dai->playback_widget;
132 else
133 w = dai->capture_widget;
134
135 if (w->ignore_suspend && enable)
136 skl->supend_active++;
137 else if (w->ignore_suspend && !enable)
138 skl->supend_active--;
139}
140
ad036bde
JK
141int skl_pcm_host_dma_prepare(struct device *dev, struct skl_pipe_params *params)
142{
143 struct hdac_ext_bus *ebus = dev_get_drvdata(dev);
144 struct hdac_bus *bus = ebus_to_hbus(ebus);
145 unsigned int format_val;
146 struct hdac_stream *hstream;
147 struct hdac_ext_stream *stream;
148 int err;
149
150 hstream = snd_hdac_get_stream(bus, params->stream,
151 params->host_dma_id + 1);
152 if (!hstream)
153 return -EINVAL;
154
155 stream = stream_to_hdac_ext_stream(hstream);
156 snd_hdac_ext_stream_decouple(ebus, stream, true);
157
158 format_val = snd_hdac_calc_stream_format(params->s_freq,
7f975a38 159 params->ch, params->format, params->host_bps, 0);
ad036bde
JK
160
161 dev_dbg(dev, "format_val=%d, rate=%d, ch=%d, format=%d\n",
162 format_val, params->s_freq, params->ch, params->format);
163
164 snd_hdac_stream_reset(hdac_stream(stream));
165 err = snd_hdac_stream_set_params(hdac_stream(stream), format_val);
166 if (err < 0)
167 return err;
168
169 err = snd_hdac_stream_setup(hdac_stream(stream));
170 if (err < 0)
171 return err;
172
173 hdac_stream(stream)->prepared = 1;
174
175 return 0;
176}
177
178int skl_pcm_link_dma_prepare(struct device *dev, struct skl_pipe_params *params)
179{
180 struct hdac_ext_bus *ebus = dev_get_drvdata(dev);
181 struct hdac_bus *bus = ebus_to_hbus(ebus);
182 unsigned int format_val;
183 struct hdac_stream *hstream;
184 struct hdac_ext_stream *stream;
185 struct hdac_ext_link *link;
186
187 hstream = snd_hdac_get_stream(bus, params->stream,
188 params->link_dma_id + 1);
189 if (!hstream)
190 return -EINVAL;
191
192 stream = stream_to_hdac_ext_stream(hstream);
193 snd_hdac_ext_stream_decouple(ebus, stream, true);
7f975a38
JK
194 format_val = snd_hdac_calc_stream_format(params->s_freq, params->ch,
195 params->format, params->link_bps, 0);
ad036bde
JK
196
197 dev_dbg(dev, "format_val=%d, rate=%d, ch=%d, format=%d\n",
198 format_val, params->s_freq, params->ch, params->format);
199
200 snd_hdac_ext_link_stream_reset(stream);
201
202 snd_hdac_ext_link_stream_setup(stream, format_val);
203
204 list_for_each_entry(link, &ebus->hlink_list, list) {
205 if (link->index == params->link_index)
206 snd_hdac_ext_link_set_stream_id(link,
207 hstream->stream_tag);
208 }
209
210 stream->link_prepared = 1;
211
212 return 0;
213}
214
a40e693c
JK
215static int skl_pcm_open(struct snd_pcm_substream *substream,
216 struct snd_soc_dai *dai)
217{
218 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
219 struct hdac_ext_stream *stream;
220 struct snd_pcm_runtime *runtime = substream->runtime;
221 struct skl_dma_params *dma_params;
a83e3b4c
VK
222 struct skl *skl = get_skl_ctx(dai->dev);
223 struct skl_module_cfg *mconfig;
a40e693c
JK
224
225 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
a40e693c
JK
226
227 stream = snd_hdac_ext_stream_assign(ebus, substream,
05057001 228 skl_get_host_stream_type(ebus));
a40e693c
JK
229 if (stream == NULL)
230 return -EBUSY;
231
232 skl_set_pcm_constrains(ebus, runtime);
233
234 /*
235 * disable WALLCLOCK timestamps for capture streams
236 * until we figure out how to handle digital inputs
237 */
238 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
239 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK; /* legacy */
240 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_LINK_ATIME;
241 }
242
243 runtime->private_data = stream;
244
245 dma_params = kzalloc(sizeof(*dma_params), GFP_KERNEL);
246 if (!dma_params)
247 return -ENOMEM;
248
249 dma_params->stream_tag = hdac_stream(stream)->stream_tag;
250 snd_soc_dai_set_dma_data(dai, substream, dma_params);
251
252 dev_dbg(dai->dev, "stream tag set in dma params=%d\n",
253 dma_params->stream_tag);
4557c305 254 skl_set_suspend_active(substream, dai, true);
a40e693c
JK
255 snd_pcm_set_sync(substream);
256
a83e3b4c 257 mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
91ce5497
K
258 if (!mconfig)
259 return -EINVAL;
260
a83e3b4c
VK
261 skl_tplg_d0i3_get(skl, mconfig->d0i3_caps);
262
a40e693c
JK
263 return 0;
264}
265
a40e693c
JK
266static int skl_pcm_prepare(struct snd_pcm_substream *substream,
267 struct snd_soc_dai *dai)
268{
2004432f 269 struct skl *skl = get_skl_ctx(dai->dev);
2004432f 270 struct skl_module_cfg *mconfig;
a40e693c
JK
271
272 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
a40e693c 273
2004432f
JK
274 mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
275
2004432f
JK
276 /* In case of XRUN recovery, reset the FW pipe to clean state */
277 if (mconfig && (substream->runtime->status->state ==
278 SNDRV_PCM_STATE_XRUN))
279 skl_reset_pipe(skl->skl_sst, mconfig->pipe);
280
bb704a73 281 return 0;
a40e693c
JK
282}
283
284static int skl_pcm_hw_params(struct snd_pcm_substream *substream,
285 struct snd_pcm_hw_params *params,
286 struct snd_soc_dai *dai)
287{
288 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
05057001 289 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
a40e693c 290 struct snd_pcm_runtime *runtime = substream->runtime;
b663a8c5
JK
291 struct skl_pipe_params p_params = {0};
292 struct skl_module_cfg *m_cfg;
05057001 293 int ret, dma_id;
a40e693c
JK
294
295 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
296 ret = skl_substream_alloc_pages(ebus, substream,
297 params_buffer_bytes(params));
298 if (ret < 0)
299 return ret;
300
301 dev_dbg(dai->dev, "format_val, rate=%d, ch=%d, format=%d\n",
302 runtime->rate, runtime->channels, runtime->format);
303
05057001
JK
304 dma_id = hdac_stream(stream)->stream_tag - 1;
305 dev_dbg(dai->dev, "dma_id=%d\n", dma_id);
306
b663a8c5
JK
307 p_params.s_fmt = snd_pcm_format_width(params_format(params));
308 p_params.ch = params_channels(params);
309 p_params.s_freq = params_rate(params);
310 p_params.host_dma_id = dma_id;
311 p_params.stream = substream->stream;
12c3be0e 312 p_params.format = params_format(params);
7f975a38
JK
313 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
314 p_params.host_bps = dai->driver->playback.sig_bits;
315 else
316 p_params.host_bps = dai->driver->capture.sig_bits;
317
b663a8c5
JK
318
319 m_cfg = skl_tplg_fe_get_cpr_module(dai, p_params.stream);
320 if (m_cfg)
321 skl_tplg_update_pipe_params(dai->dev, m_cfg, &p_params);
322
a40e693c
JK
323 return 0;
324}
325
326static void skl_pcm_close(struct snd_pcm_substream *substream,
327 struct snd_soc_dai *dai)
328{
329 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
05057001 330 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
a40e693c 331 struct skl_dma_params *dma_params = NULL;
721c3e36 332 struct skl *skl = ebus_to_skl(ebus);
a83e3b4c 333 struct skl_module_cfg *mconfig;
a40e693c
JK
334
335 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
05057001
JK
336
337 snd_hdac_ext_stream_release(stream, skl_get_host_stream_type(ebus));
a40e693c
JK
338
339 dma_params = snd_soc_dai_get_dma_data(dai, substream);
340 /*
341 * now we should set this to NULL as we are freeing by the
342 * dma_params
343 */
344 snd_soc_dai_set_dma_data(dai, substream, NULL);
4557c305 345 skl_set_suspend_active(substream, dai, false);
a40e693c 346
721c3e36
D
347 /*
348 * check if close is for "Reference Pin" and set back the
349 * CGCTL.MISCBDCGE if disabled by driver
350 */
351 if (!strncmp(dai->name, "Reference Pin", 13) &&
352 skl->skl_sst->miscbdcg_disabled) {
353 skl->skl_sst->enable_miscbdcge(dai->dev, true);
354 skl->skl_sst->miscbdcg_disabled = false;
355 }
356
a83e3b4c 357 mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
0265ddd7
PB
358 if (mconfig)
359 skl_tplg_d0i3_put(skl, mconfig->d0i3_caps);
a83e3b4c 360
a40e693c
JK
361 kfree(dma_params);
362}
363
364static int skl_pcm_hw_free(struct snd_pcm_substream *substream,
365 struct snd_soc_dai *dai)
366{
367 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
368 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
369
370 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
371
372 snd_hdac_stream_cleanup(hdac_stream(stream));
373 hdac_stream(stream)->prepared = 0;
374
375 return skl_substream_free_pages(ebus_to_hbus(ebus), substream);
376}
377
b663a8c5
JK
378static int skl_be_hw_params(struct snd_pcm_substream *substream,
379 struct snd_pcm_hw_params *params,
380 struct snd_soc_dai *dai)
381{
382 struct skl_pipe_params p_params = {0};
383
384 p_params.s_fmt = snd_pcm_format_width(params_format(params));
385 p_params.ch = params_channels(params);
386 p_params.s_freq = params_rate(params);
387 p_params.stream = substream->stream;
b663a8c5 388
4bd073f9 389 return skl_tplg_be_update_params(dai, &p_params);
b663a8c5
JK
390}
391
d1730c3d
JK
392static int skl_decoupled_trigger(struct snd_pcm_substream *substream,
393 int cmd)
394{
395 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
396 struct hdac_bus *bus = ebus_to_hbus(ebus);
397 struct hdac_ext_stream *stream;
398 int start;
399 unsigned long cookie;
400 struct hdac_stream *hstr;
401
402 stream = get_hdac_ext_stream(substream);
403 hstr = hdac_stream(stream);
404
405 if (!hstr->prepared)
406 return -EPIPE;
407
408 switch (cmd) {
409 case SNDRV_PCM_TRIGGER_START:
410 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
411 case SNDRV_PCM_TRIGGER_RESUME:
412 start = 1;
413 break;
414
415 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
416 case SNDRV_PCM_TRIGGER_SUSPEND:
417 case SNDRV_PCM_TRIGGER_STOP:
418 start = 0;
419 break;
420
421 default:
422 return -EINVAL;
423 }
424
425 spin_lock_irqsave(&bus->reg_lock, cookie);
426
427 if (start) {
428 snd_hdac_stream_start(hdac_stream(stream), true);
429 snd_hdac_stream_timecounter_init(hstr, 0);
430 } else {
431 snd_hdac_stream_stop(hdac_stream(stream));
432 }
433
434 spin_unlock_irqrestore(&bus->reg_lock, cookie);
435
436 return 0;
437}
438
b663a8c5
JK
439static int skl_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
440 struct snd_soc_dai *dai)
441{
442 struct skl *skl = get_skl_ctx(dai->dev);
443 struct skl_sst *ctx = skl->skl_sst;
444 struct skl_module_cfg *mconfig;
7e3a17d3
JK
445 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
446 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
9a655db0 447 struct snd_soc_dapm_widget *w;
d1730c3d 448 int ret;
b663a8c5
JK
449
450 mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
451 if (!mconfig)
452 return -EIO;
453
9a655db0
JK
454 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
455 w = dai->playback_widget;
456 else
457 w = dai->capture_widget;
458
b663a8c5 459 switch (cmd) {
7e3a17d3 460 case SNDRV_PCM_TRIGGER_RESUME:
9a655db0 461 if (!w->ignore_suspend) {
9a655db0
JK
462 /*
463 * enable DMA Resume enable bit for the stream, set the
464 * dpib & lpib position to resume before starting the
465 * DMA
466 */
467 snd_hdac_ext_stream_drsm_enable(ebus, true,
468 hdac_stream(stream)->index);
469 snd_hdac_ext_stream_set_dpibr(ebus, stream,
a700a1e6 470 stream->lpib);
9a655db0
JK
471 snd_hdac_ext_stream_set_lpib(stream, stream->lpib);
472 }
748a1d5a 473
d1730c3d 474 case SNDRV_PCM_TRIGGER_START:
b663a8c5 475 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
d1730c3d
JK
476 /*
477 * Start HOST DMA and Start FE Pipe.This is to make sure that
478 * there are no underrun/overrun in the case when the FE
479 * pipeline is started but there is a delay in starting the
480 * DMA channel on the host.
481 */
482 ret = skl_decoupled_trigger(substream, cmd);
483 if (ret < 0)
484 return ret;
b663a8c5 485 return skl_run_pipe(ctx, mconfig->pipe);
d1730c3d 486 break;
b663a8c5
JK
487
488 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
489 case SNDRV_PCM_TRIGGER_SUSPEND:
d1730c3d
JK
490 case SNDRV_PCM_TRIGGER_STOP:
491 /*
492 * Stop FE Pipe first and stop DMA. This is to make sure that
493 * there are no underrun/overrun in the case if there is a delay
494 * between the two operations.
495 */
496 ret = skl_stop_pipe(ctx, mconfig->pipe);
497 if (ret < 0)
498 return ret;
499
500 ret = skl_decoupled_trigger(substream, cmd);
9a655db0 501 if ((cmd == SNDRV_PCM_TRIGGER_SUSPEND) && !w->ignore_suspend) {
748a1d5a
JK
502 /* save the dpib and lpib positions */
503 stream->dpib = readl(ebus->bus.remap_addr +
504 AZX_REG_VS_SDXDPIB_XBASE +
505 (AZX_REG_VS_SDXDPIB_XINTERVAL *
506 hdac_stream(stream)->index));
507
508 stream->lpib = snd_hdac_stream_get_pos_lpib(
509 hdac_stream(stream));
7e3a17d3 510 snd_hdac_ext_stream_decouple(ebus, stream, false);
748a1d5a 511 }
d1730c3d 512 break;
b663a8c5
JK
513
514 default:
d1730c3d 515 return -EINVAL;
b663a8c5 516 }
d1730c3d
JK
517
518 return 0;
b663a8c5
JK
519}
520
05057001
JK
521static int skl_link_hw_params(struct snd_pcm_substream *substream,
522 struct snd_pcm_hw_params *params,
523 struct snd_soc_dai *dai)
524{
525 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
526 struct hdac_ext_stream *link_dev;
527 struct snd_soc_pcm_runtime *rtd = snd_pcm_substream_chip(substream);
05057001 528 struct snd_soc_dai *codec_dai = rtd->codec_dai;
b663a8c5 529 struct skl_pipe_params p_params = {0};
12c3be0e 530 struct hdac_ext_link *link;
1011509d 531 int stream_tag;
05057001 532
05057001
JK
533 link_dev = snd_hdac_ext_stream_assign(ebus, substream,
534 HDAC_EXT_STREAM_TYPE_LINK);
535 if (!link_dev)
536 return -EBUSY;
537
538 snd_soc_dai_set_dma_data(dai, substream, (void *)link_dev);
539
12c3be0e
JK
540 link = snd_hdac_ext_bus_get_link(ebus, rtd->codec->component.name);
541 if (!link)
542 return -EINVAL;
543
1011509d
JK
544 stream_tag = hdac_stream(link_dev)->stream_tag;
545
05057001 546 /* set the stream tag in the codec dai dma params */
1011509d 547 snd_soc_dai_set_tdm_slot(codec_dai, stream_tag, 0, 0, 0);
b663a8c5
JK
548
549 p_params.s_fmt = snd_pcm_format_width(params_format(params));
550 p_params.ch = params_channels(params);
551 p_params.s_freq = params_rate(params);
552 p_params.stream = substream->stream;
1011509d 553 p_params.link_dma_id = stream_tag - 1;
12c3be0e
JK
554 p_params.link_index = link->index;
555 p_params.format = params_format(params);
b663a8c5 556
7f975a38
JK
557 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
558 p_params.link_bps = codec_dai->driver->playback.sig_bits;
559 else
560 p_params.link_bps = codec_dai->driver->capture.sig_bits;
561
4bd073f9 562 return skl_tplg_be_update_params(dai, &p_params);
05057001
JK
563}
564
565static int skl_link_pcm_prepare(struct snd_pcm_substream *substream,
566 struct snd_soc_dai *dai)
567{
2004432f
JK
568 struct skl *skl = get_skl_ctx(dai->dev);
569 struct skl_module_cfg *mconfig = NULL;
05057001 570
2004432f
JK
571 /* In case of XRUN recovery, reset the FW pipe to clean state */
572 mconfig = skl_tplg_be_get_cpr_module(dai, substream->stream);
7cbfdf87
JK
573 if (mconfig && !mconfig->pipe->passthru &&
574 (substream->runtime->status->state == SNDRV_PCM_STATE_XRUN))
2004432f
JK
575 skl_reset_pipe(skl->skl_sst, mconfig->pipe);
576
05057001
JK
577 return 0;
578}
579
580static int skl_link_pcm_trigger(struct snd_pcm_substream *substream,
581 int cmd, struct snd_soc_dai *dai)
582{
583 struct hdac_ext_stream *link_dev =
584 snd_soc_dai_get_dma_data(dai, substream);
920982c9
JK
585 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
586 struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
05057001
JK
587
588 dev_dbg(dai->dev, "In %s cmd=%d\n", __func__, cmd);
589 switch (cmd) {
920982c9 590 case SNDRV_PCM_TRIGGER_RESUME:
05057001
JK
591 case SNDRV_PCM_TRIGGER_START:
592 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
05057001
JK
593 snd_hdac_ext_link_stream_start(link_dev);
594 break;
595
596 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
597 case SNDRV_PCM_TRIGGER_SUSPEND:
598 case SNDRV_PCM_TRIGGER_STOP:
599 snd_hdac_ext_link_stream_clear(link_dev);
920982c9
JK
600 if (cmd == SNDRV_PCM_TRIGGER_SUSPEND)
601 snd_hdac_ext_stream_decouple(ebus, stream, false);
05057001
JK
602 break;
603
604 default:
605 return -EINVAL;
606 }
607 return 0;
608}
609
610static int skl_link_hw_free(struct snd_pcm_substream *substream,
611 struct snd_soc_dai *dai)
612{
613 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
614 struct snd_soc_pcm_runtime *rtd = snd_pcm_substream_chip(substream);
615 struct hdac_ext_stream *link_dev =
616 snd_soc_dai_get_dma_data(dai, substream);
617 struct hdac_ext_link *link;
618
619 dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
620
621 link_dev->link_prepared = 0;
622
623 link = snd_hdac_ext_bus_get_link(ebus, rtd->codec->component.name);
624 if (!link)
625 return -EINVAL;
626
627 snd_hdac_ext_link_clear_stream_id(link, hdac_stream(link_dev)->stream_tag);
628 snd_hdac_ext_stream_release(link_dev, HDAC_EXT_STREAM_TYPE_LINK);
629 return 0;
630}
631
82e2b1e0 632static const struct snd_soc_dai_ops skl_pcm_dai_ops = {
a40e693c
JK
633 .startup = skl_pcm_open,
634 .shutdown = skl_pcm_close,
635 .prepare = skl_pcm_prepare,
636 .hw_params = skl_pcm_hw_params,
637 .hw_free = skl_pcm_hw_free,
b663a8c5 638 .trigger = skl_pcm_trigger,
a40e693c
JK
639};
640
82e2b1e0 641static const struct snd_soc_dai_ops skl_dmic_dai_ops = {
b663a8c5 642 .hw_params = skl_be_hw_params,
b663a8c5
JK
643};
644
82e2b1e0 645static const struct snd_soc_dai_ops skl_be_ssp_dai_ops = {
b663a8c5 646 .hw_params = skl_be_hw_params,
05057001
JK
647};
648
82e2b1e0 649static const struct snd_soc_dai_ops skl_link_dai_ops = {
05057001
JK
650 .prepare = skl_link_pcm_prepare,
651 .hw_params = skl_link_hw_params,
652 .hw_free = skl_link_hw_free,
653 .trigger = skl_link_pcm_trigger,
05057001
JK
654};
655
c3ae22e3 656static struct snd_soc_dai_driver skl_fe_dai[] = {
a40e693c
JK
657{
658 .name = "System Pin",
659 .ops = &skl_pcm_dai_ops,
660 .playback = {
661 .stream_name = "System Playback",
662 .channels_min = HDA_MONO,
663 .channels_max = HDA_STEREO,
664 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_8000,
dde53bcc
SK
665 .formats = SNDRV_PCM_FMTBIT_S16_LE |
666 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
7f975a38 667 .sig_bits = 32,
a40e693c
JK
668 },
669 .capture = {
670 .stream_name = "System Capture",
671 .channels_min = HDA_MONO,
672 .channels_max = HDA_STEREO,
673 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
674 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
7f975a38 675 .sig_bits = 32,
a40e693c
JK
676 },
677},
da3cbb40
NM
678{
679 .name = "System Pin2",
680 .ops = &skl_pcm_dai_ops,
681 .playback = {
682 .stream_name = "Headset Playback",
683 .channels_min = HDA_MONO,
684 .channels_max = HDA_STEREO,
685 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
686 SNDRV_PCM_RATE_8000,
687 .formats = SNDRV_PCM_FMTBIT_S16_LE |
688 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
689 },
690},
691{
692 .name = "Echoref Pin",
693 .ops = &skl_pcm_dai_ops,
694 .capture = {
695 .stream_name = "Echoreference Capture",
696 .channels_min = HDA_STEREO,
697 .channels_max = HDA_STEREO,
698 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
699 SNDRV_PCM_RATE_8000,
700 .formats = SNDRV_PCM_FMTBIT_S16_LE |
701 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
702 },
703},
05057001
JK
704{
705 .name = "Reference Pin",
706 .ops = &skl_pcm_dai_ops,
707 .capture = {
708 .stream_name = "Reference Capture",
709 .channels_min = HDA_MONO,
8f35bf3f 710 .channels_max = HDA_QUAD,
05057001
JK
711 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
712 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
7f975a38 713 .sig_bits = 32,
05057001
JK
714 },
715},
a40e693c
JK
716{
717 .name = "Deepbuffer Pin",
718 .ops = &skl_pcm_dai_ops,
719 .playback = {
720 .stream_name = "Deepbuffer Playback",
721 .channels_min = HDA_STEREO,
722 .channels_max = HDA_STEREO,
723 .rates = SNDRV_PCM_RATE_48000,
724 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
7f975a38 725 .sig_bits = 32,
a40e693c
JK
726 },
727},
728{
729 .name = "LowLatency Pin",
730 .ops = &skl_pcm_dai_ops,
731 .playback = {
732 .stream_name = "Low Latency Playback",
733 .channels_min = HDA_STEREO,
734 .channels_max = HDA_STEREO,
735 .rates = SNDRV_PCM_RATE_48000,
736 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
7f975a38 737 .sig_bits = 32,
a40e693c
JK
738 },
739},
8f35bf3f
JK
740{
741 .name = "DMIC Pin",
742 .ops = &skl_pcm_dai_ops,
743 .capture = {
744 .stream_name = "DMIC Capture",
745 .channels_min = HDA_MONO,
746 .channels_max = HDA_QUAD,
747 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
748 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
7f975a38 749 .sig_bits = 32,
8f35bf3f
JK
750 },
751},
8cca87c0
SP
752{
753 .name = "HDMI1 Pin",
754 .ops = &skl_pcm_dai_ops,
755 .playback = {
756 .stream_name = "HDMI1 Playback",
757 .channels_min = HDA_STEREO,
7e12dc87 758 .channels_max = 8,
8cca87c0
SP
759 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
760 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
761 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
762 SNDRV_PCM_RATE_192000,
763 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
764 SNDRV_PCM_FMTBIT_S32_LE,
7f975a38 765 .sig_bits = 32,
8cca87c0
SP
766 },
767},
768{
769 .name = "HDMI2 Pin",
770 .ops = &skl_pcm_dai_ops,
771 .playback = {
772 .stream_name = "HDMI2 Playback",
773 .channels_min = HDA_STEREO,
7e12dc87 774 .channels_max = 8,
8cca87c0
SP
775 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
776 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
777 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
778 SNDRV_PCM_RATE_192000,
779 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
780 SNDRV_PCM_FMTBIT_S32_LE,
7f975a38 781 .sig_bits = 32,
8cca87c0
SP
782 },
783},
784{
785 .name = "HDMI3 Pin",
786 .ops = &skl_pcm_dai_ops,
787 .playback = {
788 .stream_name = "HDMI3 Playback",
789 .channels_min = HDA_STEREO,
7e12dc87 790 .channels_max = 8,
8cca87c0
SP
791 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
792 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
793 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
794 SNDRV_PCM_RATE_192000,
795 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
796 SNDRV_PCM_FMTBIT_S32_LE,
7f975a38 797 .sig_bits = 32,
8cca87c0
SP
798 },
799},
c3ae22e3 800};
8f35bf3f 801
05057001 802/* BE CPU Dais */
c3ae22e3 803static struct snd_soc_dai_driver skl_platform_dai[] = {
b663a8c5
JK
804{
805 .name = "SSP0 Pin",
806 .ops = &skl_be_ssp_dai_ops,
807 .playback = {
808 .stream_name = "ssp0 Tx",
809 .channels_min = HDA_STEREO,
810 .channels_max = HDA_STEREO,
811 .rates = SNDRV_PCM_RATE_48000,
812 .formats = SNDRV_PCM_FMTBIT_S16_LE,
813 },
814 .capture = {
815 .stream_name = "ssp0 Rx",
816 .channels_min = HDA_STEREO,
817 .channels_max = HDA_STEREO,
818 .rates = SNDRV_PCM_RATE_48000,
819 .formats = SNDRV_PCM_FMTBIT_S16_LE,
820 },
821},
c80fd4da
JK
822{
823 .name = "SSP1 Pin",
824 .ops = &skl_be_ssp_dai_ops,
825 .playback = {
826 .stream_name = "ssp1 Tx",
827 .channels_min = HDA_STEREO,
828 .channels_max = HDA_STEREO,
829 .rates = SNDRV_PCM_RATE_48000,
830 .formats = SNDRV_PCM_FMTBIT_S16_LE,
831 },
832 .capture = {
833 .stream_name = "ssp1 Rx",
834 .channels_min = HDA_STEREO,
835 .channels_max = HDA_STEREO,
836 .rates = SNDRV_PCM_RATE_48000,
837 .formats = SNDRV_PCM_FMTBIT_S16_LE,
838 },
839},
fcc494af
PS
840{
841 .name = "SSP2 Pin",
842 .ops = &skl_be_ssp_dai_ops,
843 .playback = {
844 .stream_name = "ssp2 Tx",
845 .channels_min = HDA_STEREO,
846 .channels_max = HDA_STEREO,
847 .rates = SNDRV_PCM_RATE_48000,
848 .formats = SNDRV_PCM_FMTBIT_S16_LE,
849 },
850 .capture = {
851 .stream_name = "ssp2 Rx",
852 .channels_min = HDA_STEREO,
853 .channels_max = HDA_STEREO,
854 .rates = SNDRV_PCM_RATE_48000,
855 .formats = SNDRV_PCM_FMTBIT_S16_LE,
856 },
857},
858{
859 .name = "SSP3 Pin",
860 .ops = &skl_be_ssp_dai_ops,
861 .playback = {
862 .stream_name = "ssp3 Tx",
863 .channels_min = HDA_STEREO,
864 .channels_max = HDA_STEREO,
865 .rates = SNDRV_PCM_RATE_48000,
866 .formats = SNDRV_PCM_FMTBIT_S16_LE,
867 },
868 .capture = {
869 .stream_name = "ssp3 Rx",
870 .channels_min = HDA_STEREO,
871 .channels_max = HDA_STEREO,
872 .rates = SNDRV_PCM_RATE_48000,
873 .formats = SNDRV_PCM_FMTBIT_S16_LE,
874 },
875},
876{
877 .name = "SSP4 Pin",
878 .ops = &skl_be_ssp_dai_ops,
879 .playback = {
880 .stream_name = "ssp4 Tx",
881 .channels_min = HDA_STEREO,
882 .channels_max = HDA_STEREO,
883 .rates = SNDRV_PCM_RATE_48000,
884 .formats = SNDRV_PCM_FMTBIT_S16_LE,
885 },
886 .capture = {
887 .stream_name = "ssp4 Rx",
888 .channels_min = HDA_STEREO,
889 .channels_max = HDA_STEREO,
890 .rates = SNDRV_PCM_RATE_48000,
891 .formats = SNDRV_PCM_FMTBIT_S16_LE,
892 },
893},
894{
895 .name = "SSP5 Pin",
896 .ops = &skl_be_ssp_dai_ops,
897 .playback = {
898 .stream_name = "ssp5 Tx",
899 .channels_min = HDA_STEREO,
900 .channels_max = HDA_STEREO,
901 .rates = SNDRV_PCM_RATE_48000,
902 .formats = SNDRV_PCM_FMTBIT_S16_LE,
903 },
904 .capture = {
905 .stream_name = "ssp5 Rx",
906 .channels_min = HDA_STEREO,
907 .channels_max = HDA_STEREO,
908 .rates = SNDRV_PCM_RATE_48000,
909 .formats = SNDRV_PCM_FMTBIT_S16_LE,
910 },
911},
05057001 912{
8cca87c0 913 .name = "iDisp1 Pin",
05057001
JK
914 .ops = &skl_link_dai_ops,
915 .playback = {
8cca87c0 916 .stream_name = "iDisp1 Tx",
05057001 917 .channels_min = HDA_STEREO,
7e12dc87 918 .channels_max = 8,
05057001 919 .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|SNDRV_PCM_RATE_48000,
8cca87c0
SP
920 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
921 SNDRV_PCM_FMTBIT_S24_LE,
922 },
923},
924{
925 .name = "iDisp2 Pin",
926 .ops = &skl_link_dai_ops,
927 .playback = {
928 .stream_name = "iDisp2 Tx",
929 .channels_min = HDA_STEREO,
7e12dc87 930 .channels_max = 8,
8cca87c0
SP
931 .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|
932 SNDRV_PCM_RATE_48000,
933 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
934 SNDRV_PCM_FMTBIT_S24_LE,
935 },
936},
937{
938 .name = "iDisp3 Pin",
939 .ops = &skl_link_dai_ops,
940 .playback = {
941 .stream_name = "iDisp3 Tx",
942 .channels_min = HDA_STEREO,
7e12dc87 943 .channels_max = 8,
8cca87c0
SP
944 .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|
945 SNDRV_PCM_RATE_48000,
946 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
947 SNDRV_PCM_FMTBIT_S24_LE,
05057001
JK
948 },
949},
950{
951 .name = "DMIC01 Pin",
952 .ops = &skl_dmic_dai_ops,
953 .capture = {
954 .stream_name = "DMIC01 Rx",
8f35bf3f
JK
955 .channels_min = HDA_MONO,
956 .channels_max = HDA_QUAD,
05057001
JK
957 .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
958 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
959 },
960},
05057001
JK
961{
962 .name = "HD-Codec Pin",
963 .ops = &skl_link_dai_ops,
964 .playback = {
965 .stream_name = "HD-Codec Tx",
966 .channels_min = HDA_STEREO,
967 .channels_max = HDA_STEREO,
968 .rates = SNDRV_PCM_RATE_48000,
969 .formats = SNDRV_PCM_FMTBIT_S16_LE,
970 },
971 .capture = {
972 .stream_name = "HD-Codec Rx",
973 .channels_min = HDA_STEREO,
974 .channels_max = HDA_STEREO,
975 .rates = SNDRV_PCM_RATE_48000,
976 .formats = SNDRV_PCM_FMTBIT_S16_LE,
977 },
978},
a40e693c
JK
979};
980
606e21fd
GS
981int skl_dai_load(struct snd_soc_component *cmp,
982 struct snd_soc_dai_driver *pcm_dai)
983{
984 pcm_dai->ops = &skl_pcm_dai_ops;
985
986 return 0;
987}
988
a40e693c
JK
989static int skl_platform_open(struct snd_pcm_substream *substream)
990{
a40e693c
JK
991 struct snd_soc_pcm_runtime *rtd = substream->private_data;
992 struct snd_soc_dai_link *dai_link = rtd->dai_link;
993
994 dev_dbg(rtd->cpu_dai->dev, "In %s:%s\n", __func__,
995 dai_link->cpu_dai_name);
996
a40e693c
JK
997 snd_soc_set_runtime_hwparams(substream, &azx_pcm_hw);
998
999 return 0;
1000}
1001
b663a8c5 1002static int skl_coupled_trigger(struct snd_pcm_substream *substream,
a40e693c
JK
1003 int cmd)
1004{
1005 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
1006 struct hdac_bus *bus = ebus_to_hbus(ebus);
1007 struct hdac_ext_stream *stream;
1008 struct snd_pcm_substream *s;
1009 bool start;
1010 int sbits = 0;
1011 unsigned long cookie;
1012 struct hdac_stream *hstr;
1013
1014 stream = get_hdac_ext_stream(substream);
1015 hstr = hdac_stream(stream);
1016
1017 dev_dbg(bus->dev, "In %s cmd=%d\n", __func__, cmd);
1018
1019 if (!hstr->prepared)
1020 return -EPIPE;
1021
1022 switch (cmd) {
1023 case SNDRV_PCM_TRIGGER_START:
1024 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1025 case SNDRV_PCM_TRIGGER_RESUME:
1026 start = true;
1027 break;
1028
1029 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1030 case SNDRV_PCM_TRIGGER_SUSPEND:
1031 case SNDRV_PCM_TRIGGER_STOP:
1032 start = false;
1033 break;
1034
1035 default:
1036 return -EINVAL;
1037 }
1038
1039 snd_pcm_group_for_each_entry(s, substream) {
1040 if (s->pcm->card != substream->pcm->card)
1041 continue;
1042 stream = get_hdac_ext_stream(s);
1043 sbits |= 1 << hdac_stream(stream)->index;
1044 snd_pcm_trigger_done(s, substream);
1045 }
1046
1047 spin_lock_irqsave(&bus->reg_lock, cookie);
1048
1049 /* first, set SYNC bits of corresponding streams */
1050 snd_hdac_stream_sync_trigger(hstr, true, sbits, AZX_REG_SSYNC);
1051
1052 snd_pcm_group_for_each_entry(s, substream) {
1053 if (s->pcm->card != substream->pcm->card)
1054 continue;
1055 stream = get_hdac_ext_stream(s);
1056 if (start)
1057 snd_hdac_stream_start(hdac_stream(stream), true);
1058 else
1059 snd_hdac_stream_stop(hdac_stream(stream));
1060 }
1061 spin_unlock_irqrestore(&bus->reg_lock, cookie);
1062
1063 snd_hdac_stream_sync(hstr, start, sbits);
1064
1065 spin_lock_irqsave(&bus->reg_lock, cookie);
1066
1067 /* reset SYNC bits */
1068 snd_hdac_stream_sync_trigger(hstr, false, sbits, AZX_REG_SSYNC);
1069 if (start)
1070 snd_hdac_stream_timecounter_init(hstr, sbits);
1071 spin_unlock_irqrestore(&bus->reg_lock, cookie);
1072
1073 return 0;
1074}
1075
05057001
JK
1076static int skl_platform_pcm_trigger(struct snd_pcm_substream *substream,
1077 int cmd)
1078{
1079 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
1080
fc94733e 1081 if (!(ebus_to_hbus(ebus))->ppcap)
b663a8c5 1082 return skl_coupled_trigger(substream, cmd);
d1730c3d
JK
1083
1084 return 0;
05057001
JK
1085}
1086
7b96144d
JK
1087static snd_pcm_uframes_t skl_platform_pcm_pointer
1088 (struct snd_pcm_substream *substream)
a40e693c 1089{
7b96144d 1090 struct hdac_ext_stream *hstream = get_hdac_ext_stream(substream);
ca590c1c 1091 struct hdac_ext_bus *ebus = get_bus_ctx(substream);
a40e693c 1092 unsigned int pos;
a40e693c 1093
ca590c1c
D
1094 /*
1095 * Use DPIB for Playback stream as the periodic DMA Position-in-
1096 * Buffer Writes may be scheduled at the same time or later than
1097 * the MSI and does not guarantee to reflect the Position of the
1098 * last buffer that was transferred. Whereas DPIB register in
1099 * HAD space reflects the actual data that is transferred.
1100 * Use the position buffer for capture, as DPIB write gets
1101 * completed earlier than the actual data written to the DDR.
fdd85a05
HS
1102 *
1103 * For capture stream following workaround is required to fix the
1104 * incorrect position reporting.
1105 *
1106 * 1. Wait for 20us before reading the DMA position in buffer once
1107 * the interrupt is generated for stream completion as update happens
1108 * on the HDA frame boundary i.e. 20.833uSec.
1109 * 2. Read DPIB register to flush the DMA position value. This dummy
1110 * read is required to flush DMA position value.
1111 * 3. Read the DMA Position-in-Buffer. This value now will be equal to
1112 * or greater than period boundary.
ca590c1c 1113 */
fdd85a05
HS
1114
1115 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
ca590c1c
D
1116 pos = readl(ebus->bus.remap_addr + AZX_REG_VS_SDXDPIB_XBASE +
1117 (AZX_REG_VS_SDXDPIB_XINTERVAL *
1118 hdac_stream(hstream)->index));
fdd85a05
HS
1119 } else {
1120 udelay(20);
1121 readl(ebus->bus.remap_addr +
1122 AZX_REG_VS_SDXDPIB_XBASE +
1123 (AZX_REG_VS_SDXDPIB_XINTERVAL *
1124 hdac_stream(hstream)->index));
ca590c1c 1125 pos = snd_hdac_stream_get_pos_posbuf(hdac_stream(hstream));
fdd85a05 1126 }
a40e693c
JK
1127
1128 if (pos >= hdac_stream(hstream)->bufsize)
1129 pos = 0;
1130
7b96144d 1131 return bytes_to_frames(substream->runtime, pos);
a40e693c
JK
1132}
1133
1134static u64 skl_adjust_codec_delay(struct snd_pcm_substream *substream,
1135 u64 nsec)
1136{
1137 struct snd_soc_pcm_runtime *rtd = snd_pcm_substream_chip(substream);
1138 struct snd_soc_dai *codec_dai = rtd->codec_dai;
1139 u64 codec_frames, codec_nsecs;
1140
1141 if (!codec_dai->driver->ops->delay)
1142 return nsec;
1143
1144 codec_frames = codec_dai->driver->ops->delay(substream, codec_dai);
1145 codec_nsecs = div_u64(codec_frames * 1000000000LL,
1146 substream->runtime->rate);
1147
1148 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1149 return nsec + codec_nsecs;
1150
1151 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1152}
1153
1154static int skl_get_time_info(struct snd_pcm_substream *substream,
1155 struct timespec *system_ts, struct timespec *audio_ts,
1156 struct snd_pcm_audio_tstamp_config *audio_tstamp_config,
1157 struct snd_pcm_audio_tstamp_report *audio_tstamp_report)
1158{
1159 struct hdac_ext_stream *sstream = get_hdac_ext_stream(substream);
1160 struct hdac_stream *hstr = hdac_stream(sstream);
1161 u64 nsec;
1162
1163 if ((substream->runtime->hw.info & SNDRV_PCM_INFO_HAS_LINK_ATIME) &&
1164 (audio_tstamp_config->type_requested == SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK)) {
1165
1166 snd_pcm_gettime(substream->runtime, system_ts);
1167
1168 nsec = timecounter_read(&hstr->tc);
1169 nsec = div_u64(nsec, 3); /* can be optimized */
1170 if (audio_tstamp_config->report_delay)
1171 nsec = skl_adjust_codec_delay(substream, nsec);
1172
1173 *audio_ts = ns_to_timespec(nsec);
1174
1175 audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK;
1176 audio_tstamp_report->accuracy_report = 1; /* rest of struct is valid */
1177 audio_tstamp_report->accuracy = 42; /* 24MHzWallClk == 42ns resolution */
1178
1179 } else {
1180 audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_DEFAULT;
1181 }
1182
1183 return 0;
1184}
1185
115c7254 1186static const struct snd_pcm_ops skl_platform_ops = {
a40e693c
JK
1187 .open = skl_platform_open,
1188 .ioctl = snd_pcm_lib_ioctl,
1189 .trigger = skl_platform_pcm_trigger,
1190 .pointer = skl_platform_pcm_pointer,
1191 .get_time_info = skl_get_time_info,
1192 .mmap = snd_pcm_lib_default_mmap,
1193 .page = snd_pcm_sgbuf_ops_page,
1194};
1195
1196static void skl_pcm_free(struct snd_pcm *pcm)
1197{
1198 snd_pcm_lib_preallocate_free_for_all(pcm);
1199}
1200
1201#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
1202
1203static int skl_pcm_new(struct snd_soc_pcm_runtime *rtd)
1204{
1205 struct snd_soc_dai *dai = rtd->cpu_dai;
1206 struct hdac_ext_bus *ebus = dev_get_drvdata(dai->dev);
1207 struct snd_pcm *pcm = rtd->pcm;
1208 unsigned int size;
1209 int retval = 0;
1210 struct skl *skl = ebus_to_skl(ebus);
1211
1212 if (dai->driver->playback.channels_min ||
1213 dai->driver->capture.channels_min) {
1214 /* buffer pre-allocation */
1215 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
1216 if (size > MAX_PREALLOC_SIZE)
1217 size = MAX_PREALLOC_SIZE;
1218 retval = snd_pcm_lib_preallocate_pages_for_all(pcm,
1219 SNDRV_DMA_TYPE_DEV_SG,
1220 snd_dma_pci_data(skl->pci),
1221 size, MAX_PREALLOC_SIZE);
1222 if (retval) {
08458871 1223 dev_err(dai->dev, "dma buffer allocation fail\n");
a40e693c
JK
1224 return retval;
1225 }
1226 }
1227
1228 return retval;
1229}
1230
b26199ea
JK
1231static int skl_get_module_info(struct skl *skl, struct skl_module_cfg *mconfig)
1232{
1233 struct skl_sst *ctx = skl->skl_sst;
91fe0e70
JK
1234 struct skl_module_inst_id *pin_id;
1235 uuid_le *uuid_mod, *uuid_tplg;
1236 struct skl_module *skl_module;
b26199ea 1237 struct uuid_module *module;
91fe0e70 1238 int i, ret = -EIO;
b26199ea
JK
1239
1240 uuid_mod = (uuid_le *)mconfig->guid;
1241
1242 if (list_empty(&ctx->uuid_list)) {
1243 dev_err(ctx->dev, "Module list is empty\n");
1244 return -EIO;
1245 }
1246
1247 list_for_each_entry(module, &ctx->uuid_list, list) {
1248 if (uuid_le_cmp(*uuid_mod, module->uuid) == 0) {
1249 mconfig->id.module_id = module->id;
f6fa56e2
RB
1250 if (mconfig->module)
1251 mconfig->module->loadable = module->is_loadable;
91fe0e70
JK
1252 ret = 0;
1253 break;
b26199ea
JK
1254 }
1255 }
1256
91fe0e70
JK
1257 if (ret)
1258 return ret;
1259
1260 uuid_mod = &module->uuid;
1261 ret = -EIO;
1262 for (i = 0; i < skl->nr_modules; i++) {
1263 skl_module = skl->modules[i];
1264 uuid_tplg = &skl_module->uuid;
1265 if (!uuid_le_cmp(*uuid_mod, *uuid_tplg)) {
1266 mconfig->module = skl_module;
1267 ret = 0;
1268 break;
1269 }
1270 }
1271 if (skl->nr_modules && ret)
1272 return ret;
1273
1274 list_for_each_entry(module, &ctx->uuid_list, list) {
1275 for (i = 0; i < MAX_IN_QUEUE; i++) {
1276 pin_id = &mconfig->m_in_pin[i].id;
1277 if (!uuid_le_cmp(pin_id->mod_uuid, module->uuid))
1278 pin_id->module_id = module->id;
1279 }
1280
1281 for (i = 0; i < MAX_OUT_QUEUE; i++) {
1282 pin_id = &mconfig->m_out_pin[i].id;
1283 if (!uuid_le_cmp(pin_id->mod_uuid, module->uuid))
1284 pin_id->module_id = module->id;
1285 }
1286 }
1287
1288 return 0;
b26199ea
JK
1289}
1290
64cb1d0a
VK
1291static int skl_populate_modules(struct skl *skl)
1292{
1293 struct skl_pipeline *p;
1294 struct skl_pipe_module *m;
1295 struct snd_soc_dapm_widget *w;
1296 struct skl_module_cfg *mconfig;
b26199ea 1297 int ret = 0;
64cb1d0a
VK
1298
1299 list_for_each_entry(p, &skl->ppl_list, node) {
1300 list_for_each_entry(m, &p->pipe->w_list, node) {
64cb1d0a
VK
1301 w = m->w;
1302 mconfig = w->priv;
1303
b26199ea 1304 ret = skl_get_module_info(skl, mconfig);
64cb1d0a
VK
1305 if (ret < 0) {
1306 dev_err(skl->skl_sst->dev,
b26199ea
JK
1307 "query module info failed\n");
1308 return ret;
64cb1d0a
VK
1309 }
1310 }
1311 }
b26199ea 1312
64cb1d0a
VK
1313 return ret;
1314}
1315
b663a8c5
JK
1316static int skl_platform_soc_probe(struct snd_soc_platform *platform)
1317{
1318 struct hdac_ext_bus *ebus = dev_get_drvdata(platform->dev);
fe3f4442 1319 struct skl *skl = ebus_to_skl(ebus);
78cdbbda 1320 const struct skl_dsp_ops *ops;
fe3f4442 1321 int ret;
b663a8c5 1322
78cdbbda 1323 pm_runtime_get_sync(platform->dev);
ec8ae570 1324 if ((ebus_to_hbus(ebus))->ppcap) {
5cdf6c09
VK
1325 skl->platform = platform;
1326
1327 /* init debugfs */
1328 skl->debugfs = skl_debugfs_init(skl);
1329
fe3f4442
D
1330 ret = skl_tplg_init(platform, ebus);
1331 if (ret < 0) {
1332 dev_err(platform->dev, "Failed to init topology!\n");
1333 return ret;
1334 }
78cdbbda
VK
1335
1336 /* load the firmwares, since all is set */
1337 ops = skl_get_dsp_ops(skl->pci->device);
1338 if (!ops)
1339 return -EIO;
1340
1341 if (skl->skl_sst->is_first_boot == false) {
1342 dev_err(platform->dev, "DSP reports first boot done!!!\n");
1343 return -EIO;
1344 }
1345
71b8e42d
PS
1346 /* disable dynamic clock gating during fw and lib download */
1347 skl->skl_sst->enable_miscbdcge(platform->dev, false);
1348
78cdbbda 1349 ret = ops->init_fw(platform->dev, skl->skl_sst);
71b8e42d 1350 skl->skl_sst->enable_miscbdcge(platform->dev, true);
78cdbbda
VK
1351 if (ret < 0) {
1352 dev_err(platform->dev, "Failed to boot first fw: %d\n", ret);
1353 return ret;
1354 }
64cb1d0a 1355 skl_populate_modules(skl);
a26a3f53 1356 skl->skl_sst->update_d0i3c = skl_update_d0i3c;
cb729d80 1357 skl_dsp_enable_notification(skl->skl_sst, false);
fe3f4442 1358 }
78cdbbda
VK
1359 pm_runtime_mark_last_busy(platform->dev);
1360 pm_runtime_put_autosuspend(platform->dev);
b663a8c5
JK
1361
1362 return 0;
1363}
80cc4df8 1364static const struct snd_soc_platform_driver skl_platform_drv = {
b663a8c5 1365 .probe = skl_platform_soc_probe,
a40e693c
JK
1366 .ops = &skl_platform_ops,
1367 .pcm_new = skl_pcm_new,
1368 .pcm_free = skl_pcm_free,
1369};
1370
1371static const struct snd_soc_component_driver skl_component = {
1372 .name = "pcm",
1373};
1374
1375int skl_platform_register(struct device *dev)
1376{
1377 int ret;
b663a8c5
JK
1378 struct hdac_ext_bus *ebus = dev_get_drvdata(dev);
1379 struct skl *skl = ebus_to_skl(ebus);
c3ae22e3
GS
1380 struct snd_soc_dai_driver *dais;
1381 int num_dais = ARRAY_SIZE(skl_platform_dai);
b663a8c5
JK
1382
1383 INIT_LIST_HEAD(&skl->ppl_list);
b8c722dd 1384 INIT_LIST_HEAD(&skl->bind_list);
a40e693c
JK
1385
1386 ret = snd_soc_register_platform(dev, &skl_platform_drv);
1387 if (ret) {
1388 dev_err(dev, "soc platform registration failed %d\n", ret);
1389 return ret;
1390 }
c3ae22e3
GS
1391
1392 skl->dais = kmemdup(skl_platform_dai, sizeof(skl_platform_dai),
1393 GFP_KERNEL);
1394 if (!skl->dais) {
1395 ret = -ENOMEM;
1396 goto err;
1397 }
1398
1399 if (!skl->use_tplg_pcm) {
1400 dais = krealloc(skl->dais, sizeof(skl_fe_dai) +
1401 sizeof(skl_platform_dai), GFP_KERNEL);
1402 if (!dais) {
1403 ret = -ENOMEM;
1404 goto err;
1405 }
1406
1407 skl->dais = dais;
1408 memcpy(&skl->dais[ARRAY_SIZE(skl_platform_dai)], skl_fe_dai,
1409 sizeof(skl_fe_dai));
1410 num_dais += ARRAY_SIZE(skl_fe_dai);
1411 }
1412
a40e693c 1413 ret = snd_soc_register_component(dev, &skl_component,
c3ae22e3 1414 skl->dais, num_dais);
a40e693c
JK
1415 if (ret) {
1416 dev_err(dev, "soc component registration failed %d\n", ret);
c3ae22e3 1417 goto err;
a40e693c
JK
1418 }
1419
c3ae22e3
GS
1420 return 0;
1421err:
1422 snd_soc_unregister_platform(dev);
a40e693c
JK
1423 return ret;
1424
1425}
1426
1427int skl_platform_unregister(struct device *dev)
1428{
b8c722dd
JK
1429 struct hdac_ext_bus *ebus = dev_get_drvdata(dev);
1430 struct skl *skl = ebus_to_skl(ebus);
550b349a 1431 struct skl_module_deferred_bind *modules, *tmp;
b8c722dd
JK
1432
1433 if (!list_empty(&skl->bind_list)) {
550b349a 1434 list_for_each_entry_safe(modules, tmp, &skl->bind_list, node) {
b8c722dd
JK
1435 list_del(&modules->node);
1436 kfree(modules);
1437 }
1438 }
1439
a40e693c
JK
1440 snd_soc_unregister_component(dev);
1441 snd_soc_unregister_platform(dev);
c3ae22e3
GS
1442 kfree(skl->dais);
1443
a40e693c
JK
1444 return 0;
1445}