]> git.proxmox.com Git - mirror_qemu.git/blame - target/alpha/cpu.h
target: Move ArchCPUClass definition to 'cpu.h'
[mirror_qemu.git] / target / alpha / cpu.h
CommitLineData
4c9649a9
JM
1/*
2 * Alpha emulation cpu definitions for qemu.
5fafdf24 3 *
4c9649a9
JM
4 * Copyright (c) 2007 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
d6ea4236 9 * version 2.1 of the License, or (at your option) any later version.
4c9649a9
JM
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
4c9649a9
JM
18 */
19
07f5a258
MA
20#ifndef ALPHA_CPU_H
21#define ALPHA_CPU_H
4c9649a9 22
1dc8e6b7 23#include "cpu-qom.h"
74433bf0 24#include "exec/cpu-defs.h"
69242e7e 25#include "qemu/cpu-float.h"
4c9649a9 26
5ee4f3c2
RH
27/* Alpha processors have a weak memory model */
28#define TCG_GUEST_DEFAULT_MO (0)
29
4c9649a9
JM
30#define ICACHE_LINE_SIZE 32
31#define DCACHE_LINE_SIZE 32
32
4c9649a9
JM
33/* Alpha major type */
34enum {
35 ALPHA_EV3 = 1,
36 ALPHA_EV4 = 2,
37 ALPHA_SIM = 3,
38 ALPHA_LCA = 4,
39 ALPHA_EV5 = 5, /* 21164 */
40 ALPHA_EV45 = 6, /* 21064A */
41 ALPHA_EV56 = 7, /* 21164A */
42};
43
44/* EV4 minor type */
45enum {
46 ALPHA_EV4_2 = 0,
47 ALPHA_EV4_3 = 1,
48};
49
50/* LCA minor type */
51enum {
52 ALPHA_LCA_1 = 1, /* 21066 */
53 ALPHA_LCA_2 = 2, /* 20166 */
54 ALPHA_LCA_3 = 3, /* 21068 */
55 ALPHA_LCA_4 = 4, /* 21068 */
56 ALPHA_LCA_5 = 5, /* 21066A */
57 ALPHA_LCA_6 = 6, /* 21068A */
58};
59
60/* EV5 minor type */
61enum {
62 ALPHA_EV5_1 = 1, /* Rev BA, CA */
63 ALPHA_EV5_2 = 2, /* Rev DA, EA */
64 ALPHA_EV5_3 = 3, /* Pass 3 */
65 ALPHA_EV5_4 = 4, /* Pass 3.2 */
66 ALPHA_EV5_5 = 5, /* Pass 4 */
67};
68
69/* EV45 minor type */
70enum {
71 ALPHA_EV45_1 = 1, /* Pass 1 */
72 ALPHA_EV45_2 = 2, /* Pass 1.1 */
73 ALPHA_EV45_3 = 3, /* Pass 2 */
74};
75
76/* EV56 minor type */
77enum {
78 ALPHA_EV56_1 = 1, /* Pass 1 */
79 ALPHA_EV56_2 = 2, /* Pass 2 */
80};
81
82enum {
83 IMPLVER_2106x = 0, /* EV4, EV45 & LCA45 */
84 IMPLVER_21164 = 1, /* EV5, EV56 & PCA45 */
85 IMPLVER_21264 = 2, /* EV6, EV67 & EV68x */
86 IMPLVER_21364 = 3, /* EV7 & EV79 */
87};
88
89enum {
90 AMASK_BWX = 0x00000001,
91 AMASK_FIX = 0x00000002,
92 AMASK_CIX = 0x00000004,
93 AMASK_MVI = 0x00000100,
94 AMASK_TRAP = 0x00000200,
95 AMASK_PREFETCH = 0x00001000,
96};
97
98enum {
99 VAX_ROUND_NORMAL = 0,
100 VAX_ROUND_CHOPPED,
101};
102
103enum {
104 IEEE_ROUND_NORMAL = 0,
105 IEEE_ROUND_DYNAMIC,
106 IEEE_ROUND_PLUS,
107 IEEE_ROUND_MINUS,
108 IEEE_ROUND_CHOPPED,
109};
110
111/* IEEE floating-point operations encoding */
112/* Trap mode */
113enum {
114 FP_TRAP_I = 0x0,
115 FP_TRAP_U = 0x1,
116 FP_TRAP_S = 0x4,
117 FP_TRAP_SU = 0x5,
118 FP_TRAP_SUI = 0x7,
119};
120
121/* Rounding mode */
122enum {
123 FP_ROUND_CHOPPED = 0x0,
124 FP_ROUND_MINUS = 0x1,
125 FP_ROUND_NORMAL = 0x2,
126 FP_ROUND_DYNAMIC = 0x3,
127};
128
f3d3aad4
RH
129/* FPCR bits -- right-shifted 32 so we can use a uint32_t. */
130#define FPCR_SUM (1U << (63 - 32))
131#define FPCR_INED (1U << (62 - 32))
132#define FPCR_UNFD (1U << (61 - 32))
133#define FPCR_UNDZ (1U << (60 - 32))
134#define FPCR_DYN_SHIFT (58 - 32)
135#define FPCR_DYN_CHOPPED (0U << FPCR_DYN_SHIFT)
136#define FPCR_DYN_MINUS (1U << FPCR_DYN_SHIFT)
137#define FPCR_DYN_NORMAL (2U << FPCR_DYN_SHIFT)
138#define FPCR_DYN_PLUS (3U << FPCR_DYN_SHIFT)
139#define FPCR_DYN_MASK (3U << FPCR_DYN_SHIFT)
140#define FPCR_IOV (1U << (57 - 32))
141#define FPCR_INE (1U << (56 - 32))
142#define FPCR_UNF (1U << (55 - 32))
143#define FPCR_OVF (1U << (54 - 32))
144#define FPCR_DZE (1U << (53 - 32))
145#define FPCR_INV (1U << (52 - 32))
146#define FPCR_OVFD (1U << (51 - 32))
147#define FPCR_DZED (1U << (50 - 32))
148#define FPCR_INVD (1U << (49 - 32))
149#define FPCR_DNZ (1U << (48 - 32))
150#define FPCR_DNOD (1U << (47 - 32))
151#define FPCR_STATUS_MASK (FPCR_IOV | FPCR_INE | FPCR_UNF \
152 | FPCR_OVF | FPCR_DZE | FPCR_INV)
ba0e276d
RH
153
154/* The silly software trap enables implemented by the kernel emulation.
155 These are more or less architecturally required, since the real hardware
156 has read-as-zero bits in the FPCR when the features aren't implemented.
157 For the purposes of QEMU, we pretend the FPCR can hold everything. */
f3d3aad4
RH
158#define SWCR_TRAP_ENABLE_INV (1U << 1)
159#define SWCR_TRAP_ENABLE_DZE (1U << 2)
160#define SWCR_TRAP_ENABLE_OVF (1U << 3)
161#define SWCR_TRAP_ENABLE_UNF (1U << 4)
162#define SWCR_TRAP_ENABLE_INE (1U << 5)
163#define SWCR_TRAP_ENABLE_DNO (1U << 6)
164#define SWCR_TRAP_ENABLE_MASK ((1U << 7) - (1U << 1))
165
166#define SWCR_MAP_DMZ (1U << 12)
167#define SWCR_MAP_UMZ (1U << 13)
168#define SWCR_MAP_MASK (SWCR_MAP_DMZ | SWCR_MAP_UMZ)
169
170#define SWCR_STATUS_INV (1U << 17)
171#define SWCR_STATUS_DZE (1U << 18)
172#define SWCR_STATUS_OVF (1U << 19)
173#define SWCR_STATUS_UNF (1U << 20)
174#define SWCR_STATUS_INE (1U << 21)
175#define SWCR_STATUS_DNO (1U << 22)
176#define SWCR_STATUS_MASK ((1U << 23) - (1U << 17))
ba0e276d 177
21ba8564
RH
178#define SWCR_STATUS_TO_EXCSUM_SHIFT 16
179
ba0e276d
RH
180#define SWCR_MASK (SWCR_TRAP_ENABLE_MASK | SWCR_MAP_MASK | SWCR_STATUS_MASK)
181
8417845e
RH
182/* MMU modes definitions */
183
6a73ecf5 184/* Alpha has 5 MMU modes: PALcode, Kernel, Executive, Supervisor, and User.
8417845e
RH
185 The Unix PALcode only exposes the kernel and user modes; presumably
186 executive and supervisor are used by VMS.
187
188 PALcode itself uses physical mode for code and kernel mode for data;
189 there are PALmode instructions that can access data via physical mode
190 or via an os-installed "alternate mode", which is one of the 4 above.
191
6a73ecf5
RH
192 That said, we're only emulating Unix PALcode, and not attempting VMS,
193 so we don't need to implement Executive and Supervisor. QEMU's own
8b81968c 194 PALcode cheats and uses the KSEG mapping for its code+data rather than
6a73ecf5 195 physical addresses. */
8417845e 196
8417845e
RH
197#define MMU_KERNEL_IDX 0
198#define MMU_USER_IDX 1
6a73ecf5 199#define MMU_PHYS_IDX 2
8417845e 200
1ea4a06a 201typedef struct CPUArchState {
4c9649a9 202 uint64_t ir[31];
8443effb 203 float64 fir[31];
4c9649a9 204 uint64_t pc;
4c9649a9 205 uint64_t unique;
6910b8f6 206 uint64_t lock_addr;
6910b8f6 207 uint64_t lock_value;
f3d3aad4
RH
208
209 /* The FPCR, and disassembled portions thereof. */
210 uint32_t fpcr;
21ba8564
RH
211#ifdef CONFIG_USER_ONLY
212 uint32_t swcr;
213#endif
f3d3aad4 214 uint32_t fpcr_exc_enable;
8443effb 215 float_status fp_status;
8443effb
RH
216 uint8_t fpcr_dyn_round;
217 uint8_t fpcr_flush_to_zero;
8443effb 218
bcd2625d
RH
219 /* Mask of PALmode, Processor State et al. Most of this gets copied
220 into the TranslatorBlock flags and controls code generation. */
221 uint32_t flags;
26b46094 222
bcd2625d 223 /* The high 32-bits of the processor cycle counter. */
26b46094 224 uint32_t pcc_ofs;
129d8aa5
RH
225
226 /* These pass data from the exception logic in the translator and
227 helpers to the OS entry point. This is used for both system
228 emulation and user-mode. */
229 uint64_t trap_arg0;
230 uint64_t trap_arg1;
231 uint64_t trap_arg2;
4c9649a9 232
26b46094
RH
233#if !defined(CONFIG_USER_ONLY)
234 /* The internal data required by our emulation of the Unix PALcode. */
235 uint64_t exc_addr;
236 uint64_t palbr;
237 uint64_t ptbr;
238 uint64_t vptptr;
239 uint64_t sysval;
240 uint64_t usp;
241 uint64_t shadow[8];
242 uint64_t scratch[24];
243#endif
244
c781cf96 245 /* This alarm doesn't exist in real hardware; we wish it did. */
c781cf96
RH
246 uint64_t alarm_expire;
247
4c9649a9 248 int error_code;
4c9649a9
JM
249
250 uint32_t features;
251 uint32_t amask;
252 int implver;
1ea4a06a 253} CPUAlphaState;
4c9649a9 254
1dc8e6b7
PB
255/**
256 * AlphaCPU:
257 * @env: #CPUAlphaState
258 *
259 * An Alpha CPU.
260 */
b36e239e 261struct ArchCPU {
1dc8e6b7 262 CPUState parent_obj;
1dc8e6b7
PB
263
264 CPUAlphaState env;
265
266 /* This alarm doesn't exist in real hardware; we wish it did. */
267 QEMUTimer *alarm_timer;
268};
269
9348028e
PMD
270/**
271 * AlphaCPUClass:
272 * @parent_realize: The parent class' realize handler.
273 * @parent_reset: The parent class' reset handler.
274 *
275 * An Alpha CPU model.
276 */
277struct AlphaCPUClass {
278 CPUClass parent_class;
279
280 DeviceRealize parent_realize;
281 DeviceReset parent_reset;
282};
1dc8e6b7
PB
283
284#ifndef CONFIG_USER_ONLY
8a9358cc 285extern const VMStateDescription vmstate_alpha_cpu;
1dc8e6b7
PB
286
287void alpha_cpu_do_interrupt(CPUState *cpu);
288bool alpha_cpu_exec_interrupt(CPUState *cpu, int int_req);
6d2d454a 289hwaddr alpha_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
9354e694 290#endif /* !CONFIG_USER_ONLY */
90c84c56 291void alpha_cpu_dump_state(CPUState *cs, FILE *f, int flags);
a010bdbe 292int alpha_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
1dc8e6b7 293int alpha_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1dc8e6b7 294
494342b3 295#define cpu_list alpha_cpu_list
9467d44c 296
022c62cb 297#include "exec/cpu-all.h"
4c9649a9
JM
298
299enum {
300 FEATURE_ASN = 0x00000001,
301 FEATURE_SPS = 0x00000002,
302 FEATURE_VIRBND = 0x00000004,
303 FEATURE_TBCHK = 0x00000008,
304};
305
306enum {
07b6c13b
RH
307 EXCP_RESET,
308 EXCP_MCHK,
309 EXCP_SMP_INTERRUPT,
310 EXCP_CLK_INTERRUPT,
311 EXCP_DEV_INTERRUPT,
312 EXCP_MMFAULT,
313 EXCP_UNALIGN,
314 EXCP_OPCDEC,
315 EXCP_ARITH,
316 EXCP_FEN,
317 EXCP_CALL_PAL,
4c9649a9
JM
318};
319
6a80e088
RH
320/* Alpha-specific interrupt pending bits. */
321#define CPU_INTERRUPT_TIMER CPU_INTERRUPT_TGT_EXT_0
322#define CPU_INTERRUPT_SMP CPU_INTERRUPT_TGT_EXT_1
323#define CPU_INTERRUPT_MCHK CPU_INTERRUPT_TGT_EXT_2
324
a3b9af16
RH
325/* OSF/1 Page table bits. */
326enum {
327 PTE_VALID = 0x0001,
328 PTE_FOR = 0x0002, /* used for page protection (fault on read) */
329 PTE_FOW = 0x0004, /* used for page protection (fault on write) */
330 PTE_FOE = 0x0008, /* used for page protection (fault on exec) */
331 PTE_ASM = 0x0010,
332 PTE_KRE = 0x0100,
333 PTE_URE = 0x0200,
334 PTE_KWE = 0x1000,
335 PTE_UWE = 0x2000
336};
337
ea879fc7
RH
338/* Hardware interrupt (entInt) constants. */
339enum {
340 INT_K_IP,
341 INT_K_CLK,
342 INT_K_MCHK,
343 INT_K_DEV,
344 INT_K_PERF,
345};
346
347/* Memory management (entMM) constants. */
348enum {
349 MM_K_TNV,
350 MM_K_ACV,
351 MM_K_FOR,
352 MM_K_FOE,
353 MM_K_FOW
354};
355
356/* Arithmetic exception (entArith) constants. */
357enum {
358 EXC_M_SWC = 1, /* Software completion */
359 EXC_M_INV = 2, /* Invalid operation */
360 EXC_M_DZE = 4, /* Division by zero */
361 EXC_M_FOV = 8, /* Overflow */
362 EXC_M_UNF = 16, /* Underflow */
363 EXC_M_INE = 32, /* Inexact result */
364 EXC_M_IOV = 64 /* Integer Overflow */
365};
366
367/* Processor status constants. */
bcd2625d
RH
368/* Low 3 bits are interrupt mask level. */
369#define PS_INT_MASK 7u
ea879fc7 370
bcd2625d
RH
371/* Bits 4 and 5 are the mmu mode. The VMS PALcode uses all 4 modes;
372 The Unix PALcode only uses bit 4. */
373#define PS_USER_MODE 8u
374
8b81968c 375/* CPUAlphaState->flags constants. These are laid out so that we
bcd2625d
RH
376 can set or reset the pieces individually by assigning to the byte,
377 or manipulated as a whole. */
378
379#define ENV_FLAG_PAL_SHIFT 0
380#define ENV_FLAG_PS_SHIFT 8
381#define ENV_FLAG_RX_SHIFT 16
382#define ENV_FLAG_FEN_SHIFT 24
383
384#define ENV_FLAG_PAL_MODE (1u << ENV_FLAG_PAL_SHIFT)
385#define ENV_FLAG_PS_USER (PS_USER_MODE << ENV_FLAG_PS_SHIFT)
386#define ENV_FLAG_RX_FLAG (1u << ENV_FLAG_RX_SHIFT)
387#define ENV_FLAG_FEN (1u << ENV_FLAG_FEN_SHIFT)
388
389#define ENV_FLAG_TB_MASK \
390 (ENV_FLAG_PAL_MODE | ENV_FLAG_PS_USER | ENV_FLAG_FEN)
ea879fc7 391
fed14246
RH
392#define TB_FLAG_UNALIGN (1u << 1)
393
97ed5ccd 394static inline int cpu_mmu_index(CPUAlphaState *env, bool ifetch)
ea879fc7 395{
bcd2625d
RH
396 int ret = env->flags & ENV_FLAG_PS_USER ? MMU_USER_IDX : MMU_KERNEL_IDX;
397 if (env->flags & ENV_FLAG_PAL_MODE) {
398 ret = MMU_KERNEL_IDX;
bba9bdce 399 }
bcd2625d 400 return ret;
ea879fc7 401}
4c9649a9 402
4c9649a9
JM
403enum {
404 IR_V0 = 0,
405 IR_T0 = 1,
406 IR_T1 = 2,
407 IR_T2 = 3,
408 IR_T3 = 4,
409 IR_T4 = 5,
410 IR_T5 = 6,
411 IR_T6 = 7,
412 IR_T7 = 8,
413 IR_S0 = 9,
414 IR_S1 = 10,
415 IR_S2 = 11,
416 IR_S3 = 12,
417 IR_S4 = 13,
418 IR_S5 = 14,
419 IR_S6 = 15,
a4b388ff 420 IR_FP = IR_S6,
4c9649a9
JM
421 IR_A0 = 16,
422 IR_A1 = 17,
423 IR_A2 = 18,
424 IR_A3 = 19,
425 IR_A4 = 20,
426 IR_A5 = 21,
427 IR_T8 = 22,
428 IR_T9 = 23,
429 IR_T10 = 24,
430 IR_T11 = 25,
431 IR_RA = 26,
432 IR_T12 = 27,
a4b388ff 433 IR_PV = IR_T12,
4c9649a9
JM
434 IR_AT = 28,
435 IR_GP = 29,
436 IR_SP = 30,
437 IR_ZERO = 31,
438};
439
0c28246f
AF
440void alpha_translate_init(void);
441
0dacec87 442#define CPU_RESOLVING_TYPE TYPE_ALPHA_CPU
73a25e83 443
0442428a 444void alpha_cpu_list(void);
8905770b
MAL
445G_NORETURN void dynamic_excp(CPUAlphaState *, uintptr_t, int, int);
446G_NORETURN void arith_excp(CPUAlphaState *, uintptr_t, int, uint64_t);
95870356 447
4d5712f1
AF
448uint64_t cpu_alpha_load_fpcr (CPUAlphaState *env);
449void cpu_alpha_store_fpcr (CPUAlphaState *env, uint64_t val);
59124384
RH
450uint64_t cpu_alpha_load_gr(CPUAlphaState *env, unsigned reg);
451void cpu_alpha_store_gr(CPUAlphaState *env, unsigned reg, uint64_t val);
90113883
RH
452
453#ifdef CONFIG_USER_ONLY
454void alpha_cpu_record_sigsegv(CPUState *cs, vaddr address,
455 MMUAccessType access_type,
456 bool maperr, uintptr_t retaddr);
e7424abc
RH
457void alpha_cpu_record_sigbus(CPUState *cs, vaddr address,
458 MMUAccessType access_type, uintptr_t retaddr);
90113883
RH
459#else
460bool alpha_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
461 MMUAccessType access_type, int mmu_idx,
462 bool probe, uintptr_t retaddr);
8905770b
MAL
463G_NORETURN void alpha_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
464 MMUAccessType access_type, int mmu_idx,
465 uintptr_t retaddr);
6ad4d7ee
PM
466void alpha_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
467 vaddr addr, unsigned size,
468 MMUAccessType access_type,
469 int mmu_idx, MemTxAttrs attrs,
470 MemTxResult response, uintptr_t retaddr);
5b450407 471#endif
4c9649a9 472
bb5de525
AJ
473static inline void cpu_get_tb_cpu_state(CPUAlphaState *env, vaddr *pc,
474 uint64_t *cs_base, uint32_t *pflags)
6b917547
AL
475{
476 *pc = env->pc;
477 *cs_base = 0;
bcd2625d 478 *pflags = env->flags & ENV_FLAG_TB_MASK;
fed14246
RH
479#ifdef CONFIG_USER_ONLY
480 *pflags |= TB_FLAG_UNALIGN * !env_cpu(env)->prctl_unalign_sigbus;
481#endif
6b917547
AL
482}
483
21ba8564
RH
484#ifdef CONFIG_USER_ONLY
485/* Copied from linux ieee_swcr_to_fpcr. */
486static inline uint64_t alpha_ieee_swcr_to_fpcr(uint64_t swcr)
487{
488 uint64_t fpcr = 0;
489
490 fpcr |= (swcr & SWCR_STATUS_MASK) << 35;
491 fpcr |= (swcr & SWCR_MAP_DMZ) << 36;
492 fpcr |= (~swcr & (SWCR_TRAP_ENABLE_INV
493 | SWCR_TRAP_ENABLE_DZE
494 | SWCR_TRAP_ENABLE_OVF)) << 48;
495 fpcr |= (~swcr & (SWCR_TRAP_ENABLE_UNF
496 | SWCR_TRAP_ENABLE_INE)) << 57;
497 fpcr |= (swcr & SWCR_MAP_UMZ ? FPCR_UNDZ | FPCR_UNFD : 0);
498 fpcr |= (~swcr & SWCR_TRAP_ENABLE_DNO) << 41;
499
500 return fpcr;
501}
502
503/* Copied from linux ieee_fpcr_to_swcr. */
504static inline uint64_t alpha_ieee_fpcr_to_swcr(uint64_t fpcr)
505{
506 uint64_t swcr = 0;
507
508 swcr |= (fpcr >> 35) & SWCR_STATUS_MASK;
509 swcr |= (fpcr >> 36) & SWCR_MAP_DMZ;
510 swcr |= (~fpcr >> 48) & (SWCR_TRAP_ENABLE_INV
511 | SWCR_TRAP_ENABLE_DZE
512 | SWCR_TRAP_ENABLE_OVF);
513 swcr |= (~fpcr >> 57) & (SWCR_TRAP_ENABLE_UNF | SWCR_TRAP_ENABLE_INE);
514 swcr |= (fpcr >> 47) & SWCR_MAP_UMZ;
515 swcr |= (~fpcr >> 41) & SWCR_TRAP_ENABLE_DNO;
516
517 return swcr;
518}
519#endif /* CONFIG_USER_ONLY */
520
07f5a258 521#endif /* ALPHA_CPU_H */