]> git.proxmox.com Git - mirror_qemu.git/blame - target/arm/cpu-qom.h
target/ppc: Remove last user of .load_state_old
[mirror_qemu.git] / target / arm / cpu-qom.h
CommitLineData
dec9c2d4
AF
1/*
2 * QEMU ARM CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20#ifndef QEMU_ARM_CPU_QOM_H
21#define QEMU_ARM_CPU_QOM_H
22
2e5b09fd 23#include "hw/core/cpu.h"
db1015e9 24#include "qom/object.h"
dec9c2d4 25
74e75564
PB
26struct arm_boot_info;
27
dec9c2d4
AF
28#define TYPE_ARM_CPU "arm-cpu"
29
c821774a 30OBJECT_DECLARE_TYPE(ARMCPU, ARMCPUClass,
30b5707c 31 ARM_CPU)
dec9c2d4 32
bab52d4b
PM
33#define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU
34
37bcf244
TH
35typedef struct ARMCPUInfo {
36 const char *name;
37 void (*initfn)(Object *obj);
38 void (*class_init)(ObjectClass *oc, void *data);
39} ARMCPUInfo;
40
41void arm_cpu_register(const ARMCPUInfo *info);
42void aarch64_cpu_register(const ARMCPUInfo *info);
51e5ef45 43
dec9c2d4
AF
44/**
45 * ARMCPUClass:
14969266 46 * @parent_realize: The parent class' realize handler.
dec9c2d4
AF
47 * @parent_reset: The parent class' reset handler.
48 *
49 * An ARM CPU model.
50 */
db1015e9 51struct ARMCPUClass {
dec9c2d4
AF
52 /*< private >*/
53 CPUClass parent_class;
54 /*< public >*/
55
51e5ef45 56 const ARMCPUInfo *info;
14969266 57 DeviceRealize parent_realize;
781c67ca 58 DeviceReset parent_reset;
db1015e9 59};
dec9c2d4 60
dec9c2d4 61
d14d42f1 62#define TYPE_AARCH64_CPU "aarch64-cpu"
db1015e9 63typedef struct AArch64CPUClass AArch64CPUClass;
8110fa1d
EH
64DECLARE_CLASS_CHECKERS(AArch64CPUClass, AARCH64_CPU,
65 TYPE_AARCH64_CPU)
d14d42f1 66
db1015e9 67struct AArch64CPUClass {
d14d42f1
PM
68 /*< private >*/
69 ARMCPUClass parent_class;
70 /*< public >*/
db1015e9 71};
d14d42f1 72
2ceb98c0 73void register_cp_regs_for_features(ARMCPU *cpu);
721fae12 74void init_cpreg_list(ARMCPU *cpu);
dec9c2d4 75
55d284af
PM
76/* Callback functions for the generic timer's timers. */
77void arm_gt_ptimer_cb(void *opaque);
78void arm_gt_vtimer_cb(void *opaque);
b0e66d95 79void arm_gt_htimer_cb(void *opaque);
b4d3978c 80void arm_gt_stimer_cb(void *opaque);
8c94b071 81void arm_gt_hvtimer_cb(void *opaque);
55d284af 82
0f4a9e45
PF
83#define ARM_AFF0_SHIFT 0
84#define ARM_AFF0_MASK (0xFFULL << ARM_AFF0_SHIFT)
85#define ARM_AFF1_SHIFT 8
86#define ARM_AFF1_MASK (0xFFULL << ARM_AFF1_SHIFT)
87#define ARM_AFF2_SHIFT 16
88#define ARM_AFF2_MASK (0xFFULL << ARM_AFF2_SHIFT)
89#define ARM_AFF3_SHIFT 32
90#define ARM_AFF3_MASK (0xFFULL << ARM_AFF3_SHIFT)
ce5b1bbf 91#define ARM_DEFAULT_CPUS_PER_CLUSTER 8
0f4a9e45
PF
92
93#define ARM32_AFFINITY_MASK (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK)
94#define ARM64_AFFINITY_MASK \
95 (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK|ARM_AFF3_MASK)
ce5b1bbf 96#define ARM64_AFFINITY_INVALID (~ARM64_AFFINITY_MASK)
0f4a9e45 97
dec9c2d4 98#endif