]> git.proxmox.com Git - mirror_qemu.git/blame - target/arm/helper.c
arm: fix aa64_generate_debug_exceptions to work with EL2
[mirror_qemu.git] / target / arm / helper.c
CommitLineData
74c21bd0 1#include "qemu/osdep.h"
181962fd 2#include "target/arm/idau.h"
194cbc49 3#include "trace.h"
b5ff1b31 4#include "cpu.h"
ccd38087 5#include "internals.h"
022c62cb 6#include "exec/gdbstub.h"
2ef6175a 7#include "exec/helper-proto.h"
1de7afc9 8#include "qemu/host-utils.h"
78027bb6 9#include "sysemu/arch_init.h"
9c17d615 10#include "sysemu/sysemu.h"
1de7afc9 11#include "qemu/bitops.h"
eb0ecd5a 12#include "qemu/crc32c.h"
63c91552 13#include "exec/exec-all.h"
f08b6170 14#include "exec/cpu_ldst.h"
1d854765 15#include "arm_ldst.h"
eb0ecd5a 16#include <zlib.h> /* For crc32 */
cfe67cef 17#include "exec/semihost.h"
f3a9b694 18#include "sysemu/kvm.h"
24f91e81 19#include "fpu/softfloat.h"
9d2b5a58 20#include "qemu/range.h"
0b03bdfc 21
352c98e5
LV
22#define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */
23
4a501606 24#ifndef CONFIG_USER_ONLY
5b2d261d
AB
25/* Cacheability and shareability attributes for a memory access */
26typedef struct ARMCacheAttrs {
27 unsigned int attrs:8; /* as in the MAIR register encoding */
28 unsigned int shareability:2; /* as in the SH field of the VMSAv8-64 PTEs */
29} ARMCacheAttrs;
30
af51f566 31static bool get_phys_addr(CPUARMState *env, target_ulong address,
03ae85f8 32 MMUAccessType access_type, ARMMMUIdx mmu_idx,
af51f566 33 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
bc52bfeb 34 target_ulong *page_size,
5b2d261d 35 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs);
7c2cb42b 36
37785977 37static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address,
03ae85f8 38 MMUAccessType access_type, ARMMMUIdx mmu_idx,
37785977 39 hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot,
da909b2c 40 target_ulong *page_size_ptr,
5b2d261d 41 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs);
37785977 42
35337cc3
PM
43/* Security attributes for an address, as returned by v8m_security_lookup. */
44typedef struct V8M_SAttributes {
72042435 45 bool subpage; /* true if these attrs don't cover the whole TARGET_PAGE */
35337cc3
PM
46 bool ns;
47 bool nsc;
48 uint8_t sregion;
49 bool srvalid;
50 uint8_t iregion;
51 bool irvalid;
52} V8M_SAttributes;
53
333e10c5
PM
54static void v8m_security_lookup(CPUARMState *env, uint32_t address,
55 MMUAccessType access_type, ARMMMUIdx mmu_idx,
56 V8M_SAttributes *sattrs);
4a501606
PM
57#endif
58
affdb64d
PM
59static void switch_mode(CPUARMState *env, int mode);
60
0ecb72a5 61static int vfp_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg)
56aebc89
PB
62{
63 int nregs;
64
65 /* VFP data registers are always little-endian. */
66 nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
67 if (reg < nregs) {
9a2b5256 68 stq_le_p(buf, *aa32_vfp_dreg(env, reg));
56aebc89
PB
69 return 8;
70 }
71 if (arm_feature(env, ARM_FEATURE_NEON)) {
72 /* Aliases for Q regs. */
73 nregs += 16;
74 if (reg < nregs) {
9a2b5256
RH
75 uint64_t *q = aa32_vfp_qreg(env, reg - 32);
76 stq_le_p(buf, q[0]);
77 stq_le_p(buf + 8, q[1]);
56aebc89
PB
78 return 16;
79 }
80 }
81 switch (reg - nregs) {
82 case 0: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSID]); return 4;
83 case 1: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSCR]); return 4;
84 case 2: stl_p(buf, env->vfp.xregs[ARM_VFP_FPEXC]); return 4;
85 }
86 return 0;
87}
88
0ecb72a5 89static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg)
56aebc89
PB
90{
91 int nregs;
92
93 nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
94 if (reg < nregs) {
9a2b5256 95 *aa32_vfp_dreg(env, reg) = ldq_le_p(buf);
56aebc89
PB
96 return 8;
97 }
98 if (arm_feature(env, ARM_FEATURE_NEON)) {
99 nregs += 16;
100 if (reg < nregs) {
9a2b5256
RH
101 uint64_t *q = aa32_vfp_qreg(env, reg - 32);
102 q[0] = ldq_le_p(buf);
103 q[1] = ldq_le_p(buf + 8);
56aebc89
PB
104 return 16;
105 }
106 }
107 switch (reg - nregs) {
108 case 0: env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); return 4;
109 case 1: env->vfp.xregs[ARM_VFP_FPSCR] = ldl_p(buf); return 4;
71b3c3de 110 case 2: env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); return 4;
56aebc89
PB
111 }
112 return 0;
113}
114
6a669427
PM
115static int aarch64_fpu_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg)
116{
117 switch (reg) {
118 case 0 ... 31:
119 /* 128 bit FP register */
9a2b5256
RH
120 {
121 uint64_t *q = aa64_vfp_qreg(env, reg);
122 stq_le_p(buf, q[0]);
123 stq_le_p(buf + 8, q[1]);
124 return 16;
125 }
6a669427
PM
126 case 32:
127 /* FPSR */
128 stl_p(buf, vfp_get_fpsr(env));
129 return 4;
130 case 33:
131 /* FPCR */
132 stl_p(buf, vfp_get_fpcr(env));
133 return 4;
134 default:
135 return 0;
136 }
137}
138
139static int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg)
140{
141 switch (reg) {
142 case 0 ... 31:
143 /* 128 bit FP register */
9a2b5256
RH
144 {
145 uint64_t *q = aa64_vfp_qreg(env, reg);
146 q[0] = ldq_le_p(buf);
147 q[1] = ldq_le_p(buf + 8);
148 return 16;
149 }
6a669427
PM
150 case 32:
151 /* FPSR */
152 vfp_set_fpsr(env, ldl_p(buf));
153 return 4;
154 case 33:
155 /* FPCR */
156 vfp_set_fpcr(env, ldl_p(buf));
157 return 4;
158 default:
159 return 0;
160 }
161}
162
c4241c7d 163static uint64_t raw_read(CPUARMState *env, const ARMCPRegInfo *ri)
d4e6df63 164{
375421cc 165 assert(ri->fieldoffset);
67ed771d 166 if (cpreg_field_is_64bit(ri)) {
c4241c7d 167 return CPREG_FIELD64(env, ri);
22d9e1a9 168 } else {
c4241c7d 169 return CPREG_FIELD32(env, ri);
22d9e1a9 170 }
d4e6df63
PM
171}
172
c4241c7d
PM
173static void raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
174 uint64_t value)
d4e6df63 175{
375421cc 176 assert(ri->fieldoffset);
67ed771d 177 if (cpreg_field_is_64bit(ri)) {
22d9e1a9
PM
178 CPREG_FIELD64(env, ri) = value;
179 } else {
180 CPREG_FIELD32(env, ri) = value;
181 }
d4e6df63
PM
182}
183
11f136ee
FA
184static void *raw_ptr(CPUARMState *env, const ARMCPRegInfo *ri)
185{
186 return (char *)env + ri->fieldoffset;
187}
188
49a66191 189uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri)
721fae12 190{
59a1c327 191 /* Raw read of a coprocessor register (as needed for migration, etc). */
721fae12 192 if (ri->type & ARM_CP_CONST) {
59a1c327 193 return ri->resetvalue;
721fae12 194 } else if (ri->raw_readfn) {
59a1c327 195 return ri->raw_readfn(env, ri);
721fae12 196 } else if (ri->readfn) {
59a1c327 197 return ri->readfn(env, ri);
721fae12 198 } else {
59a1c327 199 return raw_read(env, ri);
721fae12 200 }
721fae12
PM
201}
202
59a1c327 203static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
7900e9f1 204 uint64_t v)
721fae12
PM
205{
206 /* Raw write of a coprocessor register (as needed for migration, etc).
721fae12
PM
207 * Note that constant registers are treated as write-ignored; the
208 * caller should check for success by whether a readback gives the
209 * value written.
210 */
211 if (ri->type & ARM_CP_CONST) {
59a1c327 212 return;
721fae12 213 } else if (ri->raw_writefn) {
c4241c7d 214 ri->raw_writefn(env, ri, v);
721fae12 215 } else if (ri->writefn) {
c4241c7d 216 ri->writefn(env, ri, v);
721fae12 217 } else {
afb2530f 218 raw_write(env, ri, v);
721fae12 219 }
721fae12
PM
220}
221
200bf5b7
AB
222static int arm_gdb_get_sysreg(CPUARMState *env, uint8_t *buf, int reg)
223{
224 ARMCPU *cpu = arm_env_get_cpu(env);
225 const ARMCPRegInfo *ri;
226 uint32_t key;
227
228 key = cpu->dyn_xml.cpregs_keys[reg];
229 ri = get_arm_cp_reginfo(cpu->cp_regs, key);
230 if (ri) {
231 if (cpreg_field_is_64bit(ri)) {
232 return gdb_get_reg64(buf, (uint64_t)read_raw_cp_reg(env, ri));
233 } else {
234 return gdb_get_reg32(buf, (uint32_t)read_raw_cp_reg(env, ri));
235 }
236 }
237 return 0;
238}
239
240static int arm_gdb_set_sysreg(CPUARMState *env, uint8_t *buf, int reg)
241{
242 return 0;
243}
244
375421cc
PM
245static bool raw_accessors_invalid(const ARMCPRegInfo *ri)
246{
247 /* Return true if the regdef would cause an assertion if you called
248 * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a
249 * program bug for it not to have the NO_RAW flag).
250 * NB that returning false here doesn't necessarily mean that calling
251 * read/write_raw_cp_reg() is safe, because we can't distinguish "has
252 * read/write access functions which are safe for raw use" from "has
253 * read/write access functions which have side effects but has forgotten
254 * to provide raw access functions".
255 * The tests here line up with the conditions in read/write_raw_cp_reg()
256 * and assertions in raw_read()/raw_write().
257 */
258 if ((ri->type & ARM_CP_CONST) ||
259 ri->fieldoffset ||
260 ((ri->raw_writefn || ri->writefn) && (ri->raw_readfn || ri->readfn))) {
261 return false;
262 }
263 return true;
264}
265
721fae12
PM
266bool write_cpustate_to_list(ARMCPU *cpu)
267{
268 /* Write the coprocessor state from cpu->env to the (index,value) list. */
269 int i;
270 bool ok = true;
271
272 for (i = 0; i < cpu->cpreg_array_len; i++) {
273 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
274 const ARMCPRegInfo *ri;
59a1c327 275
60322b39 276 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
721fae12
PM
277 if (!ri) {
278 ok = false;
279 continue;
280 }
7a0e58fa 281 if (ri->type & ARM_CP_NO_RAW) {
721fae12
PM
282 continue;
283 }
59a1c327 284 cpu->cpreg_values[i] = read_raw_cp_reg(&cpu->env, ri);
721fae12
PM
285 }
286 return ok;
287}
288
289bool write_list_to_cpustate(ARMCPU *cpu)
290{
291 int i;
292 bool ok = true;
293
294 for (i = 0; i < cpu->cpreg_array_len; i++) {
295 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
296 uint64_t v = cpu->cpreg_values[i];
721fae12
PM
297 const ARMCPRegInfo *ri;
298
60322b39 299 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
721fae12
PM
300 if (!ri) {
301 ok = false;
302 continue;
303 }
7a0e58fa 304 if (ri->type & ARM_CP_NO_RAW) {
721fae12
PM
305 continue;
306 }
307 /* Write value and confirm it reads back as written
308 * (to catch read-only registers and partially read-only
309 * registers where the incoming migration value doesn't match)
310 */
59a1c327
PM
311 write_raw_cp_reg(&cpu->env, ri, v);
312 if (read_raw_cp_reg(&cpu->env, ri) != v) {
721fae12
PM
313 ok = false;
314 }
315 }
316 return ok;
317}
318
319static void add_cpreg_to_list(gpointer key, gpointer opaque)
320{
321 ARMCPU *cpu = opaque;
322 uint64_t regidx;
323 const ARMCPRegInfo *ri;
324
325 regidx = *(uint32_t *)key;
60322b39 326 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
721fae12 327
7a0e58fa 328 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
721fae12
PM
329 cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx);
330 /* The value array need not be initialized at this point */
331 cpu->cpreg_array_len++;
332 }
333}
334
335static void count_cpreg(gpointer key, gpointer opaque)
336{
337 ARMCPU *cpu = opaque;
338 uint64_t regidx;
339 const ARMCPRegInfo *ri;
340
341 regidx = *(uint32_t *)key;
60322b39 342 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
721fae12 343
7a0e58fa 344 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
721fae12
PM
345 cpu->cpreg_array_len++;
346 }
347}
348
349static gint cpreg_key_compare(gconstpointer a, gconstpointer b)
350{
cbf239b7
AR
351 uint64_t aidx = cpreg_to_kvm_id(*(uint32_t *)a);
352 uint64_t bidx = cpreg_to_kvm_id(*(uint32_t *)b);
721fae12 353
cbf239b7
AR
354 if (aidx > bidx) {
355 return 1;
356 }
357 if (aidx < bidx) {
358 return -1;
359 }
360 return 0;
721fae12
PM
361}
362
363void init_cpreg_list(ARMCPU *cpu)
364{
365 /* Initialise the cpreg_tuples[] array based on the cp_regs hash.
366 * Note that we require cpreg_tuples[] to be sorted by key ID.
367 */
57b6d95e 368 GList *keys;
721fae12
PM
369 int arraylen;
370
57b6d95e 371 keys = g_hash_table_get_keys(cpu->cp_regs);
721fae12
PM
372 keys = g_list_sort(keys, cpreg_key_compare);
373
374 cpu->cpreg_array_len = 0;
375
376 g_list_foreach(keys, count_cpreg, cpu);
377
378 arraylen = cpu->cpreg_array_len;
379 cpu->cpreg_indexes = g_new(uint64_t, arraylen);
380 cpu->cpreg_values = g_new(uint64_t, arraylen);
381 cpu->cpreg_vmstate_indexes = g_new(uint64_t, arraylen);
382 cpu->cpreg_vmstate_values = g_new(uint64_t, arraylen);
383 cpu->cpreg_vmstate_array_len = cpu->cpreg_array_len;
384 cpu->cpreg_array_len = 0;
385
386 g_list_foreach(keys, add_cpreg_to_list, cpu);
387
388 assert(cpu->cpreg_array_len == arraylen);
389
390 g_list_free(keys);
391}
392
68e9c2fe
EI
393/*
394 * Some registers are not accessible if EL3.NS=0 and EL3 is using AArch32 but
395 * they are accessible when EL3 is using AArch64 regardless of EL3.NS.
396 *
397 * access_el3_aa32ns: Used to check AArch32 register views.
398 * access_el3_aa32ns_aa64any: Used to check both AArch32/64 register views.
399 */
400static CPAccessResult access_el3_aa32ns(CPUARMState *env,
3f208fd7
PM
401 const ARMCPRegInfo *ri,
402 bool isread)
68e9c2fe
EI
403{
404 bool secure = arm_is_secure_below_el3(env);
405
406 assert(!arm_el_is_aa64(env, 3));
407 if (secure) {
408 return CP_ACCESS_TRAP_UNCATEGORIZED;
409 }
410 return CP_ACCESS_OK;
411}
412
413static CPAccessResult access_el3_aa32ns_aa64any(CPUARMState *env,
3f208fd7
PM
414 const ARMCPRegInfo *ri,
415 bool isread)
68e9c2fe
EI
416{
417 if (!arm_el_is_aa64(env, 3)) {
3f208fd7 418 return access_el3_aa32ns(env, ri, isread);
68e9c2fe
EI
419 }
420 return CP_ACCESS_OK;
421}
422
5513c3ab
PM
423/* Some secure-only AArch32 registers trap to EL3 if used from
424 * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts).
425 * Note that an access from Secure EL1 can only happen if EL3 is AArch64.
426 * We assume that the .access field is set to PL1_RW.
427 */
428static CPAccessResult access_trap_aa32s_el1(CPUARMState *env,
3f208fd7
PM
429 const ARMCPRegInfo *ri,
430 bool isread)
5513c3ab
PM
431{
432 if (arm_current_el(env) == 3) {
433 return CP_ACCESS_OK;
434 }
435 if (arm_is_secure_below_el3(env)) {
436 return CP_ACCESS_TRAP_EL3;
437 }
438 /* This will be EL1 NS and EL2 NS, which just UNDEF */
439 return CP_ACCESS_TRAP_UNCATEGORIZED;
440}
441
187f678d
PM
442/* Check for traps to "powerdown debug" registers, which are controlled
443 * by MDCR.TDOSA
444 */
445static CPAccessResult access_tdosa(CPUARMState *env, const ARMCPRegInfo *ri,
446 bool isread)
447{
448 int el = arm_current_el(env);
30ac6339
PM
449 bool mdcr_el2_tdosa = (env->cp15.mdcr_el2 & MDCR_TDOSA) ||
450 (env->cp15.mdcr_el2 & MDCR_TDE) ||
451 (env->cp15.hcr_el2 & HCR_TGE);
187f678d 452
30ac6339 453 if (el < 2 && mdcr_el2_tdosa && !arm_is_secure_below_el3(env)) {
187f678d
PM
454 return CP_ACCESS_TRAP_EL2;
455 }
456 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDOSA)) {
457 return CP_ACCESS_TRAP_EL3;
458 }
459 return CP_ACCESS_OK;
460}
461
91b0a238
PM
462/* Check for traps to "debug ROM" registers, which are controlled
463 * by MDCR_EL2.TDRA for EL2 but by the more general MDCR_EL3.TDA for EL3.
464 */
465static CPAccessResult access_tdra(CPUARMState *env, const ARMCPRegInfo *ri,
466 bool isread)
467{
468 int el = arm_current_el(env);
30ac6339
PM
469 bool mdcr_el2_tdra = (env->cp15.mdcr_el2 & MDCR_TDRA) ||
470 (env->cp15.mdcr_el2 & MDCR_TDE) ||
471 (env->cp15.hcr_el2 & HCR_TGE);
91b0a238 472
30ac6339 473 if (el < 2 && mdcr_el2_tdra && !arm_is_secure_below_el3(env)) {
91b0a238
PM
474 return CP_ACCESS_TRAP_EL2;
475 }
476 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDA)) {
477 return CP_ACCESS_TRAP_EL3;
478 }
479 return CP_ACCESS_OK;
480}
481
d6c8cf81
PM
482/* Check for traps to general debug registers, which are controlled
483 * by MDCR_EL2.TDA for EL2 and MDCR_EL3.TDA for EL3.
484 */
485static CPAccessResult access_tda(CPUARMState *env, const ARMCPRegInfo *ri,
486 bool isread)
487{
488 int el = arm_current_el(env);
30ac6339
PM
489 bool mdcr_el2_tda = (env->cp15.mdcr_el2 & MDCR_TDA) ||
490 (env->cp15.mdcr_el2 & MDCR_TDE) ||
491 (env->cp15.hcr_el2 & HCR_TGE);
d6c8cf81 492
30ac6339 493 if (el < 2 && mdcr_el2_tda && !arm_is_secure_below_el3(env)) {
d6c8cf81
PM
494 return CP_ACCESS_TRAP_EL2;
495 }
496 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDA)) {
497 return CP_ACCESS_TRAP_EL3;
498 }
499 return CP_ACCESS_OK;
500}
501
1fce1ba9
PM
502/* Check for traps to performance monitor registers, which are controlled
503 * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3.
504 */
505static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri,
506 bool isread)
507{
508 int el = arm_current_el(env);
509
510 if (el < 2 && (env->cp15.mdcr_el2 & MDCR_TPM)
511 && !arm_is_secure_below_el3(env)) {
512 return CP_ACCESS_TRAP_EL2;
513 }
514 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TPM)) {
515 return CP_ACCESS_TRAP_EL3;
516 }
517 return CP_ACCESS_OK;
518}
519
c4241c7d 520static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
c983fe6c 521{
00c8cb0a
AF
522 ARMCPU *cpu = arm_env_get_cpu(env);
523
8d5c773e 524 raw_write(env, ri, value);
d10eb08f 525 tlb_flush(CPU(cpu)); /* Flush TLB as domain not tracked in TLB */
c983fe6c
PM
526}
527
c4241c7d 528static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
08de207b 529{
00c8cb0a
AF
530 ARMCPU *cpu = arm_env_get_cpu(env);
531
8d5c773e 532 if (raw_read(env, ri) != value) {
08de207b
PM
533 /* Unlike real hardware the qemu TLB uses virtual addresses,
534 * not modified virtual addresses, so this causes a TLB flush.
535 */
d10eb08f 536 tlb_flush(CPU(cpu));
8d5c773e 537 raw_write(env, ri, value);
08de207b 538 }
08de207b 539}
c4241c7d
PM
540
541static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri,
542 uint64_t value)
08de207b 543{
00c8cb0a
AF
544 ARMCPU *cpu = arm_env_get_cpu(env);
545
452a0955 546 if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA)
014406b5 547 && !extended_addresses_enabled(env)) {
08de207b
PM
548 /* For VMSA (when not using the LPAE long descriptor page table
549 * format) this register includes the ASID, so do a TLB flush.
550 * For PMSA it is purely a process ID and no action is needed.
551 */
d10eb08f 552 tlb_flush(CPU(cpu));
08de207b 553 }
8d5c773e 554 raw_write(env, ri, value);
08de207b
PM
555}
556
b4ab8ce9
PM
557/* IS variants of TLB operations must affect all cores */
558static void tlbiall_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
559 uint64_t value)
560{
561 CPUState *cs = ENV_GET_CPU(env);
562
563 tlb_flush_all_cpus_synced(cs);
564}
565
566static void tlbiasid_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
567 uint64_t value)
568{
569 CPUState *cs = ENV_GET_CPU(env);
570
571 tlb_flush_all_cpus_synced(cs);
572}
573
574static void tlbimva_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
575 uint64_t value)
576{
577 CPUState *cs = ENV_GET_CPU(env);
578
579 tlb_flush_page_all_cpus_synced(cs, value & TARGET_PAGE_MASK);
580}
581
582static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
583 uint64_t value)
584{
585 CPUState *cs = ENV_GET_CPU(env);
586
587 tlb_flush_page_all_cpus_synced(cs, value & TARGET_PAGE_MASK);
588}
589
590/*
591 * Non-IS variants of TLB operations are upgraded to
592 * IS versions if we are at NS EL1 and HCR_EL2.FB is set to
593 * force broadcast of these operations.
594 */
595static bool tlb_force_broadcast(CPUARMState *env)
596{
597 return (env->cp15.hcr_el2 & HCR_FB) &&
598 arm_current_el(env) == 1 && arm_is_secure_below_el3(env);
599}
600
c4241c7d
PM
601static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri,
602 uint64_t value)
d929823f
PM
603{
604 /* Invalidate all (TLBIALL) */
00c8cb0a
AF
605 ARMCPU *cpu = arm_env_get_cpu(env);
606
b4ab8ce9
PM
607 if (tlb_force_broadcast(env)) {
608 tlbiall_is_write(env, NULL, value);
609 return;
610 }
611
d10eb08f 612 tlb_flush(CPU(cpu));
d929823f
PM
613}
614
c4241c7d
PM
615static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri,
616 uint64_t value)
d929823f
PM
617{
618 /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */
31b030d4
AF
619 ARMCPU *cpu = arm_env_get_cpu(env);
620
b4ab8ce9
PM
621 if (tlb_force_broadcast(env)) {
622 tlbimva_is_write(env, NULL, value);
623 return;
624 }
625
31b030d4 626 tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK);
d929823f
PM
627}
628
c4241c7d
PM
629static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri,
630 uint64_t value)
d929823f
PM
631{
632 /* Invalidate by ASID (TLBIASID) */
00c8cb0a
AF
633 ARMCPU *cpu = arm_env_get_cpu(env);
634
b4ab8ce9
PM
635 if (tlb_force_broadcast(env)) {
636 tlbiasid_is_write(env, NULL, value);
637 return;
638 }
639
d10eb08f 640 tlb_flush(CPU(cpu));
d929823f
PM
641}
642
c4241c7d
PM
643static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri,
644 uint64_t value)
d929823f
PM
645{
646 /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */
31b030d4
AF
647 ARMCPU *cpu = arm_env_get_cpu(env);
648
b4ab8ce9
PM
649 if (tlb_force_broadcast(env)) {
650 tlbimvaa_is_write(env, NULL, value);
651 return;
652 }
fa439fc5 653
b4ab8ce9 654 tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK);
fa439fc5
PM
655}
656
541ef8c2
SS
657static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri,
658 uint64_t value)
659{
660 CPUState *cs = ENV_GET_CPU(env);
661
0336cbf8 662 tlb_flush_by_mmuidx(cs,
8bd5c820
PM
663 ARMMMUIdxBit_S12NSE1 |
664 ARMMMUIdxBit_S12NSE0 |
665 ARMMMUIdxBit_S2NS);
541ef8c2
SS
666}
667
668static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
669 uint64_t value)
670{
a67cf277 671 CPUState *cs = ENV_GET_CPU(env);
541ef8c2 672
a67cf277 673 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
674 ARMMMUIdxBit_S12NSE1 |
675 ARMMMUIdxBit_S12NSE0 |
676 ARMMMUIdxBit_S2NS);
541ef8c2
SS
677}
678
679static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri,
680 uint64_t value)
681{
682 /* Invalidate by IPA. This has to invalidate any structures that
683 * contain only stage 2 translation information, but does not need
684 * to apply to structures that contain combined stage 1 and stage 2
685 * translation information.
686 * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero.
687 */
688 CPUState *cs = ENV_GET_CPU(env);
689 uint64_t pageaddr;
690
691 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
692 return;
693 }
694
695 pageaddr = sextract64(value << 12, 0, 40);
696
8bd5c820 697 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS);
541ef8c2
SS
698}
699
700static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
701 uint64_t value)
702{
a67cf277 703 CPUState *cs = ENV_GET_CPU(env);
541ef8c2
SS
704 uint64_t pageaddr;
705
706 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
707 return;
708 }
709
710 pageaddr = sextract64(value << 12, 0, 40);
711
a67cf277 712 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820 713 ARMMMUIdxBit_S2NS);
541ef8c2
SS
714}
715
716static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
717 uint64_t value)
718{
719 CPUState *cs = ENV_GET_CPU(env);
720
8bd5c820 721 tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2);
541ef8c2
SS
722}
723
724static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
725 uint64_t value)
726{
a67cf277 727 CPUState *cs = ENV_GET_CPU(env);
541ef8c2 728
8bd5c820 729 tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2);
541ef8c2
SS
730}
731
732static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
733 uint64_t value)
734{
735 CPUState *cs = ENV_GET_CPU(env);
736 uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12);
737
8bd5c820 738 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2);
541ef8c2
SS
739}
740
741static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
742 uint64_t value)
743{
a67cf277 744 CPUState *cs = ENV_GET_CPU(env);
541ef8c2
SS
745 uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12);
746
a67cf277 747 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820 748 ARMMMUIdxBit_S1E2);
541ef8c2
SS
749}
750
e9aa6c21 751static const ARMCPRegInfo cp_reginfo[] = {
54bf36ed
FA
752 /* Define the secure and non-secure FCSE identifier CP registers
753 * separately because there is no secure bank in V8 (no _EL3). This allows
754 * the secure register to be properly reset and migrated. There is also no
755 * v8 EL1 version of the register so the non-secure instance stands alone.
756 */
9c513e78 757 { .name = "FCSEIDR",
54bf36ed
FA
758 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
759 .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS,
760 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_ns),
761 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
9c513e78 762 { .name = "FCSEIDR_S",
54bf36ed
FA
763 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
764 .access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
765 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s),
d4e6df63 766 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
54bf36ed
FA
767 /* Define the secure and non-secure context identifier CP registers
768 * separately because there is no secure bank in V8 (no _EL3). This allows
769 * the secure register to be properly reset and migrated. In the
770 * non-secure case, the 32-bit register will have reset and migration
771 * disabled during registration as it is handled by the 64-bit instance.
772 */
773 { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_BOTH,
014406b5 774 .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
54bf36ed
FA
775 .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS,
776 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]),
777 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
9c513e78 778 { .name = "CONTEXTIDR_S", .state = ARM_CP_STATE_AA32,
54bf36ed
FA
779 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
780 .access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
781 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s),
d4e6df63 782 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
9449fdf6
PM
783 REGINFO_SENTINEL
784};
785
786static const ARMCPRegInfo not_v8_cp_reginfo[] = {
787 /* NB: Some of these registers exist in v8 but with more precise
788 * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]).
789 */
790 /* MMU Domain access control / MPU write buffer control */
0c17d68c
FA
791 { .name = "DACR",
792 .cp = 15, .opc1 = CP_ANY, .crn = 3, .crm = CP_ANY, .opc2 = CP_ANY,
793 .access = PL1_RW, .resetvalue = 0,
794 .writefn = dacr_write, .raw_writefn = raw_write,
795 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
796 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
a903c449
EI
797 /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
798 * For v6 and v5, these mappings are overly broad.
4fdd17dd 799 */
a903c449
EI
800 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0,
801 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
802 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 1,
803 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
804 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 4,
805 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
806 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 8,
4fdd17dd 807 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
c4804214
PM
808 /* Cache maintenance ops; some of this space may be overridden later. */
809 { .name = "CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
810 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
811 .type = ARM_CP_NOP | ARM_CP_OVERRIDE },
e9aa6c21
PM
812 REGINFO_SENTINEL
813};
814
7d57f408
PM
815static const ARMCPRegInfo not_v6_cp_reginfo[] = {
816 /* Not all pre-v6 cores implemented this WFI, so this is slightly
817 * over-broad.
818 */
819 { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2,
820 .access = PL1_W, .type = ARM_CP_WFI },
821 REGINFO_SENTINEL
822};
823
824static const ARMCPRegInfo not_v7_cp_reginfo[] = {
825 /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
826 * is UNPREDICTABLE; we choose to NOP as most implementations do).
827 */
828 { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
829 .access = PL1_W, .type = ARM_CP_WFI },
34f90529
PM
830 /* L1 cache lockdown. Not architectural in v6 and earlier but in practice
831 * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and
832 * OMAPCP will override this space.
833 */
834 { .name = "DLOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 0,
835 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_data),
836 .resetvalue = 0 },
837 { .name = "ILOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 1,
838 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_insn),
839 .resetvalue = 0 },
776d4e5c
PM
840 /* v6 doesn't have the cache ID registers but Linux reads them anyway */
841 { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY,
7a0e58fa 842 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
d4e6df63 843 .resetvalue = 0 },
50300698
PM
844 /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
845 * implementing it as RAZ means the "debug architecture version" bits
846 * will read as a reserved value, which should cause Linux to not try
847 * to use the debug hardware.
848 */
849 { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
850 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
995939a6
PM
851 /* MMU TLB control. Note that the wildcarding means we cover not just
852 * the unified TLB ops but also the dside/iside/inner-shareable variants.
853 */
854 { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY,
855 .opc1 = CP_ANY, .opc2 = 0, .access = PL1_W, .writefn = tlbiall_write,
7a0e58fa 856 .type = ARM_CP_NO_RAW },
995939a6
PM
857 { .name = "TLBIMVA", .cp = 15, .crn = 8, .crm = CP_ANY,
858 .opc1 = CP_ANY, .opc2 = 1, .access = PL1_W, .writefn = tlbimva_write,
7a0e58fa 859 .type = ARM_CP_NO_RAW },
995939a6
PM
860 { .name = "TLBIASID", .cp = 15, .crn = 8, .crm = CP_ANY,
861 .opc1 = CP_ANY, .opc2 = 2, .access = PL1_W, .writefn = tlbiasid_write,
7a0e58fa 862 .type = ARM_CP_NO_RAW },
995939a6
PM
863 { .name = "TLBIMVAA", .cp = 15, .crn = 8, .crm = CP_ANY,
864 .opc1 = CP_ANY, .opc2 = 3, .access = PL1_W, .writefn = tlbimvaa_write,
7a0e58fa 865 .type = ARM_CP_NO_RAW },
a903c449
EI
866 { .name = "PRRR", .cp = 15, .crn = 10, .crm = 2,
867 .opc1 = 0, .opc2 = 0, .access = PL1_RW, .type = ARM_CP_NOP },
868 { .name = "NMRR", .cp = 15, .crn = 10, .crm = 2,
869 .opc1 = 0, .opc2 = 1, .access = PL1_RW, .type = ARM_CP_NOP },
7d57f408
PM
870 REGINFO_SENTINEL
871};
872
c4241c7d
PM
873static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
874 uint64_t value)
2771db27 875{
f0aff255
FA
876 uint32_t mask = 0;
877
878 /* In ARMv8 most bits of CPACR_EL1 are RES0. */
879 if (!arm_feature(env, ARM_FEATURE_V8)) {
880 /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
881 * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP.
882 * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell.
883 */
884 if (arm_feature(env, ARM_FEATURE_VFP)) {
885 /* VFP coprocessor: cp10 & cp11 [23:20] */
886 mask |= (1 << 31) | (1 << 30) | (0xf << 20);
887
888 if (!arm_feature(env, ARM_FEATURE_NEON)) {
889 /* ASEDIS [31] bit is RAO/WI */
890 value |= (1 << 31);
891 }
892
893 /* VFPv3 and upwards with NEON implement 32 double precision
894 * registers (D0-D31).
895 */
896 if (!arm_feature(env, ARM_FEATURE_NEON) ||
897 !arm_feature(env, ARM_FEATURE_VFP3)) {
898 /* D32DIS [30] is RAO/WI if D16-31 are not implemented. */
899 value |= (1 << 30);
900 }
901 }
902 value &= mask;
2771db27 903 }
7ebd5f2e 904 env->cp15.cpacr_el1 = value;
2771db27
PM
905}
906
5deac39c
PM
907static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
908{
909 /* Call cpacr_write() so that we reset with the correct RAO bits set
910 * for our CPU features.
911 */
912 cpacr_write(env, ri, 0);
913}
914
3f208fd7
PM
915static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
916 bool isread)
c6f19164
GB
917{
918 if (arm_feature(env, ARM_FEATURE_V8)) {
919 /* Check if CPACR accesses are to be trapped to EL2 */
920 if (arm_current_el(env) == 1 &&
921 (env->cp15.cptr_el[2] & CPTR_TCPAC) && !arm_is_secure(env)) {
922 return CP_ACCESS_TRAP_EL2;
923 /* Check if CPACR accesses are to be trapped to EL3 */
924 } else if (arm_current_el(env) < 3 &&
925 (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
926 return CP_ACCESS_TRAP_EL3;
927 }
928 }
929
930 return CP_ACCESS_OK;
931}
932
3f208fd7
PM
933static CPAccessResult cptr_access(CPUARMState *env, const ARMCPRegInfo *ri,
934 bool isread)
c6f19164
GB
935{
936 /* Check if CPTR accesses are set to trap to EL3 */
937 if (arm_current_el(env) == 2 && (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
938 return CP_ACCESS_TRAP_EL3;
939 }
940
941 return CP_ACCESS_OK;
942}
943
7d57f408
PM
944static const ARMCPRegInfo v6_cp_reginfo[] = {
945 /* prefetch by MVA in v6, NOP in v7 */
946 { .name = "MVA_prefetch",
947 .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1,
948 .access = PL1_W, .type = ARM_CP_NOP },
6df99dec
SS
949 /* We need to break the TB after ISB to execute self-modifying code
950 * correctly and also to take any pending interrupts immediately.
951 * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag.
952 */
7d57f408 953 { .name = "ISB", .cp = 15, .crn = 7, .crm = 5, .opc1 = 0, .opc2 = 4,
6df99dec 954 .access = PL0_W, .type = ARM_CP_NO_RAW, .writefn = arm_cp_write_ignore },
091fd17c 955 { .name = "DSB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 4,
7d57f408 956 .access = PL0_W, .type = ARM_CP_NOP },
091fd17c 957 { .name = "DMB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 5,
7d57f408 958 .access = PL0_W, .type = ARM_CP_NOP },
06d76f31 959 { .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 2,
6cd8a264 960 .access = PL1_RW,
b848ce2b
FA
961 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s),
962 offsetof(CPUARMState, cp15.ifar_ns) },
06d76f31
PM
963 .resetvalue = 0, },
964 /* Watchpoint Fault Address Register : should actually only be present
965 * for 1136, 1176, 11MPCore.
966 */
967 { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
968 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, },
34222fb8 969 { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
c6f19164 970 .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
7ebd5f2e 971 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
5deac39c 972 .resetfn = cpacr_reset, .writefn = cpacr_write },
7d57f408
PM
973 REGINFO_SENTINEL
974};
975
7ece99b1
AL
976/* Definitions for the PMU registers */
977#define PMCRN_MASK 0xf800
978#define PMCRN_SHIFT 11
979#define PMCRD 0x8
980#define PMCRC 0x4
981#define PMCRE 0x1
982
983static inline uint32_t pmu_num_counters(CPUARMState *env)
984{
985 return (env->cp15.c9_pmcr & PMCRN_MASK) >> PMCRN_SHIFT;
986}
987
988/* Bits allowed to be set/cleared for PMCNTEN* and PMINTEN* */
989static inline uint64_t pmu_counter_mask(CPUARMState *env)
990{
991 return (1 << 31) | ((1 << pmu_num_counters(env)) - 1);
992}
993
3f208fd7
PM
994static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri,
995 bool isread)
200ac0ef 996{
3b163b01 997 /* Performance monitor registers user accessibility is controlled
1fce1ba9
PM
998 * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable
999 * trapping to EL2 or EL3 for other accesses.
200ac0ef 1000 */
1fce1ba9
PM
1001 int el = arm_current_el(env);
1002
6ecd0b6b 1003 if (el == 0 && !(env->cp15.c9_pmuserenr & 1)) {
fcd25206 1004 return CP_ACCESS_TRAP;
200ac0ef 1005 }
1fce1ba9
PM
1006 if (el < 2 && (env->cp15.mdcr_el2 & MDCR_TPM)
1007 && !arm_is_secure_below_el3(env)) {
1008 return CP_ACCESS_TRAP_EL2;
1009 }
1010 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TPM)) {
1011 return CP_ACCESS_TRAP_EL3;
1012 }
1013
fcd25206 1014 return CP_ACCESS_OK;
200ac0ef
PM
1015}
1016
6ecd0b6b
AB
1017static CPAccessResult pmreg_access_xevcntr(CPUARMState *env,
1018 const ARMCPRegInfo *ri,
1019 bool isread)
1020{
1021 /* ER: event counter read trap control */
1022 if (arm_feature(env, ARM_FEATURE_V8)
1023 && arm_current_el(env) == 0
1024 && (env->cp15.c9_pmuserenr & (1 << 3)) != 0
1025 && isread) {
1026 return CP_ACCESS_OK;
1027 }
1028
1029 return pmreg_access(env, ri, isread);
1030}
1031
1032static CPAccessResult pmreg_access_swinc(CPUARMState *env,
1033 const ARMCPRegInfo *ri,
1034 bool isread)
1035{
1036 /* SW: software increment write trap control */
1037 if (arm_feature(env, ARM_FEATURE_V8)
1038 && arm_current_el(env) == 0
1039 && (env->cp15.c9_pmuserenr & (1 << 1)) != 0
1040 && !isread) {
1041 return CP_ACCESS_OK;
1042 }
1043
1044 return pmreg_access(env, ri, isread);
1045}
1046
7c2cb42b 1047#ifndef CONFIG_USER_ONLY
87124fde 1048
6ecd0b6b
AB
1049static CPAccessResult pmreg_access_selr(CPUARMState *env,
1050 const ARMCPRegInfo *ri,
1051 bool isread)
1052{
1053 /* ER: event counter read trap control */
1054 if (arm_feature(env, ARM_FEATURE_V8)
1055 && arm_current_el(env) == 0
1056 && (env->cp15.c9_pmuserenr & (1 << 3)) != 0) {
1057 return CP_ACCESS_OK;
1058 }
1059
1060 return pmreg_access(env, ri, isread);
1061}
1062
1063static CPAccessResult pmreg_access_ccntr(CPUARMState *env,
1064 const ARMCPRegInfo *ri,
1065 bool isread)
1066{
1067 /* CR: cycle counter read trap control */
1068 if (arm_feature(env, ARM_FEATURE_V8)
1069 && arm_current_el(env) == 0
1070 && (env->cp15.c9_pmuserenr & (1 << 2)) != 0
1071 && isread) {
1072 return CP_ACCESS_OK;
1073 }
1074
1075 return pmreg_access(env, ri, isread);
1076}
1077
87124fde
AF
1078static inline bool arm_ccnt_enabled(CPUARMState *env)
1079{
1080 /* This does not support checking PMCCFILTR_EL0 register */
1081
ccbc0e33 1082 if (!(env->cp15.c9_pmcr & PMCRE) || !(env->cp15.c9_pmcnten & (1 << 31))) {
87124fde
AF
1083 return false;
1084 }
1085
1086 return true;
1087}
1088
ec7b4ce4
AF
1089void pmccntr_sync(CPUARMState *env)
1090{
1091 uint64_t temp_ticks;
1092
352c98e5
LV
1093 temp_ticks = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
1094 ARM_CPU_FREQ, NANOSECONDS_PER_SECOND);
ec7b4ce4
AF
1095
1096 if (env->cp15.c9_pmcr & PMCRD) {
1097 /* Increment once every 64 processor clock cycles */
1098 temp_ticks /= 64;
1099 }
1100
1101 if (arm_ccnt_enabled(env)) {
1102 env->cp15.c15_ccnt = temp_ticks - env->cp15.c15_ccnt;
1103 }
1104}
1105
c4241c7d
PM
1106static void pmcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1107 uint64_t value)
200ac0ef 1108{
942a155b 1109 pmccntr_sync(env);
7c2cb42b
AF
1110
1111 if (value & PMCRC) {
1112 /* The counter has been reset */
1113 env->cp15.c15_ccnt = 0;
1114 }
1115
200ac0ef
PM
1116 /* only the DP, X, D and E bits are writable */
1117 env->cp15.c9_pmcr &= ~0x39;
1118 env->cp15.c9_pmcr |= (value & 0x39);
7c2cb42b 1119
942a155b 1120 pmccntr_sync(env);
7c2cb42b
AF
1121}
1122
1123static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1124{
c92c0687 1125 uint64_t total_ticks;
7c2cb42b 1126
942a155b 1127 if (!arm_ccnt_enabled(env)) {
7c2cb42b
AF
1128 /* Counter is disabled, do not change value */
1129 return env->cp15.c15_ccnt;
1130 }
1131
352c98e5
LV
1132 total_ticks = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
1133 ARM_CPU_FREQ, NANOSECONDS_PER_SECOND);
7c2cb42b
AF
1134
1135 if (env->cp15.c9_pmcr & PMCRD) {
1136 /* Increment once every 64 processor clock cycles */
1137 total_ticks /= 64;
1138 }
1139 return total_ticks - env->cp15.c15_ccnt;
1140}
1141
6b040780
WH
1142static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1143 uint64_t value)
1144{
1145 /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
1146 * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the
1147 * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are
1148 * accessed.
1149 */
1150 env->cp15.c9_pmselr = value & 0x1f;
1151}
1152
7c2cb42b
AF
1153static void pmccntr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1154 uint64_t value)
1155{
c92c0687 1156 uint64_t total_ticks;
7c2cb42b 1157
942a155b 1158 if (!arm_ccnt_enabled(env)) {
7c2cb42b
AF
1159 /* Counter is disabled, set the absolute value */
1160 env->cp15.c15_ccnt = value;
1161 return;
1162 }
1163
352c98e5
LV
1164 total_ticks = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
1165 ARM_CPU_FREQ, NANOSECONDS_PER_SECOND);
7c2cb42b
AF
1166
1167 if (env->cp15.c9_pmcr & PMCRD) {
1168 /* Increment once every 64 processor clock cycles */
1169 total_ticks /= 64;
1170 }
1171 env->cp15.c15_ccnt = total_ticks - value;
200ac0ef 1172}
421c7ebd
PC
1173
1174static void pmccntr_write32(CPUARMState *env, const ARMCPRegInfo *ri,
1175 uint64_t value)
1176{
1177 uint64_t cur_val = pmccntr_read(env, NULL);
1178
1179 pmccntr_write(env, ri, deposit64(cur_val, 0, 32, value));
1180}
1181
ec7b4ce4
AF
1182#else /* CONFIG_USER_ONLY */
1183
1184void pmccntr_sync(CPUARMState *env)
1185{
1186}
1187
7c2cb42b 1188#endif
200ac0ef 1189
0614601c
AF
1190static void pmccfiltr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1191 uint64_t value)
1192{
1193 pmccntr_sync(env);
ac57fd24 1194 env->cp15.pmccfiltr_el0 = value & 0xfc000000;
0614601c
AF
1195 pmccntr_sync(env);
1196}
1197
c4241c7d 1198static void pmcntenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
200ac0ef
PM
1199 uint64_t value)
1200{
7ece99b1 1201 value &= pmu_counter_mask(env);
200ac0ef 1202 env->cp15.c9_pmcnten |= value;
200ac0ef
PM
1203}
1204
c4241c7d
PM
1205static void pmcntenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1206 uint64_t value)
200ac0ef 1207{
7ece99b1 1208 value &= pmu_counter_mask(env);
200ac0ef 1209 env->cp15.c9_pmcnten &= ~value;
200ac0ef
PM
1210}
1211
c4241c7d
PM
1212static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1213 uint64_t value)
200ac0ef 1214{
599b71e2 1215 value &= pmu_counter_mask(env);
200ac0ef 1216 env->cp15.c9_pmovsr &= ~value;
200ac0ef
PM
1217}
1218
c4241c7d
PM
1219static void pmxevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
1220 uint64_t value)
200ac0ef 1221{
fdb86656
WH
1222 /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
1223 * PMSELR value is equal to or greater than the number of implemented
1224 * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI.
1225 */
1226 if (env->cp15.c9_pmselr == 0x1f) {
1227 pmccfiltr_write(env, ri, value);
1228 }
1229}
1230
1231static uint64_t pmxevtyper_read(CPUARMState *env, const ARMCPRegInfo *ri)
1232{
1233 /* We opt to behave as a RAZ/WI when attempts to access PMXEVTYPER
1234 * are CONSTRAINED UNPREDICTABLE. See comments in pmxevtyper_write().
1235 */
1236 if (env->cp15.c9_pmselr == 0x1f) {
1237 return env->cp15.pmccfiltr_el0;
1238 } else {
1239 return 0;
1240 }
200ac0ef
PM
1241}
1242
c4241c7d 1243static void pmuserenr_write(CPUARMState *env, const ARMCPRegInfo *ri,
200ac0ef
PM
1244 uint64_t value)
1245{
6ecd0b6b
AB
1246 if (arm_feature(env, ARM_FEATURE_V8)) {
1247 env->cp15.c9_pmuserenr = value & 0xf;
1248 } else {
1249 env->cp15.c9_pmuserenr = value & 1;
1250 }
200ac0ef
PM
1251}
1252
c4241c7d
PM
1253static void pmintenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
1254 uint64_t value)
200ac0ef
PM
1255{
1256 /* We have no event counters so only the C bit can be changed */
7ece99b1 1257 value &= pmu_counter_mask(env);
200ac0ef 1258 env->cp15.c9_pminten |= value;
200ac0ef
PM
1259}
1260
c4241c7d
PM
1261static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1262 uint64_t value)
200ac0ef 1263{
7ece99b1 1264 value &= pmu_counter_mask(env);
200ac0ef 1265 env->cp15.c9_pminten &= ~value;
200ac0ef
PM
1266}
1267
c4241c7d
PM
1268static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
1269 uint64_t value)
8641136c 1270{
a505d7fe
PM
1271 /* Note that even though the AArch64 view of this register has bits
1272 * [10:0] all RES0 we can only mask the bottom 5, to comply with the
1273 * architectural requirements for bits which are RES0 only in some
1274 * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7
1275 * requires the bottom five bits to be RAZ/WI because they're UNK/SBZP.)
1276 */
855ea66d 1277 raw_write(env, ri, value & ~0x1FULL);
8641136c
NR
1278}
1279
64e0e2de
EI
1280static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
1281{
1282 /* We only mask off bits that are RES0 both for AArch64 and AArch32.
1283 * For bits that vary between AArch32/64, code needs to check the
1284 * current execution mode before directly using the feature bit.
1285 */
1286 uint32_t valid_mask = SCR_AARCH64_MASK | SCR_AARCH32_MASK;
1287
1288 if (!arm_feature(env, ARM_FEATURE_EL2)) {
1289 valid_mask &= ~SCR_HCE;
1290
1291 /* On ARMv7, SMD (or SCD as it is called in v7) is only
1292 * supported if EL2 exists. The bit is UNK/SBZP when
1293 * EL2 is unavailable. In QEMU ARMv7, we force it to always zero
1294 * when EL2 is unavailable.
4eb27640 1295 * On ARMv8, this bit is always available.
64e0e2de 1296 */
4eb27640
GB
1297 if (arm_feature(env, ARM_FEATURE_V7) &&
1298 !arm_feature(env, ARM_FEATURE_V8)) {
64e0e2de
EI
1299 valid_mask &= ~SCR_SMD;
1300 }
1301 }
1302
1303 /* Clear all-context RES0 bits. */
1304 value &= valid_mask;
1305 raw_write(env, ri, value);
1306}
1307
c4241c7d 1308static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
776d4e5c
PM
1309{
1310 ARMCPU *cpu = arm_env_get_cpu(env);
b85a1fd6
FA
1311
1312 /* Acquire the CSSELR index from the bank corresponding to the CCSIDR
1313 * bank
1314 */
1315 uint32_t index = A32_BANKED_REG_GET(env, csselr,
1316 ri->secure & ARM_CP_SECSTATE_S);
1317
1318 return cpu->ccsidr[index];
776d4e5c
PM
1319}
1320
c4241c7d
PM
1321static void csselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1322 uint64_t value)
776d4e5c 1323{
8d5c773e 1324 raw_write(env, ri, value & 0xf);
776d4e5c
PM
1325}
1326
1090b9c6
PM
1327static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1328{
1329 CPUState *cs = ENV_GET_CPU(env);
1330 uint64_t ret = 0;
1331
636540e9
PM
1332 if (arm_hcr_el2_imo(env)) {
1333 if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) {
1334 ret |= CPSR_I;
1335 }
1336 } else {
1337 if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
1338 ret |= CPSR_I;
1339 }
1090b9c6 1340 }
636540e9
PM
1341
1342 if (arm_hcr_el2_fmo(env)) {
1343 if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) {
1344 ret |= CPSR_F;
1345 }
1346 } else {
1347 if (cs->interrupt_request & CPU_INTERRUPT_FIQ) {
1348 ret |= CPSR_F;
1349 }
1090b9c6 1350 }
636540e9 1351
1090b9c6
PM
1352 /* External aborts are not possible in QEMU so A bit is always clear */
1353 return ret;
1354}
1355
e9aa6c21 1356static const ARMCPRegInfo v7_cp_reginfo[] = {
7d57f408
PM
1357 /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */
1358 { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
1359 .access = PL1_W, .type = ARM_CP_NOP },
200ac0ef
PM
1360 /* Performance monitors are implementation defined in v7,
1361 * but with an ARM recommended set of registers, which we
1362 * follow (although we don't actually implement any counters)
1363 *
1364 * Performance registers fall into three categories:
1365 * (a) always UNDEF in PL0, RW in PL1 (PMINTENSET, PMINTENCLR)
1366 * (b) RO in PL0 (ie UNDEF on write), RW in PL1 (PMUSERENR)
1367 * (c) UNDEF in PL0 if PMUSERENR.EN==0, otherwise accessible (all others)
1368 * For the cases controlled by PMUSERENR we must set .access to PL0_RW
1369 * or PL0_RO as appropriate and then check PMUSERENR in the helper fn.
1370 */
1371 { .name = "PMCNTENSET", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 1,
7a0e58fa 1372 .access = PL0_RW, .type = ARM_CP_ALIAS,
8521466b 1373 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
fcd25206
PM
1374 .writefn = pmcntenset_write,
1375 .accessfn = pmreg_access,
1376 .raw_writefn = raw_write },
8521466b
AF
1377 { .name = "PMCNTENSET_EL0", .state = ARM_CP_STATE_AA64,
1378 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 1,
1379 .access = PL0_RW, .accessfn = pmreg_access,
1380 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten), .resetvalue = 0,
1381 .writefn = pmcntenset_write, .raw_writefn = raw_write },
200ac0ef 1382 { .name = "PMCNTENCLR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 2,
8521466b
AF
1383 .access = PL0_RW,
1384 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
fcd25206
PM
1385 .accessfn = pmreg_access,
1386 .writefn = pmcntenclr_write,
7a0e58fa 1387 .type = ARM_CP_ALIAS },
8521466b
AF
1388 { .name = "PMCNTENCLR_EL0", .state = ARM_CP_STATE_AA64,
1389 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 2,
1390 .access = PL0_RW, .accessfn = pmreg_access,
7a0e58fa 1391 .type = ARM_CP_ALIAS,
8521466b
AF
1392 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten),
1393 .writefn = pmcntenclr_write },
200ac0ef 1394 { .name = "PMOVSR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 3,
e4e91a21
AL
1395 .access = PL0_RW,
1396 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmovsr),
fcd25206
PM
1397 .accessfn = pmreg_access,
1398 .writefn = pmovsr_write,
1399 .raw_writefn = raw_write },
978364f1
AF
1400 { .name = "PMOVSCLR_EL0", .state = ARM_CP_STATE_AA64,
1401 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 3,
1402 .access = PL0_RW, .accessfn = pmreg_access,
1403 .type = ARM_CP_ALIAS,
1404 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr),
1405 .writefn = pmovsr_write,
1406 .raw_writefn = raw_write },
fcd25206 1407 /* Unimplemented so WI. */
200ac0ef 1408 { .name = "PMSWINC", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 4,
6ecd0b6b 1409 .access = PL0_W, .accessfn = pmreg_access_swinc, .type = ARM_CP_NOP },
7c2cb42b 1410#ifndef CONFIG_USER_ONLY
6b040780
WH
1411 { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5,
1412 .access = PL0_RW, .type = ARM_CP_ALIAS,
1413 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmselr),
6ecd0b6b 1414 .accessfn = pmreg_access_selr, .writefn = pmselr_write,
6b040780
WH
1415 .raw_writefn = raw_write},
1416 { .name = "PMSELR_EL0", .state = ARM_CP_STATE_AA64,
1417 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 5,
6ecd0b6b 1418 .access = PL0_RW, .accessfn = pmreg_access_selr,
6b040780
WH
1419 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmselr),
1420 .writefn = pmselr_write, .raw_writefn = raw_write, },
200ac0ef 1421 { .name = "PMCCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 0,
169c8938 1422 .access = PL0_RW, .resetvalue = 0, .type = ARM_CP_ALIAS | ARM_CP_IO,
421c7ebd 1423 .readfn = pmccntr_read, .writefn = pmccntr_write32,
6ecd0b6b 1424 .accessfn = pmreg_access_ccntr },
8521466b
AF
1425 { .name = "PMCCNTR_EL0", .state = ARM_CP_STATE_AA64,
1426 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 0,
6ecd0b6b 1427 .access = PL0_RW, .accessfn = pmreg_access_ccntr,
8521466b
AF
1428 .type = ARM_CP_IO,
1429 .readfn = pmccntr_read, .writefn = pmccntr_write, },
7c2cb42b 1430#endif
8521466b
AF
1431 { .name = "PMCCFILTR_EL0", .state = ARM_CP_STATE_AA64,
1432 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 15, .opc2 = 7,
0614601c 1433 .writefn = pmccfiltr_write,
8521466b
AF
1434 .access = PL0_RW, .accessfn = pmreg_access,
1435 .type = ARM_CP_IO,
1436 .fieldoffset = offsetof(CPUARMState, cp15.pmccfiltr_el0),
1437 .resetvalue = 0, },
200ac0ef 1438 { .name = "PMXEVTYPER", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 1,
fdb86656
WH
1439 .access = PL0_RW, .type = ARM_CP_NO_RAW, .accessfn = pmreg_access,
1440 .writefn = pmxevtyper_write, .readfn = pmxevtyper_read },
1441 { .name = "PMXEVTYPER_EL0", .state = ARM_CP_STATE_AA64,
1442 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 1,
1443 .access = PL0_RW, .type = ARM_CP_NO_RAW, .accessfn = pmreg_access,
1444 .writefn = pmxevtyper_write, .readfn = pmxevtyper_read },
fcd25206 1445 /* Unimplemented, RAZ/WI. */
200ac0ef 1446 { .name = "PMXEVCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 2,
fcd25206 1447 .access = PL0_RW, .type = ARM_CP_CONST, .resetvalue = 0,
6ecd0b6b 1448 .accessfn = pmreg_access_xevcntr },
200ac0ef 1449 { .name = "PMUSERENR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 0,
1fce1ba9 1450 .access = PL0_R | PL1_RW, .accessfn = access_tpm,
e4e91a21 1451 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmuserenr),
200ac0ef 1452 .resetvalue = 0,
d4e6df63 1453 .writefn = pmuserenr_write, .raw_writefn = raw_write },
8a83ffc2
AF
1454 { .name = "PMUSERENR_EL0", .state = ARM_CP_STATE_AA64,
1455 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 14, .opc2 = 0,
1fce1ba9 1456 .access = PL0_R | PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS,
8a83ffc2
AF
1457 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmuserenr),
1458 .resetvalue = 0,
1459 .writefn = pmuserenr_write, .raw_writefn = raw_write },
200ac0ef 1460 { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1,
1fce1ba9 1461 .access = PL1_RW, .accessfn = access_tpm,
b7d793ad 1462 .type = ARM_CP_ALIAS | ARM_CP_IO,
e6ec5457 1463 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pminten),
200ac0ef 1464 .resetvalue = 0,
d4e6df63 1465 .writefn = pmintenset_write, .raw_writefn = raw_write },
e6ec5457
WH
1466 { .name = "PMINTENSET_EL1", .state = ARM_CP_STATE_AA64,
1467 .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 1,
1468 .access = PL1_RW, .accessfn = access_tpm,
1469 .type = ARM_CP_IO,
1470 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
1471 .writefn = pmintenset_write, .raw_writefn = raw_write,
1472 .resetvalue = 0x0 },
200ac0ef 1473 { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2,
fc5f6856
AL
1474 .access = PL1_RW, .accessfn = access_tpm,
1475 .type = ARM_CP_ALIAS | ARM_CP_IO,
200ac0ef 1476 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
b061a82b 1477 .writefn = pmintenclr_write, },
978364f1
AF
1478 { .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64,
1479 .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2,
fc5f6856
AL
1480 .access = PL1_RW, .accessfn = access_tpm,
1481 .type = ARM_CP_ALIAS | ARM_CP_IO,
978364f1
AF
1482 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
1483 .writefn = pmintenclr_write },
7da845b0
PM
1484 { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH,
1485 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0,
7a0e58fa 1486 .access = PL1_R, .readfn = ccsidr_read, .type = ARM_CP_NO_RAW },
7da845b0
PM
1487 { .name = "CSSELR", .state = ARM_CP_STATE_BOTH,
1488 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0,
b85a1fd6
FA
1489 .access = PL1_RW, .writefn = csselr_write, .resetvalue = 0,
1490 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s),
1491 offsetof(CPUARMState, cp15.csselr_ns) } },
776d4e5c
PM
1492 /* Auxiliary ID register: this actually has an IMPDEF value but for now
1493 * just RAZ for all cores:
1494 */
0ff644a7
PM
1495 { .name = "AIDR", .state = ARM_CP_STATE_BOTH,
1496 .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 7,
776d4e5c 1497 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
f32cdad5
PM
1498 /* Auxiliary fault status registers: these also are IMPDEF, and we
1499 * choose to RAZ/WI for all cores.
1500 */
1501 { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH,
1502 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0,
1503 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1504 { .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH,
1505 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
1506 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
b0fe2427
PM
1507 /* MAIR can just read-as-written because we don't implement caches
1508 * and so don't need to care about memory attributes.
1509 */
1510 { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64,
1511 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0,
be693c87 1512 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]),
b0fe2427 1513 .resetvalue = 0 },
4cfb8ad8
PM
1514 { .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64,
1515 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0,
1516 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]),
1517 .resetvalue = 0 },
b0fe2427
PM
1518 /* For non-long-descriptor page tables these are PRRR and NMRR;
1519 * regardless they still act as reads-as-written for QEMU.
b0fe2427 1520 */
1281f8e3 1521 /* MAIR0/1 are defined separately from their 64-bit counterpart which
be693c87
GB
1522 * allows them to assign the correct fieldoffset based on the endianness
1523 * handled in the field definitions.
1524 */
a903c449 1525 { .name = "MAIR0", .state = ARM_CP_STATE_AA32,
b0fe2427 1526 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, .access = PL1_RW,
be693c87
GB
1527 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair0_s),
1528 offsetof(CPUARMState, cp15.mair0_ns) },
b0fe2427 1529 .resetfn = arm_cp_reset_ignore },
a903c449 1530 { .name = "MAIR1", .state = ARM_CP_STATE_AA32,
b0fe2427 1531 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 1, .access = PL1_RW,
be693c87
GB
1532 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair1_s),
1533 offsetof(CPUARMState, cp15.mair1_ns) },
b0fe2427 1534 .resetfn = arm_cp_reset_ignore },
1090b9c6
PM
1535 { .name = "ISR_EL1", .state = ARM_CP_STATE_BOTH,
1536 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 0,
7a0e58fa 1537 .type = ARM_CP_NO_RAW, .access = PL1_R, .readfn = isr_read },
995939a6
PM
1538 /* 32 bit ITLB invalidates */
1539 { .name = "ITLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 0,
7a0e58fa 1540 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
995939a6 1541 { .name = "ITLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1,
7a0e58fa 1542 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
995939a6 1543 { .name = "ITLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 2,
7a0e58fa 1544 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
995939a6
PM
1545 /* 32 bit DTLB invalidates */
1546 { .name = "DTLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 0,
7a0e58fa 1547 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
995939a6 1548 { .name = "DTLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1,
7a0e58fa 1549 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
995939a6 1550 { .name = "DTLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 2,
7a0e58fa 1551 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
995939a6
PM
1552 /* 32 bit TLB invalidates */
1553 { .name = "TLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
7a0e58fa 1554 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
995939a6 1555 { .name = "TLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
7a0e58fa 1556 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
995939a6 1557 { .name = "TLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
7a0e58fa 1558 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
995939a6 1559 { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
7a0e58fa 1560 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write },
995939a6
PM
1561 REGINFO_SENTINEL
1562};
1563
1564static const ARMCPRegInfo v7mp_cp_reginfo[] = {
1565 /* 32 bit TLB invalidates, Inner Shareable */
1566 { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
7a0e58fa 1567 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_is_write },
995939a6 1568 { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
7a0e58fa 1569 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write },
995939a6 1570 { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
7a0e58fa 1571 .type = ARM_CP_NO_RAW, .access = PL1_W,
fa439fc5 1572 .writefn = tlbiasid_is_write },
995939a6 1573 { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
7a0e58fa 1574 .type = ARM_CP_NO_RAW, .access = PL1_W,
fa439fc5 1575 .writefn = tlbimvaa_is_write },
e9aa6c21
PM
1576 REGINFO_SENTINEL
1577};
1578
c4241c7d
PM
1579static void teecr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1580 uint64_t value)
c326b979
PM
1581{
1582 value &= 1;
1583 env->teecr = value;
c326b979
PM
1584}
1585
3f208fd7
PM
1586static CPAccessResult teehbr_access(CPUARMState *env, const ARMCPRegInfo *ri,
1587 bool isread)
c326b979 1588{
dcbff19b 1589 if (arm_current_el(env) == 0 && (env->teecr & 1)) {
92611c00 1590 return CP_ACCESS_TRAP;
c326b979 1591 }
92611c00 1592 return CP_ACCESS_OK;
c326b979
PM
1593}
1594
1595static const ARMCPRegInfo t2ee_cp_reginfo[] = {
1596 { .name = "TEECR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 6, .opc2 = 0,
1597 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, teecr),
1598 .resetvalue = 0,
1599 .writefn = teecr_write },
1600 { .name = "TEEHBR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 6, .opc2 = 0,
1601 .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, teehbr),
92611c00 1602 .accessfn = teehbr_access, .resetvalue = 0 },
c326b979
PM
1603 REGINFO_SENTINEL
1604};
1605
4d31c596 1606static const ARMCPRegInfo v6k_cp_reginfo[] = {
e4fe830b
PM
1607 { .name = "TPIDR_EL0", .state = ARM_CP_STATE_AA64,
1608 .opc0 = 3, .opc1 = 3, .opc2 = 2, .crn = 13, .crm = 0,
1609 .access = PL0_RW,
54bf36ed 1610 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[0]), .resetvalue = 0 },
4d31c596
PM
1611 { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 2,
1612 .access = PL0_RW,
54bf36ed
FA
1613 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s),
1614 offsetoflow32(CPUARMState, cp15.tpidrurw_ns) },
e4fe830b
PM
1615 .resetfn = arm_cp_reset_ignore },
1616 { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64,
1617 .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0,
1618 .access = PL0_R|PL1_W,
54bf36ed
FA
1619 .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]),
1620 .resetvalue = 0},
4d31c596
PM
1621 { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3,
1622 .access = PL0_R|PL1_W,
54bf36ed
FA
1623 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s),
1624 offsetoflow32(CPUARMState, cp15.tpidruro_ns) },
e4fe830b 1625 .resetfn = arm_cp_reset_ignore },
54bf36ed 1626 { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64,
e4fe830b 1627 .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0,
4d31c596 1628 .access = PL1_RW,
54bf36ed
FA
1629 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[1]), .resetvalue = 0 },
1630 { .name = "TPIDRPRW", .opc1 = 0, .cp = 15, .crn = 13, .crm = 0, .opc2 = 4,
1631 .access = PL1_RW,
1632 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s),
1633 offsetoflow32(CPUARMState, cp15.tpidrprw_ns) },
1634 .resetvalue = 0 },
4d31c596
PM
1635 REGINFO_SENTINEL
1636};
1637
55d284af
PM
1638#ifndef CONFIG_USER_ONLY
1639
3f208fd7
PM
1640static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri,
1641 bool isread)
00108f2d 1642{
75502672
PM
1643 /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
1644 * Writable only at the highest implemented exception level.
1645 */
1646 int el = arm_current_el(env);
1647
1648 switch (el) {
1649 case 0:
1650 if (!extract32(env->cp15.c14_cntkctl, 0, 2)) {
1651 return CP_ACCESS_TRAP;
1652 }
1653 break;
1654 case 1:
1655 if (!isread && ri->state == ARM_CP_STATE_AA32 &&
1656 arm_is_secure_below_el3(env)) {
1657 /* Accesses from 32-bit Secure EL1 UNDEF (*not* trap to EL3!) */
1658 return CP_ACCESS_TRAP_UNCATEGORIZED;
1659 }
1660 break;
1661 case 2:
1662 case 3:
1663 break;
00108f2d 1664 }
75502672
PM
1665
1666 if (!isread && el < arm_highest_el(env)) {
1667 return CP_ACCESS_TRAP_UNCATEGORIZED;
1668 }
1669
00108f2d
PM
1670 return CP_ACCESS_OK;
1671}
1672
3f208fd7
PM
1673static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx,
1674 bool isread)
00108f2d 1675{
0b6440af
EI
1676 unsigned int cur_el = arm_current_el(env);
1677 bool secure = arm_is_secure(env);
1678
00108f2d 1679 /* CNT[PV]CT: not visible from PL0 if ELO[PV]CTEN is zero */
0b6440af 1680 if (cur_el == 0 &&
00108f2d
PM
1681 !extract32(env->cp15.c14_cntkctl, timeridx, 1)) {
1682 return CP_ACCESS_TRAP;
1683 }
0b6440af
EI
1684
1685 if (arm_feature(env, ARM_FEATURE_EL2) &&
1686 timeridx == GTIMER_PHYS && !secure && cur_el < 2 &&
1687 !extract32(env->cp15.cnthctl_el2, 0, 1)) {
1688 return CP_ACCESS_TRAP_EL2;
1689 }
00108f2d
PM
1690 return CP_ACCESS_OK;
1691}
1692
3f208fd7
PM
1693static CPAccessResult gt_timer_access(CPUARMState *env, int timeridx,
1694 bool isread)
00108f2d 1695{
0b6440af
EI
1696 unsigned int cur_el = arm_current_el(env);
1697 bool secure = arm_is_secure(env);
1698
00108f2d
PM
1699 /* CNT[PV]_CVAL, CNT[PV]_CTL, CNT[PV]_TVAL: not visible from PL0 if
1700 * EL0[PV]TEN is zero.
1701 */
0b6440af 1702 if (cur_el == 0 &&
00108f2d
PM
1703 !extract32(env->cp15.c14_cntkctl, 9 - timeridx, 1)) {
1704 return CP_ACCESS_TRAP;
1705 }
0b6440af
EI
1706
1707 if (arm_feature(env, ARM_FEATURE_EL2) &&
1708 timeridx == GTIMER_PHYS && !secure && cur_el < 2 &&
1709 !extract32(env->cp15.cnthctl_el2, 1, 1)) {
1710 return CP_ACCESS_TRAP_EL2;
1711 }
00108f2d
PM
1712 return CP_ACCESS_OK;
1713}
1714
1715static CPAccessResult gt_pct_access(CPUARMState *env,
3f208fd7
PM
1716 const ARMCPRegInfo *ri,
1717 bool isread)
00108f2d 1718{
3f208fd7 1719 return gt_counter_access(env, GTIMER_PHYS, isread);
00108f2d
PM
1720}
1721
1722static CPAccessResult gt_vct_access(CPUARMState *env,
3f208fd7
PM
1723 const ARMCPRegInfo *ri,
1724 bool isread)
00108f2d 1725{
3f208fd7 1726 return gt_counter_access(env, GTIMER_VIRT, isread);
00108f2d
PM
1727}
1728
3f208fd7
PM
1729static CPAccessResult gt_ptimer_access(CPUARMState *env, const ARMCPRegInfo *ri,
1730 bool isread)
00108f2d 1731{
3f208fd7 1732 return gt_timer_access(env, GTIMER_PHYS, isread);
00108f2d
PM
1733}
1734
3f208fd7
PM
1735static CPAccessResult gt_vtimer_access(CPUARMState *env, const ARMCPRegInfo *ri,
1736 bool isread)
00108f2d 1737{
3f208fd7 1738 return gt_timer_access(env, GTIMER_VIRT, isread);
00108f2d
PM
1739}
1740
b4d3978c 1741static CPAccessResult gt_stimer_access(CPUARMState *env,
3f208fd7
PM
1742 const ARMCPRegInfo *ri,
1743 bool isread)
b4d3978c
PM
1744{
1745 /* The AArch64 register view of the secure physical timer is
1746 * always accessible from EL3, and configurably accessible from
1747 * Secure EL1.
1748 */
1749 switch (arm_current_el(env)) {
1750 case 1:
1751 if (!arm_is_secure(env)) {
1752 return CP_ACCESS_TRAP;
1753 }
1754 if (!(env->cp15.scr_el3 & SCR_ST)) {
1755 return CP_ACCESS_TRAP_EL3;
1756 }
1757 return CP_ACCESS_OK;
1758 case 0:
1759 case 2:
1760 return CP_ACCESS_TRAP;
1761 case 3:
1762 return CP_ACCESS_OK;
1763 default:
1764 g_assert_not_reached();
1765 }
1766}
1767
55d284af
PM
1768static uint64_t gt_get_countervalue(CPUARMState *env)
1769{
bc72ad67 1770 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / GTIMER_SCALE;
55d284af
PM
1771}
1772
1773static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
1774{
1775 ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx];
1776
1777 if (gt->ctl & 1) {
1778 /* Timer enabled: calculate and set current ISTATUS, irq, and
1779 * reset timer to when ISTATUS next has to change
1780 */
edac4d8a
EI
1781 uint64_t offset = timeridx == GTIMER_VIRT ?
1782 cpu->env.cp15.cntvoff_el2 : 0;
55d284af
PM
1783 uint64_t count = gt_get_countervalue(&cpu->env);
1784 /* Note that this must be unsigned 64 bit arithmetic: */
edac4d8a 1785 int istatus = count - offset >= gt->cval;
55d284af 1786 uint64_t nexttick;
194cbc49 1787 int irqstate;
55d284af
PM
1788
1789 gt->ctl = deposit32(gt->ctl, 2, 1, istatus);
194cbc49
PM
1790
1791 irqstate = (istatus && !(gt->ctl & 2));
1792 qemu_set_irq(cpu->gt_timer_outputs[timeridx], irqstate);
1793
55d284af
PM
1794 if (istatus) {
1795 /* Next transition is when count rolls back over to zero */
1796 nexttick = UINT64_MAX;
1797 } else {
1798 /* Next transition is when we hit cval */
edac4d8a 1799 nexttick = gt->cval + offset;
55d284af
PM
1800 }
1801 /* Note that the desired next expiry time might be beyond the
1802 * signed-64-bit range of a QEMUTimer -- in this case we just
1803 * set the timer for as far in the future as possible. When the
1804 * timer expires we will reset the timer for any remaining period.
1805 */
1806 if (nexttick > INT64_MAX / GTIMER_SCALE) {
1807 nexttick = INT64_MAX / GTIMER_SCALE;
1808 }
bc72ad67 1809 timer_mod(cpu->gt_timer[timeridx], nexttick);
194cbc49 1810 trace_arm_gt_recalc(timeridx, irqstate, nexttick);
55d284af
PM
1811 } else {
1812 /* Timer disabled: ISTATUS and timer output always clear */
1813 gt->ctl &= ~4;
1814 qemu_set_irq(cpu->gt_timer_outputs[timeridx], 0);
bc72ad67 1815 timer_del(cpu->gt_timer[timeridx]);
194cbc49 1816 trace_arm_gt_recalc_disabled(timeridx);
55d284af
PM
1817 }
1818}
1819
0e3eca4c
EI
1820static void gt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri,
1821 int timeridx)
55d284af
PM
1822{
1823 ARMCPU *cpu = arm_env_get_cpu(env);
55d284af 1824
bc72ad67 1825 timer_del(cpu->gt_timer[timeridx]);
55d284af
PM
1826}
1827
c4241c7d 1828static uint64_t gt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
55d284af 1829{
c4241c7d 1830 return gt_get_countervalue(env);
55d284af
PM
1831}
1832
edac4d8a
EI
1833static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
1834{
1835 return gt_get_countervalue(env) - env->cp15.cntvoff_el2;
1836}
1837
c4241c7d 1838static void gt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
0e3eca4c 1839 int timeridx,
c4241c7d 1840 uint64_t value)
55d284af 1841{
194cbc49 1842 trace_arm_gt_cval_write(timeridx, value);
55d284af
PM
1843 env->cp15.c14_timer[timeridx].cval = value;
1844 gt_recalc_timer(arm_env_get_cpu(env), timeridx);
55d284af 1845}
c4241c7d 1846
0e3eca4c
EI
1847static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri,
1848 int timeridx)
55d284af 1849{
edac4d8a 1850 uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0;
55d284af 1851
c4241c7d 1852 return (uint32_t)(env->cp15.c14_timer[timeridx].cval -
edac4d8a 1853 (gt_get_countervalue(env) - offset));
55d284af
PM
1854}
1855
c4241c7d 1856static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
0e3eca4c 1857 int timeridx,
c4241c7d 1858 uint64_t value)
55d284af 1859{
edac4d8a 1860 uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0;
55d284af 1861
194cbc49 1862 trace_arm_gt_tval_write(timeridx, value);
edac4d8a 1863 env->cp15.c14_timer[timeridx].cval = gt_get_countervalue(env) - offset +
18084b2f 1864 sextract64(value, 0, 32);
55d284af 1865 gt_recalc_timer(arm_env_get_cpu(env), timeridx);
55d284af
PM
1866}
1867
c4241c7d 1868static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
0e3eca4c 1869 int timeridx,
c4241c7d 1870 uint64_t value)
55d284af
PM
1871{
1872 ARMCPU *cpu = arm_env_get_cpu(env);
55d284af
PM
1873 uint32_t oldval = env->cp15.c14_timer[timeridx].ctl;
1874
194cbc49 1875 trace_arm_gt_ctl_write(timeridx, value);
d3afacc7 1876 env->cp15.c14_timer[timeridx].ctl = deposit64(oldval, 0, 2, value);
55d284af
PM
1877 if ((oldval ^ value) & 1) {
1878 /* Enable toggled */
1879 gt_recalc_timer(cpu, timeridx);
d3afacc7 1880 } else if ((oldval ^ value) & 2) {
55d284af
PM
1881 /* IMASK toggled: don't need to recalculate,
1882 * just set the interrupt line based on ISTATUS
1883 */
194cbc49
PM
1884 int irqstate = (oldval & 4) && !(value & 2);
1885
1886 trace_arm_gt_imask_toggle(timeridx, irqstate);
1887 qemu_set_irq(cpu->gt_timer_outputs[timeridx], irqstate);
55d284af 1888 }
55d284af
PM
1889}
1890
0e3eca4c
EI
1891static void gt_phys_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1892{
1893 gt_timer_reset(env, ri, GTIMER_PHYS);
1894}
1895
1896static void gt_phys_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1897 uint64_t value)
1898{
1899 gt_cval_write(env, ri, GTIMER_PHYS, value);
1900}
1901
1902static uint64_t gt_phys_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1903{
1904 return gt_tval_read(env, ri, GTIMER_PHYS);
1905}
1906
1907static void gt_phys_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1908 uint64_t value)
1909{
1910 gt_tval_write(env, ri, GTIMER_PHYS, value);
1911}
1912
1913static void gt_phys_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1914 uint64_t value)
1915{
1916 gt_ctl_write(env, ri, GTIMER_PHYS, value);
1917}
1918
1919static void gt_virt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1920{
1921 gt_timer_reset(env, ri, GTIMER_VIRT);
1922}
1923
1924static void gt_virt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1925 uint64_t value)
1926{
1927 gt_cval_write(env, ri, GTIMER_VIRT, value);
1928}
1929
1930static uint64_t gt_virt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1931{
1932 return gt_tval_read(env, ri, GTIMER_VIRT);
1933}
1934
1935static void gt_virt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1936 uint64_t value)
1937{
1938 gt_tval_write(env, ri, GTIMER_VIRT, value);
1939}
1940
1941static void gt_virt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1942 uint64_t value)
1943{
1944 gt_ctl_write(env, ri, GTIMER_VIRT, value);
1945}
1946
edac4d8a
EI
1947static void gt_cntvoff_write(CPUARMState *env, const ARMCPRegInfo *ri,
1948 uint64_t value)
1949{
1950 ARMCPU *cpu = arm_env_get_cpu(env);
1951
194cbc49 1952 trace_arm_gt_cntvoff_write(value);
edac4d8a
EI
1953 raw_write(env, ri, value);
1954 gt_recalc_timer(cpu, GTIMER_VIRT);
1955}
1956
b0e66d95
EI
1957static void gt_hyp_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1958{
1959 gt_timer_reset(env, ri, GTIMER_HYP);
1960}
1961
1962static void gt_hyp_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1963 uint64_t value)
1964{
1965 gt_cval_write(env, ri, GTIMER_HYP, value);
1966}
1967
1968static uint64_t gt_hyp_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1969{
1970 return gt_tval_read(env, ri, GTIMER_HYP);
1971}
1972
1973static void gt_hyp_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1974 uint64_t value)
1975{
1976 gt_tval_write(env, ri, GTIMER_HYP, value);
1977}
1978
1979static void gt_hyp_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1980 uint64_t value)
1981{
1982 gt_ctl_write(env, ri, GTIMER_HYP, value);
1983}
1984
b4d3978c
PM
1985static void gt_sec_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1986{
1987 gt_timer_reset(env, ri, GTIMER_SEC);
1988}
1989
1990static void gt_sec_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1991 uint64_t value)
1992{
1993 gt_cval_write(env, ri, GTIMER_SEC, value);
1994}
1995
1996static uint64_t gt_sec_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1997{
1998 return gt_tval_read(env, ri, GTIMER_SEC);
1999}
2000
2001static void gt_sec_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2002 uint64_t value)
2003{
2004 gt_tval_write(env, ri, GTIMER_SEC, value);
2005}
2006
2007static void gt_sec_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2008 uint64_t value)
2009{
2010 gt_ctl_write(env, ri, GTIMER_SEC, value);
2011}
2012
55d284af
PM
2013void arm_gt_ptimer_cb(void *opaque)
2014{
2015 ARMCPU *cpu = opaque;
2016
2017 gt_recalc_timer(cpu, GTIMER_PHYS);
2018}
2019
2020void arm_gt_vtimer_cb(void *opaque)
2021{
2022 ARMCPU *cpu = opaque;
2023
2024 gt_recalc_timer(cpu, GTIMER_VIRT);
2025}
2026
b0e66d95
EI
2027void arm_gt_htimer_cb(void *opaque)
2028{
2029 ARMCPU *cpu = opaque;
2030
2031 gt_recalc_timer(cpu, GTIMER_HYP);
2032}
2033
b4d3978c
PM
2034void arm_gt_stimer_cb(void *opaque)
2035{
2036 ARMCPU *cpu = opaque;
2037
2038 gt_recalc_timer(cpu, GTIMER_SEC);
2039}
2040
55d284af
PM
2041static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
2042 /* Note that CNTFRQ is purely reads-as-written for the benefit
2043 * of software; writing it doesn't actually change the timer frequency.
2044 * Our reset value matches the fixed frequency we implement the timer at.
2045 */
2046 { .name = "CNTFRQ", .cp = 15, .crn = 14, .crm = 0, .opc1 = 0, .opc2 = 0,
7a0e58fa 2047 .type = ARM_CP_ALIAS,
a7adc4b7
PM
2048 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
2049 .fieldoffset = offsetoflow32(CPUARMState, cp15.c14_cntfrq),
a7adc4b7
PM
2050 },
2051 { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64,
2052 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0,
2053 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
55d284af
PM
2054 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq),
2055 .resetvalue = (1000 * 1000 * 1000) / GTIMER_SCALE,
55d284af
PM
2056 },
2057 /* overall control: mostly access permissions */
a7adc4b7
PM
2058 { .name = "CNTKCTL", .state = ARM_CP_STATE_BOTH,
2059 .opc0 = 3, .opc1 = 0, .crn = 14, .crm = 1, .opc2 = 0,
55d284af
PM
2060 .access = PL1_RW,
2061 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntkctl),
2062 .resetvalue = 0,
2063 },
2064 /* per-timer control */
2065 { .name = "CNTP_CTL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
9ff9dd3c 2066 .secure = ARM_CP_SECSTATE_NS,
7a0e58fa 2067 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
a7adc4b7
PM
2068 .accessfn = gt_ptimer_access,
2069 .fieldoffset = offsetoflow32(CPUARMState,
2070 cp15.c14_timer[GTIMER_PHYS].ctl),
0e3eca4c 2071 .writefn = gt_phys_ctl_write, .raw_writefn = raw_write,
a7adc4b7 2072 },
9c513e78 2073 { .name = "CNTP_CTL_S",
9ff9dd3c
PM
2074 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
2075 .secure = ARM_CP_SECSTATE_S,
2076 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
2077 .accessfn = gt_ptimer_access,
2078 .fieldoffset = offsetoflow32(CPUARMState,
2079 cp15.c14_timer[GTIMER_SEC].ctl),
2080 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
2081 },
a7adc4b7
PM
2082 { .name = "CNTP_CTL_EL0", .state = ARM_CP_STATE_AA64,
2083 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 1,
55d284af 2084 .type = ARM_CP_IO, .access = PL1_RW | PL0_R,
a7adc4b7 2085 .accessfn = gt_ptimer_access,
55d284af
PM
2086 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl),
2087 .resetvalue = 0,
0e3eca4c 2088 .writefn = gt_phys_ctl_write, .raw_writefn = raw_write,
55d284af
PM
2089 },
2090 { .name = "CNTV_CTL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 1,
7a0e58fa 2091 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
a7adc4b7
PM
2092 .accessfn = gt_vtimer_access,
2093 .fieldoffset = offsetoflow32(CPUARMState,
2094 cp15.c14_timer[GTIMER_VIRT].ctl),
0e3eca4c 2095 .writefn = gt_virt_ctl_write, .raw_writefn = raw_write,
a7adc4b7
PM
2096 },
2097 { .name = "CNTV_CTL_EL0", .state = ARM_CP_STATE_AA64,
2098 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 1,
55d284af 2099 .type = ARM_CP_IO, .access = PL1_RW | PL0_R,
a7adc4b7 2100 .accessfn = gt_vtimer_access,
55d284af
PM
2101 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl),
2102 .resetvalue = 0,
0e3eca4c 2103 .writefn = gt_virt_ctl_write, .raw_writefn = raw_write,
55d284af
PM
2104 },
2105 /* TimerValue views: a 32 bit downcounting view of the underlying state */
2106 { .name = "CNTP_TVAL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
9ff9dd3c 2107 .secure = ARM_CP_SECSTATE_NS,
7a0e58fa 2108 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
00108f2d 2109 .accessfn = gt_ptimer_access,
0e3eca4c 2110 .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write,
55d284af 2111 },
9c513e78 2112 { .name = "CNTP_TVAL_S",
9ff9dd3c
PM
2113 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
2114 .secure = ARM_CP_SECSTATE_S,
2115 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
2116 .accessfn = gt_ptimer_access,
2117 .readfn = gt_sec_tval_read, .writefn = gt_sec_tval_write,
2118 },
a7adc4b7
PM
2119 { .name = "CNTP_TVAL_EL0", .state = ARM_CP_STATE_AA64,
2120 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 0,
7a0e58fa 2121 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
0e3eca4c
EI
2122 .accessfn = gt_ptimer_access, .resetfn = gt_phys_timer_reset,
2123 .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write,
a7adc4b7 2124 },
55d284af 2125 { .name = "CNTV_TVAL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 0,
7a0e58fa 2126 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
00108f2d 2127 .accessfn = gt_vtimer_access,
0e3eca4c 2128 .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write,
55d284af 2129 },
a7adc4b7
PM
2130 { .name = "CNTV_TVAL_EL0", .state = ARM_CP_STATE_AA64,
2131 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 0,
7a0e58fa 2132 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
0e3eca4c
EI
2133 .accessfn = gt_vtimer_access, .resetfn = gt_virt_timer_reset,
2134 .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write,
a7adc4b7 2135 },
55d284af
PM
2136 /* The counter itself */
2137 { .name = "CNTPCT", .cp = 15, .crm = 14, .opc1 = 0,
7a0e58fa 2138 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
00108f2d 2139 .accessfn = gt_pct_access,
a7adc4b7
PM
2140 .readfn = gt_cnt_read, .resetfn = arm_cp_reset_ignore,
2141 },
2142 { .name = "CNTPCT_EL0", .state = ARM_CP_STATE_AA64,
2143 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 1,
7a0e58fa 2144 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
d57b9ee8 2145 .accessfn = gt_pct_access, .readfn = gt_cnt_read,
55d284af
PM
2146 },
2147 { .name = "CNTVCT", .cp = 15, .crm = 14, .opc1 = 1,
7a0e58fa 2148 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
00108f2d 2149 .accessfn = gt_vct_access,
edac4d8a 2150 .readfn = gt_virt_cnt_read, .resetfn = arm_cp_reset_ignore,
a7adc4b7
PM
2151 },
2152 { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64,
2153 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2,
7a0e58fa 2154 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
d57b9ee8 2155 .accessfn = gt_vct_access, .readfn = gt_virt_cnt_read,
55d284af
PM
2156 },
2157 /* Comparison value, indicating when the timer goes off */
2158 { .name = "CNTP_CVAL", .cp = 15, .crm = 14, .opc1 = 2,
9ff9dd3c 2159 .secure = ARM_CP_SECSTATE_NS,
55d284af 2160 .access = PL1_RW | PL0_R,
7a0e58fa 2161 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
55d284af 2162 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
b061a82b 2163 .accessfn = gt_ptimer_access,
0e3eca4c 2164 .writefn = gt_phys_cval_write, .raw_writefn = raw_write,
a7adc4b7 2165 },
9c513e78 2166 { .name = "CNTP_CVAL_S", .cp = 15, .crm = 14, .opc1 = 2,
9ff9dd3c
PM
2167 .secure = ARM_CP_SECSTATE_S,
2168 .access = PL1_RW | PL0_R,
2169 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
2170 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
2171 .accessfn = gt_ptimer_access,
2172 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
2173 },
a7adc4b7
PM
2174 { .name = "CNTP_CVAL_EL0", .state = ARM_CP_STATE_AA64,
2175 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 2,
2176 .access = PL1_RW | PL0_R,
2177 .type = ARM_CP_IO,
2178 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
12cde08a 2179 .resetvalue = 0, .accessfn = gt_ptimer_access,
0e3eca4c 2180 .writefn = gt_phys_cval_write, .raw_writefn = raw_write,
55d284af
PM
2181 },
2182 { .name = "CNTV_CVAL", .cp = 15, .crm = 14, .opc1 = 3,
2183 .access = PL1_RW | PL0_R,
7a0e58fa 2184 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
55d284af 2185 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
b061a82b 2186 .accessfn = gt_vtimer_access,
0e3eca4c 2187 .writefn = gt_virt_cval_write, .raw_writefn = raw_write,
a7adc4b7
PM
2188 },
2189 { .name = "CNTV_CVAL_EL0", .state = ARM_CP_STATE_AA64,
2190 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 2,
2191 .access = PL1_RW | PL0_R,
2192 .type = ARM_CP_IO,
2193 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
2194 .resetvalue = 0, .accessfn = gt_vtimer_access,
0e3eca4c 2195 .writefn = gt_virt_cval_write, .raw_writefn = raw_write,
55d284af 2196 },
b4d3978c
PM
2197 /* Secure timer -- this is actually restricted to only EL3
2198 * and configurably Secure-EL1 via the accessfn.
2199 */
2200 { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64,
2201 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 0,
2202 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW,
2203 .accessfn = gt_stimer_access,
2204 .readfn = gt_sec_tval_read,
2205 .writefn = gt_sec_tval_write,
2206 .resetfn = gt_sec_timer_reset,
2207 },
2208 { .name = "CNTPS_CTL_EL1", .state = ARM_CP_STATE_AA64,
2209 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 1,
2210 .type = ARM_CP_IO, .access = PL1_RW,
2211 .accessfn = gt_stimer_access,
2212 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].ctl),
2213 .resetvalue = 0,
2214 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
2215 },
2216 { .name = "CNTPS_CVAL_EL1", .state = ARM_CP_STATE_AA64,
2217 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 2,
2218 .type = ARM_CP_IO, .access = PL1_RW,
2219 .accessfn = gt_stimer_access,
2220 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
2221 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
2222 },
55d284af
PM
2223 REGINFO_SENTINEL
2224};
2225
2226#else
26c4a83b
AB
2227
2228/* In user-mode most of the generic timer registers are inaccessible
2229 * however modern kernels (4.12+) allow access to cntvct_el0
55d284af 2230 */
26c4a83b
AB
2231
2232static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
2233{
2234 /* Currently we have no support for QEMUTimer in linux-user so we
2235 * can't call gt_get_countervalue(env), instead we directly
2236 * call the lower level functions.
2237 */
2238 return cpu_get_clock() / GTIMER_SCALE;
2239}
2240
6cc7a3ae 2241static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
26c4a83b
AB
2242 { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64,
2243 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0,
2244 .type = ARM_CP_CONST, .access = PL0_R /* no PL1_RW in linux-user */,
2245 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq),
2246 .resetvalue = NANOSECONDS_PER_SECOND / GTIMER_SCALE,
2247 },
2248 { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64,
2249 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2,
2250 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
2251 .readfn = gt_virt_cnt_read,
2252 },
6cc7a3ae
PM
2253 REGINFO_SENTINEL
2254};
2255
55d284af
PM
2256#endif
2257
c4241c7d 2258static void par_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
4a501606 2259{
891a2fe7 2260 if (arm_feature(env, ARM_FEATURE_LPAE)) {
8d5c773e 2261 raw_write(env, ri, value);
891a2fe7 2262 } else if (arm_feature(env, ARM_FEATURE_V7)) {
8d5c773e 2263 raw_write(env, ri, value & 0xfffff6ff);
4a501606 2264 } else {
8d5c773e 2265 raw_write(env, ri, value & 0xfffff1ff);
4a501606 2266 }
4a501606
PM
2267}
2268
2269#ifndef CONFIG_USER_ONLY
2270/* get_phys_addr() isn't present for user-mode-only targets */
702a9357 2271
3f208fd7
PM
2272static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri,
2273 bool isread)
92611c00
PM
2274{
2275 if (ri->opc2 & 4) {
87562e4f
PM
2276 /* The ATS12NSO* operations must trap to EL3 if executed in
2277 * Secure EL1 (which can only happen if EL3 is AArch64).
2278 * They are simply UNDEF if executed from NS EL1.
2279 * They function normally from EL2 or EL3.
92611c00 2280 */
87562e4f
PM
2281 if (arm_current_el(env) == 1) {
2282 if (arm_is_secure_below_el3(env)) {
2283 return CP_ACCESS_TRAP_UNCATEGORIZED_EL3;
2284 }
2285 return CP_ACCESS_TRAP_UNCATEGORIZED;
2286 }
92611c00
PM
2287 }
2288 return CP_ACCESS_OK;
2289}
2290
060e8a48 2291static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
03ae85f8 2292 MMUAccessType access_type, ARMMMUIdx mmu_idx)
4a501606 2293{
a8170e5e 2294 hwaddr phys_addr;
4a501606
PM
2295 target_ulong page_size;
2296 int prot;
b7cc4e82 2297 bool ret;
01c097f7 2298 uint64_t par64;
1313e2d7 2299 bool format64 = false;
8bf5b6a9 2300 MemTxAttrs attrs = {};
e14b5a23 2301 ARMMMUFaultInfo fi = {};
5b2d261d 2302 ARMCacheAttrs cacheattrs = {};
4a501606 2303
5b2d261d 2304 ret = get_phys_addr(env, value, access_type, mmu_idx, &phys_addr, &attrs,
bc52bfeb 2305 &prot, &page_size, &fi, &cacheattrs);
1313e2d7
EI
2306
2307 if (is_a64(env)) {
2308 format64 = true;
2309 } else if (arm_feature(env, ARM_FEATURE_LPAE)) {
2310 /*
2311 * ATS1Cxx:
2312 * * TTBCR.EAE determines whether the result is returned using the
2313 * 32-bit or the 64-bit PAR format
2314 * * Instructions executed in Hyp mode always use the 64bit format
2315 *
2316 * ATS1S2NSOxx uses the 64bit format if any of the following is true:
2317 * * The Non-secure TTBCR.EAE bit is set to 1
2318 * * The implementation includes EL2, and the value of HCR.VM is 1
2319 *
9d1bab33
PM
2320 * (Note that HCR.DC makes HCR.VM behave as if it is 1.)
2321 *
23463e0e 2322 * ATS1Hx always uses the 64bit format.
1313e2d7
EI
2323 */
2324 format64 = arm_s1_regime_using_lpae_format(env, mmu_idx);
2325
2326 if (arm_feature(env, ARM_FEATURE_EL2)) {
2327 if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) {
9d1bab33 2328 format64 |= env->cp15.hcr_el2 & (HCR_VM | HCR_DC);
1313e2d7
EI
2329 } else {
2330 format64 |= arm_current_el(env) == 2;
2331 }
2332 }
2333 }
2334
2335 if (format64) {
5efe9ed4 2336 /* Create a 64-bit PAR */
01c097f7 2337 par64 = (1 << 11); /* LPAE bit always set */
b7cc4e82 2338 if (!ret) {
702a9357 2339 par64 |= phys_addr & ~0xfffULL;
8bf5b6a9
PM
2340 if (!attrs.secure) {
2341 par64 |= (1 << 9); /* NS */
2342 }
5b2d261d
AB
2343 par64 |= (uint64_t)cacheattrs.attrs << 56; /* ATTR */
2344 par64 |= cacheattrs.shareability << 7; /* SH */
4a501606 2345 } else {
5efe9ed4
PM
2346 uint32_t fsr = arm_fi_to_lfsc(&fi);
2347
702a9357 2348 par64 |= 1; /* F */
b7cc4e82 2349 par64 |= (fsr & 0x3f) << 1; /* FS */
0f7b791b
PM
2350 if (fi.stage2) {
2351 par64 |= (1 << 9); /* S */
2352 }
2353 if (fi.s1ptw) {
2354 par64 |= (1 << 8); /* PTW */
2355 }
4a501606
PM
2356 }
2357 } else {
b7cc4e82 2358 /* fsr is a DFSR/IFSR value for the short descriptor
702a9357
PM
2359 * translation table format (with WnR always clear).
2360 * Convert it to a 32-bit PAR.
2361 */
b7cc4e82 2362 if (!ret) {
702a9357
PM
2363 /* We do not set any attribute bits in the PAR */
2364 if (page_size == (1 << 24)
2365 && arm_feature(env, ARM_FEATURE_V7)) {
01c097f7 2366 par64 = (phys_addr & 0xff000000) | (1 << 1);
702a9357 2367 } else {
01c097f7 2368 par64 = phys_addr & 0xfffff000;
702a9357 2369 }
8bf5b6a9
PM
2370 if (!attrs.secure) {
2371 par64 |= (1 << 9); /* NS */
2372 }
702a9357 2373 } else {
5efe9ed4
PM
2374 uint32_t fsr = arm_fi_to_sfsc(&fi);
2375
b7cc4e82
PC
2376 par64 = ((fsr & (1 << 10)) >> 5) | ((fsr & (1 << 12)) >> 6) |
2377 ((fsr & 0xf) << 1) | 1;
702a9357 2378 }
4a501606 2379 }
060e8a48
PM
2380 return par64;
2381}
2382
2383static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
2384{
03ae85f8 2385 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
060e8a48 2386 uint64_t par64;
d3649702
PM
2387 ARMMMUIdx mmu_idx;
2388 int el = arm_current_el(env);
2389 bool secure = arm_is_secure_below_el3(env);
060e8a48 2390
d3649702
PM
2391 switch (ri->opc2 & 6) {
2392 case 0:
2393 /* stage 1 current state PL1: ATS1CPR, ATS1CPW */
2394 switch (el) {
2395 case 3:
2396 mmu_idx = ARMMMUIdx_S1E3;
2397 break;
2398 case 2:
2399 mmu_idx = ARMMMUIdx_S1NSE1;
2400 break;
2401 case 1:
2402 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1;
2403 break;
2404 default:
2405 g_assert_not_reached();
2406 }
2407 break;
2408 case 2:
2409 /* stage 1 current state PL0: ATS1CUR, ATS1CUW */
2410 switch (el) {
2411 case 3:
2412 mmu_idx = ARMMMUIdx_S1SE0;
2413 break;
2414 case 2:
2415 mmu_idx = ARMMMUIdx_S1NSE0;
2416 break;
2417 case 1:
2418 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0;
2419 break;
2420 default:
2421 g_assert_not_reached();
2422 }
2423 break;
2424 case 4:
2425 /* stage 1+2 NonSecure PL1: ATS12NSOPR, ATS12NSOPW */
2426 mmu_idx = ARMMMUIdx_S12NSE1;
2427 break;
2428 case 6:
2429 /* stage 1+2 NonSecure PL0: ATS12NSOUR, ATS12NSOUW */
2430 mmu_idx = ARMMMUIdx_S12NSE0;
2431 break;
2432 default:
2433 g_assert_not_reached();
2434 }
2435
2436 par64 = do_ats_write(env, value, access_type, mmu_idx);
01c097f7
FA
2437
2438 A32_BANKED_CURRENT_REG_SET(env, par, par64);
4a501606 2439}
060e8a48 2440
14db7fe0
PM
2441static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri,
2442 uint64_t value)
2443{
03ae85f8 2444 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
14db7fe0
PM
2445 uint64_t par64;
2446
23463e0e 2447 par64 = do_ats_write(env, value, access_type, ARMMMUIdx_S1E2);
14db7fe0
PM
2448
2449 A32_BANKED_CURRENT_REG_SET(env, par, par64);
2450}
2451
3f208fd7
PM
2452static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri,
2453 bool isread)
2a47df95
PM
2454{
2455 if (arm_current_el(env) == 3 && !(env->cp15.scr_el3 & SCR_NS)) {
2456 return CP_ACCESS_TRAP;
2457 }
2458 return CP_ACCESS_OK;
2459}
2460
060e8a48
PM
2461static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri,
2462 uint64_t value)
2463{
03ae85f8 2464 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
d3649702
PM
2465 ARMMMUIdx mmu_idx;
2466 int secure = arm_is_secure_below_el3(env);
2467
2468 switch (ri->opc2 & 6) {
2469 case 0:
2470 switch (ri->opc1) {
2471 case 0: /* AT S1E1R, AT S1E1W */
2472 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1;
2473 break;
2474 case 4: /* AT S1E2R, AT S1E2W */
2475 mmu_idx = ARMMMUIdx_S1E2;
2476 break;
2477 case 6: /* AT S1E3R, AT S1E3W */
2478 mmu_idx = ARMMMUIdx_S1E3;
2479 break;
2480 default:
2481 g_assert_not_reached();
2482 }
2483 break;
2484 case 2: /* AT S1E0R, AT S1E0W */
2485 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0;
2486 break;
2487 case 4: /* AT S12E1R, AT S12E1W */
2a47df95 2488 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S12NSE1;
d3649702
PM
2489 break;
2490 case 6: /* AT S12E0R, AT S12E0W */
2a47df95 2491 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S12NSE0;
d3649702
PM
2492 break;
2493 default:
2494 g_assert_not_reached();
2495 }
060e8a48 2496
d3649702 2497 env->cp15.par_el[1] = do_ats_write(env, value, access_type, mmu_idx);
060e8a48 2498}
4a501606
PM
2499#endif
2500
2501static const ARMCPRegInfo vapa_cp_reginfo[] = {
2502 { .name = "PAR", .cp = 15, .crn = 7, .crm = 4, .opc1 = 0, .opc2 = 0,
2503 .access = PL1_RW, .resetvalue = 0,
01c097f7
FA
2504 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.par_s),
2505 offsetoflow32(CPUARMState, cp15.par_ns) },
4a501606
PM
2506 .writefn = par_write },
2507#ifndef CONFIG_USER_ONLY
87562e4f 2508 /* This underdecoding is safe because the reginfo is NO_RAW. */
4a501606 2509 { .name = "ATS", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = CP_ANY,
92611c00 2510 .access = PL1_W, .accessfn = ats_access,
7a0e58fa 2511 .writefn = ats_write, .type = ARM_CP_NO_RAW },
4a501606
PM
2512#endif
2513 REGINFO_SENTINEL
2514};
2515
18032bec
PM
2516/* Return basic MPU access permission bits. */
2517static uint32_t simple_mpu_ap_bits(uint32_t val)
2518{
2519 uint32_t ret;
2520 uint32_t mask;
2521 int i;
2522 ret = 0;
2523 mask = 3;
2524 for (i = 0; i < 16; i += 2) {
2525 ret |= (val >> i) & mask;
2526 mask <<= 2;
2527 }
2528 return ret;
2529}
2530
2531/* Pad basic MPU access permission bits to extended format. */
2532static uint32_t extended_mpu_ap_bits(uint32_t val)
2533{
2534 uint32_t ret;
2535 uint32_t mask;
2536 int i;
2537 ret = 0;
2538 mask = 3;
2539 for (i = 0; i < 16; i += 2) {
2540 ret |= (val & mask) << i;
2541 mask <<= 2;
2542 }
2543 return ret;
2544}
2545
c4241c7d
PM
2546static void pmsav5_data_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
2547 uint64_t value)
18032bec 2548{
7e09797c 2549 env->cp15.pmsav5_data_ap = extended_mpu_ap_bits(value);
18032bec
PM
2550}
2551
c4241c7d 2552static uint64_t pmsav5_data_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
18032bec 2553{
7e09797c 2554 return simple_mpu_ap_bits(env->cp15.pmsav5_data_ap);
18032bec
PM
2555}
2556
c4241c7d
PM
2557static void pmsav5_insn_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
2558 uint64_t value)
18032bec 2559{
7e09797c 2560 env->cp15.pmsav5_insn_ap = extended_mpu_ap_bits(value);
18032bec
PM
2561}
2562
c4241c7d 2563static uint64_t pmsav5_insn_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
18032bec 2564{
7e09797c 2565 return simple_mpu_ap_bits(env->cp15.pmsav5_insn_ap);
18032bec
PM
2566}
2567
6cb0b013
PC
2568static uint64_t pmsav7_read(CPUARMState *env, const ARMCPRegInfo *ri)
2569{
2570 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
2571
2572 if (!u32p) {
2573 return 0;
2574 }
2575
1bc04a88 2576 u32p += env->pmsav7.rnr[M_REG_NS];
6cb0b013
PC
2577 return *u32p;
2578}
2579
2580static void pmsav7_write(CPUARMState *env, const ARMCPRegInfo *ri,
2581 uint64_t value)
2582{
2583 ARMCPU *cpu = arm_env_get_cpu(env);
2584 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
2585
2586 if (!u32p) {
2587 return;
2588 }
2589
1bc04a88 2590 u32p += env->pmsav7.rnr[M_REG_NS];
d10eb08f 2591 tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
6cb0b013
PC
2592 *u32p = value;
2593}
2594
6cb0b013
PC
2595static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2596 uint64_t value)
2597{
2598 ARMCPU *cpu = arm_env_get_cpu(env);
2599 uint32_t nrgs = cpu->pmsav7_dregion;
2600
2601 if (value >= nrgs) {
2602 qemu_log_mask(LOG_GUEST_ERROR,
2603 "PMSAv7 RGNR write >= # supported regions, %" PRIu32
2604 " > %" PRIu32 "\n", (uint32_t)value, nrgs);
2605 return;
2606 }
2607
2608 raw_write(env, ri, value);
2609}
2610
2611static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
69ceea64
PM
2612 /* Reset for all these registers is handled in arm_cpu_reset(),
2613 * because the PMSAv7 is also used by M-profile CPUs, which do
2614 * not register cpregs but still need the state to be reset.
2615 */
6cb0b013
PC
2616 { .name = "DRBAR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 0,
2617 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2618 .fieldoffset = offsetof(CPUARMState, pmsav7.drbar),
69ceea64
PM
2619 .readfn = pmsav7_read, .writefn = pmsav7_write,
2620 .resetfn = arm_cp_reset_ignore },
6cb0b013
PC
2621 { .name = "DRSR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 2,
2622 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2623 .fieldoffset = offsetof(CPUARMState, pmsav7.drsr),
69ceea64
PM
2624 .readfn = pmsav7_read, .writefn = pmsav7_write,
2625 .resetfn = arm_cp_reset_ignore },
6cb0b013
PC
2626 { .name = "DRACR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 4,
2627 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2628 .fieldoffset = offsetof(CPUARMState, pmsav7.dracr),
69ceea64
PM
2629 .readfn = pmsav7_read, .writefn = pmsav7_write,
2630 .resetfn = arm_cp_reset_ignore },
6cb0b013
PC
2631 { .name = "RGNR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 2, .opc2 = 0,
2632 .access = PL1_RW,
1bc04a88 2633 .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]),
69ceea64
PM
2634 .writefn = pmsav7_rgnr_write,
2635 .resetfn = arm_cp_reset_ignore },
6cb0b013
PC
2636 REGINFO_SENTINEL
2637};
2638
18032bec
PM
2639static const ARMCPRegInfo pmsav5_cp_reginfo[] = {
2640 { .name = "DATA_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
7a0e58fa 2641 .access = PL1_RW, .type = ARM_CP_ALIAS,
7e09797c 2642 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
18032bec
PM
2643 .readfn = pmsav5_data_ap_read, .writefn = pmsav5_data_ap_write, },
2644 { .name = "INSN_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
7a0e58fa 2645 .access = PL1_RW, .type = ARM_CP_ALIAS,
7e09797c 2646 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
18032bec
PM
2647 .readfn = pmsav5_insn_ap_read, .writefn = pmsav5_insn_ap_write, },
2648 { .name = "DATA_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 2,
2649 .access = PL1_RW,
7e09797c
PM
2650 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
2651 .resetvalue = 0, },
18032bec
PM
2652 { .name = "INSN_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 3,
2653 .access = PL1_RW,
7e09797c
PM
2654 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
2655 .resetvalue = 0, },
ecce5c3c
PM
2656 { .name = "DCACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
2657 .access = PL1_RW,
2658 .fieldoffset = offsetof(CPUARMState, cp15.c2_data), .resetvalue = 0, },
2659 { .name = "ICACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 1,
2660 .access = PL1_RW,
2661 .fieldoffset = offsetof(CPUARMState, cp15.c2_insn), .resetvalue = 0, },
06d76f31 2662 /* Protection region base and size registers */
e508a92b
PM
2663 { .name = "946_PRBS0", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0,
2664 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2665 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[0]) },
2666 { .name = "946_PRBS1", .cp = 15, .crn = 6, .crm = 1, .opc1 = 0,
2667 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2668 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[1]) },
2669 { .name = "946_PRBS2", .cp = 15, .crn = 6, .crm = 2, .opc1 = 0,
2670 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2671 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[2]) },
2672 { .name = "946_PRBS3", .cp = 15, .crn = 6, .crm = 3, .opc1 = 0,
2673 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2674 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[3]) },
2675 { .name = "946_PRBS4", .cp = 15, .crn = 6, .crm = 4, .opc1 = 0,
2676 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2677 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[4]) },
2678 { .name = "946_PRBS5", .cp = 15, .crn = 6, .crm = 5, .opc1 = 0,
2679 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2680 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[5]) },
2681 { .name = "946_PRBS6", .cp = 15, .crn = 6, .crm = 6, .opc1 = 0,
2682 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2683 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[6]) },
2684 { .name = "946_PRBS7", .cp = 15, .crn = 6, .crm = 7, .opc1 = 0,
2685 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2686 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[7]) },
18032bec
PM
2687 REGINFO_SENTINEL
2688};
2689
c4241c7d
PM
2690static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
2691 uint64_t value)
ecce5c3c 2692{
11f136ee 2693 TCR *tcr = raw_ptr(env, ri);
2ebcebe2
PM
2694 int maskshift = extract32(value, 0, 3);
2695
e389be16
FA
2696 if (!arm_feature(env, ARM_FEATURE_V8)) {
2697 if (arm_feature(env, ARM_FEATURE_LPAE) && (value & TTBCR_EAE)) {
2698 /* Pre ARMv8 bits [21:19], [15:14] and [6:3] are UNK/SBZP when
2699 * using Long-desciptor translation table format */
2700 value &= ~((7 << 19) | (3 << 14) | (0xf << 3));
2701 } else if (arm_feature(env, ARM_FEATURE_EL3)) {
2702 /* In an implementation that includes the Security Extensions
2703 * TTBCR has additional fields PD0 [4] and PD1 [5] for
2704 * Short-descriptor translation table format.
2705 */
2706 value &= TTBCR_PD1 | TTBCR_PD0 | TTBCR_N;
2707 } else {
2708 value &= TTBCR_N;
2709 }
e42c4db3 2710 }
e389be16 2711
b6af0975 2712 /* Update the masks corresponding to the TCR bank being written
11f136ee 2713 * Note that we always calculate mask and base_mask, but
e42c4db3 2714 * they are only used for short-descriptor tables (ie if EAE is 0);
11f136ee
FA
2715 * for long-descriptor tables the TCR fields are used differently
2716 * and the mask and base_mask values are meaningless.
e42c4db3 2717 */
11f136ee
FA
2718 tcr->raw_tcr = value;
2719 tcr->mask = ~(((uint32_t)0xffffffffu) >> maskshift);
2720 tcr->base_mask = ~((uint32_t)0x3fffu >> maskshift);
ecce5c3c
PM
2721}
2722
c4241c7d
PM
2723static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2724 uint64_t value)
d4e6df63 2725{
00c8cb0a
AF
2726 ARMCPU *cpu = arm_env_get_cpu(env);
2727
d4e6df63
PM
2728 if (arm_feature(env, ARM_FEATURE_LPAE)) {
2729 /* With LPAE the TTBCR could result in a change of ASID
2730 * via the TTBCR.A1 bit, so do a TLB flush.
2731 */
d10eb08f 2732 tlb_flush(CPU(cpu));
d4e6df63 2733 }
c4241c7d 2734 vmsa_ttbcr_raw_write(env, ri, value);
d4e6df63
PM
2735}
2736
ecce5c3c
PM
2737static void vmsa_ttbcr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2738{
11f136ee
FA
2739 TCR *tcr = raw_ptr(env, ri);
2740
2741 /* Reset both the TCR as well as the masks corresponding to the bank of
2742 * the TCR being reset.
2743 */
2744 tcr->raw_tcr = 0;
2745 tcr->mask = 0;
2746 tcr->base_mask = 0xffffc000u;
ecce5c3c
PM
2747}
2748
cb2e37df
PM
2749static void vmsa_tcr_el1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2750 uint64_t value)
2751{
00c8cb0a 2752 ARMCPU *cpu = arm_env_get_cpu(env);
11f136ee 2753 TCR *tcr = raw_ptr(env, ri);
00c8cb0a 2754
cb2e37df 2755 /* For AArch64 the A1 bit could result in a change of ASID, so TLB flush. */
d10eb08f 2756 tlb_flush(CPU(cpu));
11f136ee 2757 tcr->raw_tcr = value;
cb2e37df
PM
2758}
2759
327ed10f
PM
2760static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2761 uint64_t value)
2762{
93f379b0
RH
2763 /* If the ASID changes (with a 64-bit write), we must flush the TLB. */
2764 if (cpreg_field_is_64bit(ri) &&
2765 extract64(raw_read(env, ri) ^ value, 48, 16) != 0) {
00c8cb0a 2766 ARMCPU *cpu = arm_env_get_cpu(env);
d10eb08f 2767 tlb_flush(CPU(cpu));
327ed10f
PM
2768 }
2769 raw_write(env, ri, value);
2770}
2771
b698e9cf
EI
2772static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2773 uint64_t value)
2774{
2775 ARMCPU *cpu = arm_env_get_cpu(env);
2776 CPUState *cs = CPU(cpu);
2777
2778 /* Accesses to VTTBR may change the VMID so we must flush the TLB. */
2779 if (raw_read(env, ri) != value) {
0336cbf8 2780 tlb_flush_by_mmuidx(cs,
8bd5c820
PM
2781 ARMMMUIdxBit_S12NSE1 |
2782 ARMMMUIdxBit_S12NSE0 |
2783 ARMMMUIdxBit_S2NS);
b698e9cf
EI
2784 raw_write(env, ri, value);
2785 }
2786}
2787
8e5d75c9 2788static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = {
18032bec 2789 { .name = "DFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
7a0e58fa 2790 .access = PL1_RW, .type = ARM_CP_ALIAS,
4a7e2d73 2791 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dfsr_s),
b061a82b 2792 offsetoflow32(CPUARMState, cp15.dfsr_ns) }, },
18032bec 2793 { .name = "IFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
88ca1c2d
FA
2794 .access = PL1_RW, .resetvalue = 0,
2795 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.ifsr_s),
2796 offsetoflow32(CPUARMState, cp15.ifsr_ns) } },
8e5d75c9
PC
2797 { .name = "DFAR", .cp = 15, .opc1 = 0, .crn = 6, .crm = 0, .opc2 = 0,
2798 .access = PL1_RW, .resetvalue = 0,
2799 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.dfar_s),
2800 offsetof(CPUARMState, cp15.dfar_ns) } },
2801 { .name = "FAR_EL1", .state = ARM_CP_STATE_AA64,
2802 .opc0 = 3, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
2803 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]),
2804 .resetvalue = 0, },
2805 REGINFO_SENTINEL
2806};
2807
2808static const ARMCPRegInfo vmsa_cp_reginfo[] = {
6cd8a264
RH
2809 { .name = "ESR_EL1", .state = ARM_CP_STATE_AA64,
2810 .opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0,
2811 .access = PL1_RW,
d81c519c 2812 .fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, },
327ed10f 2813 { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH,
7dd8c9af
FA
2814 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0,
2815 .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0,
2816 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
2817 offsetof(CPUARMState, cp15.ttbr0_ns) } },
327ed10f 2818 { .name = "TTBR1_EL1", .state = ARM_CP_STATE_BOTH,
7dd8c9af
FA
2819 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 1,
2820 .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0,
2821 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
2822 offsetof(CPUARMState, cp15.ttbr1_ns) } },
cb2e37df
PM
2823 { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64,
2824 .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
2825 .access = PL1_RW, .writefn = vmsa_tcr_el1_write,
2826 .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write,
11f136ee 2827 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[1]) },
cb2e37df 2828 { .name = "TTBCR", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
7a0e58fa 2829 .access = PL1_RW, .type = ARM_CP_ALIAS, .writefn = vmsa_ttbcr_write,
b061a82b 2830 .raw_writefn = vmsa_ttbcr_raw_write,
11f136ee
FA
2831 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tcr_el[3]),
2832 offsetoflow32(CPUARMState, cp15.tcr_el[1])} },
18032bec
PM
2833 REGINFO_SENTINEL
2834};
2835
c4241c7d
PM
2836static void omap_ticonfig_write(CPUARMState *env, const ARMCPRegInfo *ri,
2837 uint64_t value)
1047b9d7
PM
2838{
2839 env->cp15.c15_ticonfig = value & 0xe7;
2840 /* The OS_TYPE bit in this register changes the reported CPUID! */
2841 env->cp15.c0_cpuid = (value & (1 << 5)) ?
2842 ARM_CPUID_TI915T : ARM_CPUID_TI925T;
1047b9d7
PM
2843}
2844
c4241c7d
PM
2845static void omap_threadid_write(CPUARMState *env, const ARMCPRegInfo *ri,
2846 uint64_t value)
1047b9d7
PM
2847{
2848 env->cp15.c15_threadid = value & 0xffff;
1047b9d7
PM
2849}
2850
c4241c7d
PM
2851static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri,
2852 uint64_t value)
1047b9d7
PM
2853{
2854 /* Wait-for-interrupt (deprecated) */
c3affe56 2855 cpu_interrupt(CPU(arm_env_get_cpu(env)), CPU_INTERRUPT_HALT);
1047b9d7
PM
2856}
2857
c4241c7d
PM
2858static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri,
2859 uint64_t value)
c4804214
PM
2860{
2861 /* On OMAP there are registers indicating the max/min index of dcache lines
2862 * containing a dirty line; cache flush operations have to reset these.
2863 */
2864 env->cp15.c15_i_max = 0x000;
2865 env->cp15.c15_i_min = 0xff0;
c4804214
PM
2866}
2867
18032bec
PM
2868static const ARMCPRegInfo omap_cp_reginfo[] = {
2869 { .name = "DFSR", .cp = 15, .crn = 5, .crm = CP_ANY,
2870 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_OVERRIDE,
d81c519c 2871 .fieldoffset = offsetoflow32(CPUARMState, cp15.esr_el[1]),
6cd8a264 2872 .resetvalue = 0, },
1047b9d7
PM
2873 { .name = "", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
2874 .access = PL1_RW, .type = ARM_CP_NOP },
2875 { .name = "TICONFIG", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
2876 .access = PL1_RW,
2877 .fieldoffset = offsetof(CPUARMState, cp15.c15_ticonfig), .resetvalue = 0,
2878 .writefn = omap_ticonfig_write },
2879 { .name = "IMAX", .cp = 15, .crn = 15, .crm = 2, .opc1 = 0, .opc2 = 0,
2880 .access = PL1_RW,
2881 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_max), .resetvalue = 0, },
2882 { .name = "IMIN", .cp = 15, .crn = 15, .crm = 3, .opc1 = 0, .opc2 = 0,
2883 .access = PL1_RW, .resetvalue = 0xff0,
2884 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_min) },
2885 { .name = "THREADID", .cp = 15, .crn = 15, .crm = 4, .opc1 = 0, .opc2 = 0,
2886 .access = PL1_RW,
2887 .fieldoffset = offsetof(CPUARMState, cp15.c15_threadid), .resetvalue = 0,
2888 .writefn = omap_threadid_write },
2889 { .name = "TI925T_STATUS", .cp = 15, .crn = 15,
2890 .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
7a0e58fa 2891 .type = ARM_CP_NO_RAW,
1047b9d7
PM
2892 .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, },
2893 /* TODO: Peripheral port remap register:
2894 * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller
2895 * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff),
2896 * when MMU is off.
2897 */
c4804214 2898 { .name = "OMAP_CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
d4e6df63 2899 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
7a0e58fa 2900 .type = ARM_CP_OVERRIDE | ARM_CP_NO_RAW,
c4804214 2901 .writefn = omap_cachemaint_write },
34f90529
PM
2902 { .name = "C9", .cp = 15, .crn = 9,
2903 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW,
2904 .type = ARM_CP_CONST | ARM_CP_OVERRIDE, .resetvalue = 0 },
1047b9d7
PM
2905 REGINFO_SENTINEL
2906};
2907
c4241c7d
PM
2908static void xscale_cpar_write(CPUARMState *env, const ARMCPRegInfo *ri,
2909 uint64_t value)
1047b9d7 2910{
c0f4af17 2911 env->cp15.c15_cpar = value & 0x3fff;
1047b9d7
PM
2912}
2913
2914static const ARMCPRegInfo xscale_cp_reginfo[] = {
2915 { .name = "XSCALE_CPAR",
2916 .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
2917 .fieldoffset = offsetof(CPUARMState, cp15.c15_cpar), .resetvalue = 0,
2918 .writefn = xscale_cpar_write, },
2771db27
PM
2919 { .name = "XSCALE_AUXCR",
2920 .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW,
2921 .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr),
2922 .resetvalue = 0, },
3b771579
PM
2923 /* XScale specific cache-lockdown: since we have no cache we NOP these
2924 * and hope the guest does not really rely on cache behaviour.
2925 */
2926 { .name = "XSCALE_LOCK_ICACHE_LINE",
2927 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
2928 .access = PL1_W, .type = ARM_CP_NOP },
2929 { .name = "XSCALE_UNLOCK_ICACHE",
2930 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
2931 .access = PL1_W, .type = ARM_CP_NOP },
2932 { .name = "XSCALE_DCACHE_LOCK",
2933 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 0,
2934 .access = PL1_RW, .type = ARM_CP_NOP },
2935 { .name = "XSCALE_UNLOCK_DCACHE",
2936 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 1,
2937 .access = PL1_W, .type = ARM_CP_NOP },
1047b9d7
PM
2938 REGINFO_SENTINEL
2939};
2940
2941static const ARMCPRegInfo dummy_c15_cp_reginfo[] = {
2942 /* RAZ/WI the whole crn=15 space, when we don't have a more specific
2943 * implementation of this implementation-defined space.
2944 * Ideally this should eventually disappear in favour of actually
2945 * implementing the correct behaviour for all cores.
2946 */
2947 { .name = "C15_IMPDEF", .cp = 15, .crn = 15,
2948 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
3671cd87 2949 .access = PL1_RW,
7a0e58fa 2950 .type = ARM_CP_CONST | ARM_CP_NO_RAW | ARM_CP_OVERRIDE,
d4e6df63 2951 .resetvalue = 0 },
18032bec
PM
2952 REGINFO_SENTINEL
2953};
2954
c4804214
PM
2955static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = {
2956 /* Cache status: RAZ because we have no cache so it's always clean */
2957 { .name = "CDSR", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 6,
7a0e58fa 2958 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
d4e6df63 2959 .resetvalue = 0 },
c4804214
PM
2960 REGINFO_SENTINEL
2961};
2962
2963static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
2964 /* We never have a a block transfer operation in progress */
2965 { .name = "BXSR", .cp = 15, .crn = 7, .crm = 12, .opc1 = 0, .opc2 = 4,
7a0e58fa 2966 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
d4e6df63 2967 .resetvalue = 0 },
30b05bba
PM
2968 /* The cache ops themselves: these all NOP for QEMU */
2969 { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0,
2970 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2971 { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0,
2972 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2973 { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0,
2974 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2975 { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1,
2976 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2977 { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2,
2978 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2979 { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0,
2980 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
c4804214
PM
2981 REGINFO_SENTINEL
2982};
2983
2984static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
2985 /* The cache test-and-clean instructions always return (1 << 30)
2986 * to indicate that there are no dirty cache lines.
2987 */
2988 { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3,
7a0e58fa 2989 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
d4e6df63 2990 .resetvalue = (1 << 30) },
c4804214 2991 { .name = "TCI_DCACHE", .cp = 15, .crn = 7, .crm = 14, .opc1 = 0, .opc2 = 3,
7a0e58fa 2992 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
d4e6df63 2993 .resetvalue = (1 << 30) },
c4804214
PM
2994 REGINFO_SENTINEL
2995};
2996
34f90529
PM
2997static const ARMCPRegInfo strongarm_cp_reginfo[] = {
2998 /* Ignore ReadBuffer accesses */
2999 { .name = "C9_READBUFFER", .cp = 15, .crn = 9,
3000 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
d4e6df63 3001 .access = PL1_RW, .resetvalue = 0,
7a0e58fa 3002 .type = ARM_CP_CONST | ARM_CP_OVERRIDE | ARM_CP_NO_RAW },
34f90529
PM
3003 REGINFO_SENTINEL
3004};
3005
731de9e6
EI
3006static uint64_t midr_read(CPUARMState *env, const ARMCPRegInfo *ri)
3007{
3008 ARMCPU *cpu = arm_env_get_cpu(env);
3009 unsigned int cur_el = arm_current_el(env);
3010 bool secure = arm_is_secure(env);
3011
3012 if (arm_feature(&cpu->env, ARM_FEATURE_EL2) && !secure && cur_el == 1) {
3013 return env->cp15.vpidr_el2;
3014 }
3015 return raw_read(env, ri);
3016}
3017
06a7e647 3018static uint64_t mpidr_read_val(CPUARMState *env)
81bdde9d 3019{
eb5e1d3c
PF
3020 ARMCPU *cpu = ARM_CPU(arm_env_get_cpu(env));
3021 uint64_t mpidr = cpu->mp_affinity;
3022
81bdde9d 3023 if (arm_feature(env, ARM_FEATURE_V7MP)) {
78dbbbe4 3024 mpidr |= (1U << 31);
81bdde9d
PM
3025 /* Cores which are uniprocessor (non-coherent)
3026 * but still implement the MP extensions set
a8e81b31 3027 * bit 30. (For instance, Cortex-R5).
81bdde9d 3028 */
a8e81b31
PC
3029 if (cpu->mp_is_up) {
3030 mpidr |= (1u << 30);
3031 }
81bdde9d 3032 }
c4241c7d 3033 return mpidr;
81bdde9d
PM
3034}
3035
06a7e647
EI
3036static uint64_t mpidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
3037{
f0d574d6
EI
3038 unsigned int cur_el = arm_current_el(env);
3039 bool secure = arm_is_secure(env);
3040
3041 if (arm_feature(env, ARM_FEATURE_EL2) && !secure && cur_el == 1) {
3042 return env->cp15.vmpidr_el2;
3043 }
06a7e647
EI
3044 return mpidr_read_val(env);
3045}
3046
81bdde9d 3047static const ARMCPRegInfo mpidr_cp_reginfo[] = {
4b7fff2f
PM
3048 { .name = "MPIDR", .state = ARM_CP_STATE_BOTH,
3049 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5,
7a0e58fa 3050 .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW },
81bdde9d
PM
3051 REGINFO_SENTINEL
3052};
3053
7ac681cf 3054static const ARMCPRegInfo lpae_cp_reginfo[] = {
a903c449 3055 /* NOP AMAIR0/1 */
b0fe2427
PM
3056 { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH,
3057 .opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0,
a903c449 3058 .access = PL1_RW, .type = ARM_CP_CONST,
7ac681cf 3059 .resetvalue = 0 },
b0fe2427 3060 /* AMAIR1 is mapped to AMAIR_EL1[63:32] */
7ac681cf 3061 { .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1,
a903c449 3062 .access = PL1_RW, .type = ARM_CP_CONST,
7ac681cf 3063 .resetvalue = 0 },
891a2fe7 3064 { .name = "PAR", .cp = 15, .crm = 7, .opc1 = 0,
01c097f7
FA
3065 .access = PL1_RW, .type = ARM_CP_64BIT, .resetvalue = 0,
3066 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.par_s),
3067 offsetof(CPUARMState, cp15.par_ns)} },
891a2fe7 3068 { .name = "TTBR0", .cp = 15, .crm = 2, .opc1 = 0,
7a0e58fa 3069 .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
7dd8c9af
FA
3070 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
3071 offsetof(CPUARMState, cp15.ttbr0_ns) },
b061a82b 3072 .writefn = vmsa_ttbr_write, },
891a2fe7 3073 { .name = "TTBR1", .cp = 15, .crm = 2, .opc1 = 1,
7a0e58fa 3074 .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
7dd8c9af
FA
3075 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
3076 offsetof(CPUARMState, cp15.ttbr1_ns) },
b061a82b 3077 .writefn = vmsa_ttbr_write, },
7ac681cf
PM
3078 REGINFO_SENTINEL
3079};
3080
c4241c7d 3081static uint64_t aa64_fpcr_read(CPUARMState *env, const ARMCPRegInfo *ri)
b0d2b7d0 3082{
c4241c7d 3083 return vfp_get_fpcr(env);
b0d2b7d0
PM
3084}
3085
c4241c7d
PM
3086static void aa64_fpcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3087 uint64_t value)
b0d2b7d0
PM
3088{
3089 vfp_set_fpcr(env, value);
b0d2b7d0
PM
3090}
3091
c4241c7d 3092static uint64_t aa64_fpsr_read(CPUARMState *env, const ARMCPRegInfo *ri)
b0d2b7d0 3093{
c4241c7d 3094 return vfp_get_fpsr(env);
b0d2b7d0
PM
3095}
3096
c4241c7d
PM
3097static void aa64_fpsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3098 uint64_t value)
b0d2b7d0
PM
3099{
3100 vfp_set_fpsr(env, value);
b0d2b7d0
PM
3101}
3102
3f208fd7
PM
3103static CPAccessResult aa64_daif_access(CPUARMState *env, const ARMCPRegInfo *ri,
3104 bool isread)
c2b820fe 3105{
137feaa9 3106 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) {
c2b820fe
PM
3107 return CP_ACCESS_TRAP;
3108 }
3109 return CP_ACCESS_OK;
3110}
3111
3112static void aa64_daif_write(CPUARMState *env, const ARMCPRegInfo *ri,
3113 uint64_t value)
3114{
3115 env->daif = value & PSTATE_DAIF;
3116}
3117
8af35c37 3118static CPAccessResult aa64_cacheop_access(CPUARMState *env,
3f208fd7
PM
3119 const ARMCPRegInfo *ri,
3120 bool isread)
8af35c37
PM
3121{
3122 /* Cache invalidate/clean: NOP, but EL0 must UNDEF unless
3123 * SCTLR_EL1.UCI is set.
3124 */
137feaa9 3125 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCI)) {
8af35c37
PM
3126 return CP_ACCESS_TRAP;
3127 }
3128 return CP_ACCESS_OK;
3129}
3130
dbb1fb27
AB
3131/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
3132 * Page D4-1736 (DDI0487A.b)
3133 */
3134
fd3ed969
PM
3135static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3136 uint64_t value)
168aa23b 3137{
a67cf277 3138 CPUState *cs = ENV_GET_CPU(env);
fd3ed969 3139 bool sec = arm_is_secure_below_el3(env);
dbb1fb27 3140
a67cf277
AB
3141 if (sec) {
3142 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
3143 ARMMMUIdxBit_S1SE1 |
3144 ARMMMUIdxBit_S1SE0);
a67cf277
AB
3145 } else {
3146 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
3147 ARMMMUIdxBit_S12NSE1 |
3148 ARMMMUIdxBit_S12NSE0);
fd3ed969 3149 }
168aa23b
PM
3150}
3151
b4ab8ce9
PM
3152static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
3153 uint64_t value)
3154{
3155 CPUState *cs = ENV_GET_CPU(env);
3156
3157 if (tlb_force_broadcast(env)) {
09a86dfa 3158 tlbi_aa64_vmalle1is_write(env, NULL, value);
b4ab8ce9
PM
3159 return;
3160 }
3161
3162 if (arm_is_secure_below_el3(env)) {
3163 tlb_flush_by_mmuidx(cs,
3164 ARMMMUIdxBit_S1SE1 |
3165 ARMMMUIdxBit_S1SE0);
3166 } else {
3167 tlb_flush_by_mmuidx(cs,
3168 ARMMMUIdxBit_S12NSE1 |
3169 ARMMMUIdxBit_S12NSE0);
3170 }
3171}
3172
fd3ed969
PM
3173static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
3174 uint64_t value)
168aa23b 3175{
fd3ed969
PM
3176 /* Note that the 'ALL' scope must invalidate both stage 1 and
3177 * stage 2 translations, whereas most other scopes only invalidate
3178 * stage 1 translations.
3179 */
00c8cb0a 3180 ARMCPU *cpu = arm_env_get_cpu(env);
fd3ed969
PM
3181 CPUState *cs = CPU(cpu);
3182
3183 if (arm_is_secure_below_el3(env)) {
0336cbf8 3184 tlb_flush_by_mmuidx(cs,
8bd5c820
PM
3185 ARMMMUIdxBit_S1SE1 |
3186 ARMMMUIdxBit_S1SE0);
fd3ed969
PM
3187 } else {
3188 if (arm_feature(env, ARM_FEATURE_EL2)) {
0336cbf8 3189 tlb_flush_by_mmuidx(cs,
8bd5c820
PM
3190 ARMMMUIdxBit_S12NSE1 |
3191 ARMMMUIdxBit_S12NSE0 |
3192 ARMMMUIdxBit_S2NS);
fd3ed969 3193 } else {
0336cbf8 3194 tlb_flush_by_mmuidx(cs,
8bd5c820
PM
3195 ARMMMUIdxBit_S12NSE1 |
3196 ARMMMUIdxBit_S12NSE0);
fd3ed969
PM
3197 }
3198 }
168aa23b
PM
3199}
3200
fd3ed969 3201static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri,
fa439fc5
PM
3202 uint64_t value)
3203{
fd3ed969
PM
3204 ARMCPU *cpu = arm_env_get_cpu(env);
3205 CPUState *cs = CPU(cpu);
3206
8bd5c820 3207 tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2);
fd3ed969
PM
3208}
3209
43efaa33
PM
3210static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri,
3211 uint64_t value)
3212{
3213 ARMCPU *cpu = arm_env_get_cpu(env);
3214 CPUState *cs = CPU(cpu);
3215
8bd5c820 3216 tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E3);
43efaa33
PM
3217}
3218
fd3ed969
PM
3219static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3220 uint64_t value)
3221{
3222 /* Note that the 'ALL' scope must invalidate both stage 1 and
3223 * stage 2 translations, whereas most other scopes only invalidate
3224 * stage 1 translations.
3225 */
a67cf277 3226 CPUState *cs = ENV_GET_CPU(env);
fd3ed969
PM
3227 bool sec = arm_is_secure_below_el3(env);
3228 bool has_el2 = arm_feature(env, ARM_FEATURE_EL2);
a67cf277
AB
3229
3230 if (sec) {
3231 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
3232 ARMMMUIdxBit_S1SE1 |
3233 ARMMMUIdxBit_S1SE0);
a67cf277
AB
3234 } else if (has_el2) {
3235 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
3236 ARMMMUIdxBit_S12NSE1 |
3237 ARMMMUIdxBit_S12NSE0 |
3238 ARMMMUIdxBit_S2NS);
a67cf277
AB
3239 } else {
3240 tlb_flush_by_mmuidx_all_cpus_synced(cs,
8bd5c820
PM
3241 ARMMMUIdxBit_S12NSE1 |
3242 ARMMMUIdxBit_S12NSE0);
fa439fc5
PM
3243 }
3244}
3245
2bfb9d75
PM
3246static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3247 uint64_t value)
3248{
a67cf277 3249 CPUState *cs = ENV_GET_CPU(env);
2bfb9d75 3250
8bd5c820 3251 tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2);
2bfb9d75
PM
3252}
3253
43efaa33
PM
3254static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3255 uint64_t value)
3256{
a67cf277 3257 CPUState *cs = ENV_GET_CPU(env);
43efaa33 3258
8bd5c820 3259 tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3);
43efaa33
PM
3260}
3261
fd3ed969
PM
3262static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
3263 uint64_t value)
fa439fc5 3264{
fd3ed969
PM
3265 /* Invalidate by VA, EL2
3266 * Currently handles both VAE2 and VALE2, since we don't support
3267 * flush-last-level-only.
3268 */
3269 ARMCPU *cpu = arm_env_get_cpu(env);
3270 CPUState *cs = CPU(cpu);
3271 uint64_t pageaddr = sextract64(value << 12, 0, 56);
3272
8bd5c820 3273 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2);
fd3ed969
PM
3274}
3275
43efaa33
PM
3276static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri,
3277 uint64_t value)
3278{
3279 /* Invalidate by VA, EL3
3280 * Currently handles both VAE3 and VALE3, since we don't support
3281 * flush-last-level-only.
3282 */
3283 ARMCPU *cpu = arm_env_get_cpu(env);
3284 CPUState *cs = CPU(cpu);
3285 uint64_t pageaddr = sextract64(value << 12, 0, 56);
3286
8bd5c820 3287 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E3);
43efaa33
PM
3288}
3289
fd3ed969
PM
3290static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3291 uint64_t value)
3292{
a67cf277
AB
3293 ARMCPU *cpu = arm_env_get_cpu(env);
3294 CPUState *cs = CPU(cpu);
fd3ed969 3295 bool sec = arm_is_secure_below_el3(env);
fa439fc5
PM
3296 uint64_t pageaddr = sextract64(value << 12, 0, 56);
3297
a67cf277
AB
3298 if (sec) {
3299 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820
PM
3300 ARMMMUIdxBit_S1SE1 |
3301 ARMMMUIdxBit_S1SE0);
a67cf277
AB
3302 } else {
3303 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820
PM
3304 ARMMMUIdxBit_S12NSE1 |
3305 ARMMMUIdxBit_S12NSE0);
fa439fc5
PM
3306 }
3307}
3308
b4ab8ce9
PM
3309static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri,
3310 uint64_t value)
3311{
3312 /* Invalidate by VA, EL1&0 (AArch64 version).
3313 * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1,
3314 * since we don't support flush-for-specific-ASID-only or
3315 * flush-last-level-only.
3316 */
3317 ARMCPU *cpu = arm_env_get_cpu(env);
3318 CPUState *cs = CPU(cpu);
3319 uint64_t pageaddr = sextract64(value << 12, 0, 56);
3320
3321 if (tlb_force_broadcast(env)) {
3322 tlbi_aa64_vae1is_write(env, NULL, value);
3323 return;
3324 }
3325
3326 if (arm_is_secure_below_el3(env)) {
3327 tlb_flush_page_by_mmuidx(cs, pageaddr,
3328 ARMMMUIdxBit_S1SE1 |
3329 ARMMMUIdxBit_S1SE0);
3330 } else {
3331 tlb_flush_page_by_mmuidx(cs, pageaddr,
3332 ARMMMUIdxBit_S12NSE1 |
3333 ARMMMUIdxBit_S12NSE0);
3334 }
3335}
3336
fd3ed969
PM
3337static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3338 uint64_t value)
fa439fc5 3339{
a67cf277 3340 CPUState *cs = ENV_GET_CPU(env);
fd3ed969 3341 uint64_t pageaddr = sextract64(value << 12, 0, 56);
fa439fc5 3342
a67cf277 3343 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820 3344 ARMMMUIdxBit_S1E2);
fa439fc5
PM
3345}
3346
43efaa33
PM
3347static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3348 uint64_t value)
3349{
a67cf277 3350 CPUState *cs = ENV_GET_CPU(env);
43efaa33
PM
3351 uint64_t pageaddr = sextract64(value << 12, 0, 56);
3352
a67cf277 3353 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820 3354 ARMMMUIdxBit_S1E3);
43efaa33
PM
3355}
3356
cea66e91
PM
3357static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri,
3358 uint64_t value)
3359{
3360 /* Invalidate by IPA. This has to invalidate any structures that
3361 * contain only stage 2 translation information, but does not need
3362 * to apply to structures that contain combined stage 1 and stage 2
3363 * translation information.
3364 * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero.
3365 */
3366 ARMCPU *cpu = arm_env_get_cpu(env);
3367 CPUState *cs = CPU(cpu);
3368 uint64_t pageaddr;
3369
3370 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
3371 return;
3372 }
3373
3374 pageaddr = sextract64(value << 12, 0, 48);
3375
8bd5c820 3376 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS);
cea66e91
PM
3377}
3378
3379static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
3380 uint64_t value)
3381{
a67cf277 3382 CPUState *cs = ENV_GET_CPU(env);
cea66e91
PM
3383 uint64_t pageaddr;
3384
3385 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
3386 return;
3387 }
3388
3389 pageaddr = sextract64(value << 12, 0, 48);
3390
a67cf277 3391 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
8bd5c820 3392 ARMMMUIdxBit_S2NS);
cea66e91
PM
3393}
3394
3f208fd7
PM
3395static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri,
3396 bool isread)
aca3f40b
PM
3397{
3398 /* We don't implement EL2, so the only control on DC ZVA is the
3399 * bit in the SCTLR which can prohibit access for EL0.
3400 */
137feaa9 3401 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_DZE)) {
aca3f40b
PM
3402 return CP_ACCESS_TRAP;
3403 }
3404 return CP_ACCESS_OK;
3405}
3406
3407static uint64_t aa64_dczid_read(CPUARMState *env, const ARMCPRegInfo *ri)
3408{
3409 ARMCPU *cpu = arm_env_get_cpu(env);
3410 int dzp_bit = 1 << 4;
3411
3412 /* DZP indicates whether DC ZVA access is allowed */
3f208fd7 3413 if (aa64_zva_access(env, NULL, false) == CP_ACCESS_OK) {
aca3f40b
PM
3414 dzp_bit = 0;
3415 }
3416 return cpu->dcz_blocksize | dzp_bit;
3417}
3418
3f208fd7
PM
3419static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
3420 bool isread)
f502cfc2 3421{
cdcf1405 3422 if (!(env->pstate & PSTATE_SP)) {
f502cfc2
PM
3423 /* Access to SP_EL0 is undefined if it's being used as
3424 * the stack pointer.
3425 */
3426 return CP_ACCESS_TRAP_UNCATEGORIZED;
3427 }
3428 return CP_ACCESS_OK;
3429}
3430
3431static uint64_t spsel_read(CPUARMState *env, const ARMCPRegInfo *ri)
3432{
3433 return env->pstate & PSTATE_SP;
3434}
3435
3436static void spsel_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val)
3437{
3438 update_spsel(env, val);
3439}
3440
137feaa9
FA
3441static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3442 uint64_t value)
3443{
3444 ARMCPU *cpu = arm_env_get_cpu(env);
3445
3446 if (raw_read(env, ri) == value) {
3447 /* Skip the TLB flush if nothing actually changed; Linux likes
3448 * to do a lot of pointless SCTLR writes.
3449 */
3450 return;
3451 }
3452
06312feb
PM
3453 if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) {
3454 /* M bit is RAZ/WI for PMSA with no MPU implemented */
3455 value &= ~SCTLR_M;
3456 }
3457
137feaa9
FA
3458 raw_write(env, ri, value);
3459 /* ??? Lots of these bits are not implemented. */
3460 /* This may enable/disable the MMU, so do a TLB flush. */
d10eb08f 3461 tlb_flush(CPU(cpu));
137feaa9
FA
3462}
3463
3f208fd7
PM
3464static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri,
3465 bool isread)
03fbf20f
PM
3466{
3467 if ((env->cp15.cptr_el[2] & CPTR_TFP) && arm_current_el(env) == 2) {
f2cae609 3468 return CP_ACCESS_TRAP_FP_EL2;
03fbf20f
PM
3469 }
3470 if (env->cp15.cptr_el[3] & CPTR_TFP) {
f2cae609 3471 return CP_ACCESS_TRAP_FP_EL3;
03fbf20f
PM
3472 }
3473 return CP_ACCESS_OK;
3474}
3475
a8d64e73
PM
3476static void sdcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3477 uint64_t value)
3478{
3479 env->cp15.mdcr_el3 = value & SDCR_VALID_MASK;
3480}
3481
b0d2b7d0
PM
3482static const ARMCPRegInfo v8_cp_reginfo[] = {
3483 /* Minimal set of EL0-visible registers. This will need to be expanded
3484 * significantly for system emulation of AArch64 CPUs.
3485 */
3486 { .name = "NZCV", .state = ARM_CP_STATE_AA64,
3487 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 2,
3488 .access = PL0_RW, .type = ARM_CP_NZCV },
c2b820fe
PM
3489 { .name = "DAIF", .state = ARM_CP_STATE_AA64,
3490 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 2,
7a0e58fa 3491 .type = ARM_CP_NO_RAW,
c2b820fe
PM
3492 .access = PL0_RW, .accessfn = aa64_daif_access,
3493 .fieldoffset = offsetof(CPUARMState, daif),
3494 .writefn = aa64_daif_write, .resetfn = arm_cp_reset_ignore },
b0d2b7d0
PM
3495 { .name = "FPCR", .state = ARM_CP_STATE_AA64,
3496 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 4,
b916c9c3 3497 .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END,
fe03d45f 3498 .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write },
b0d2b7d0
PM
3499 { .name = "FPSR", .state = ARM_CP_STATE_AA64,
3500 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 4,
b916c9c3 3501 .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END,
fe03d45f 3502 .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write },
b0d2b7d0
PM
3503 { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64,
3504 .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0,
7a0e58fa 3505 .access = PL0_R, .type = ARM_CP_NO_RAW,
aca3f40b
PM
3506 .readfn = aa64_dczid_read },
3507 { .name = "DC_ZVA", .state = ARM_CP_STATE_AA64,
3508 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 1,
3509 .access = PL0_W, .type = ARM_CP_DC_ZVA,
3510#ifndef CONFIG_USER_ONLY
3511 /* Avoid overhead of an access check that always passes in user-mode */
3512 .accessfn = aa64_zva_access,
3513#endif
3514 },
0eef9d98
PM
3515 { .name = "CURRENTEL", .state = ARM_CP_STATE_AA64,
3516 .opc0 = 3, .opc1 = 0, .opc2 = 2, .crn = 4, .crm = 2,
3517 .access = PL1_R, .type = ARM_CP_CURRENTEL },
8af35c37
PM
3518 /* Cache ops: all NOPs since we don't emulate caches */
3519 { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64,
3520 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
3521 .access = PL1_W, .type = ARM_CP_NOP },
3522 { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64,
3523 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
3524 .access = PL1_W, .type = ARM_CP_NOP },
3525 { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64,
3526 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1,
3527 .access = PL0_W, .type = ARM_CP_NOP,
3528 .accessfn = aa64_cacheop_access },
3529 { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64,
3530 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
3531 .access = PL1_W, .type = ARM_CP_NOP },
3532 { .name = "DC_ISW", .state = ARM_CP_STATE_AA64,
3533 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
3534 .access = PL1_W, .type = ARM_CP_NOP },
3535 { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64,
3536 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1,
3537 .access = PL0_W, .type = ARM_CP_NOP,
3538 .accessfn = aa64_cacheop_access },
3539 { .name = "DC_CSW", .state = ARM_CP_STATE_AA64,
3540 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
3541 .access = PL1_W, .type = ARM_CP_NOP },
3542 { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64,
3543 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1,
3544 .access = PL0_W, .type = ARM_CP_NOP,
3545 .accessfn = aa64_cacheop_access },
3546 { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64,
3547 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1,
3548 .access = PL0_W, .type = ARM_CP_NOP,
3549 .accessfn = aa64_cacheop_access },
3550 { .name = "DC_CISW", .state = ARM_CP_STATE_AA64,
3551 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
3552 .access = PL1_W, .type = ARM_CP_NOP },
168aa23b
PM
3553 /* TLBI operations */
3554 { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3555 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
7a0e58fa 3556 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3557 .writefn = tlbi_aa64_vmalle1is_write },
168aa23b 3558 { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3559 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
7a0e58fa 3560 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3561 .writefn = tlbi_aa64_vae1is_write },
168aa23b 3562 { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3563 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
7a0e58fa 3564 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3565 .writefn = tlbi_aa64_vmalle1is_write },
168aa23b 3566 { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3567 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
7a0e58fa 3568 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3569 .writefn = tlbi_aa64_vae1is_write },
168aa23b 3570 { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3571 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
7a0e58fa 3572 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3573 .writefn = tlbi_aa64_vae1is_write },
168aa23b 3574 { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64,
6ab9f499 3575 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
7a0e58fa 3576 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3577 .writefn = tlbi_aa64_vae1is_write },
168aa23b 3578 { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3579 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
7a0e58fa 3580 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3581 .writefn = tlbi_aa64_vmalle1_write },
168aa23b 3582 { .name = "TLBI_VAE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3583 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
7a0e58fa 3584 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3585 .writefn = tlbi_aa64_vae1_write },
168aa23b 3586 { .name = "TLBI_ASIDE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3587 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
7a0e58fa 3588 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3589 .writefn = tlbi_aa64_vmalle1_write },
168aa23b 3590 { .name = "TLBI_VAAE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3591 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
7a0e58fa 3592 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3593 .writefn = tlbi_aa64_vae1_write },
168aa23b 3594 { .name = "TLBI_VALE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3595 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
7a0e58fa 3596 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3597 .writefn = tlbi_aa64_vae1_write },
168aa23b 3598 { .name = "TLBI_VAALE1", .state = ARM_CP_STATE_AA64,
6ab9f499 3599 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
7a0e58fa 3600 .access = PL1_W, .type = ARM_CP_NO_RAW,
fd3ed969 3601 .writefn = tlbi_aa64_vae1_write },
cea66e91
PM
3602 { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64,
3603 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1,
3604 .access = PL2_W, .type = ARM_CP_NO_RAW,
3605 .writefn = tlbi_aa64_ipas2e1is_write },
3606 { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64,
3607 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5,
3608 .access = PL2_W, .type = ARM_CP_NO_RAW,
3609 .writefn = tlbi_aa64_ipas2e1is_write },
83ddf975
PM
3610 { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64,
3611 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4,
3612 .access = PL2_W, .type = ARM_CP_NO_RAW,
fd3ed969 3613 .writefn = tlbi_aa64_alle1is_write },
43efaa33
PM
3614 { .name = "TLBI_VMALLS12E1IS", .state = ARM_CP_STATE_AA64,
3615 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 6,
3616 .access = PL2_W, .type = ARM_CP_NO_RAW,
3617 .writefn = tlbi_aa64_alle1is_write },
cea66e91
PM
3618 { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64,
3619 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1,
3620 .access = PL2_W, .type = ARM_CP_NO_RAW,
3621 .writefn = tlbi_aa64_ipas2e1_write },
3622 { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64,
3623 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5,
3624 .access = PL2_W, .type = ARM_CP_NO_RAW,
3625 .writefn = tlbi_aa64_ipas2e1_write },
83ddf975
PM
3626 { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64,
3627 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4,
3628 .access = PL2_W, .type = ARM_CP_NO_RAW,
fd3ed969 3629 .writefn = tlbi_aa64_alle1_write },
43efaa33
PM
3630 { .name = "TLBI_VMALLS12E1", .state = ARM_CP_STATE_AA64,
3631 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 6,
3632 .access = PL2_W, .type = ARM_CP_NO_RAW,
3633 .writefn = tlbi_aa64_alle1is_write },
19525524
PM
3634#ifndef CONFIG_USER_ONLY
3635 /* 64 bit address translation operations */
3636 { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64,
3637 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 0,
060e8a48 3638 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
19525524
PM
3639 { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64,
3640 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 1,
060e8a48 3641 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
19525524
PM
3642 { .name = "AT_S1E0R", .state = ARM_CP_STATE_AA64,
3643 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 2,
060e8a48 3644 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
19525524
PM
3645 { .name = "AT_S1E0W", .state = ARM_CP_STATE_AA64,
3646 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 3,
060e8a48 3647 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
2a47df95 3648 { .name = "AT_S12E1R", .state = ARM_CP_STATE_AA64,
7a379c7e 3649 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 4,
2a47df95
PM
3650 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3651 { .name = "AT_S12E1W", .state = ARM_CP_STATE_AA64,
7a379c7e 3652 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 5,
2a47df95
PM
3653 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3654 { .name = "AT_S12E0R", .state = ARM_CP_STATE_AA64,
7a379c7e 3655 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 6,
2a47df95
PM
3656 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3657 { .name = "AT_S12E0W", .state = ARM_CP_STATE_AA64,
7a379c7e 3658 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 7,
2a47df95
PM
3659 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3660 /* AT S1E2* are elsewhere as they UNDEF from EL3 if EL2 is not present */
3661 { .name = "AT_S1E3R", .state = ARM_CP_STATE_AA64,
3662 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 0,
3663 .access = PL3_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3664 { .name = "AT_S1E3W", .state = ARM_CP_STATE_AA64,
3665 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 1,
3666 .access = PL3_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
c96fc9b5
EI
3667 { .name = "PAR_EL1", .state = ARM_CP_STATE_AA64,
3668 .type = ARM_CP_ALIAS,
3669 .opc0 = 3, .opc1 = 0, .crn = 7, .crm = 4, .opc2 = 0,
3670 .access = PL1_RW, .resetvalue = 0,
3671 .fieldoffset = offsetof(CPUARMState, cp15.par_el[1]),
3672 .writefn = par_write },
19525524 3673#endif
995939a6 3674 /* TLB invalidate last level of translation table walk */
9449fdf6 3675 { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
7a0e58fa 3676 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write },
9449fdf6 3677 { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
7a0e58fa 3678 .type = ARM_CP_NO_RAW, .access = PL1_W,
fa439fc5 3679 .writefn = tlbimvaa_is_write },
9449fdf6 3680 { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
7a0e58fa 3681 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
9449fdf6 3682 { .name = "TLBIMVAAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
7a0e58fa 3683 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write },
541ef8c2
SS
3684 { .name = "TLBIMVALH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5,
3685 .type = ARM_CP_NO_RAW, .access = PL2_W,
3686 .writefn = tlbimva_hyp_write },
3687 { .name = "TLBIMVALHIS",
3688 .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5,
3689 .type = ARM_CP_NO_RAW, .access = PL2_W,
3690 .writefn = tlbimva_hyp_is_write },
3691 { .name = "TLBIIPAS2",
3692 .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1,
3693 .type = ARM_CP_NO_RAW, .access = PL2_W,
3694 .writefn = tlbiipas2_write },
3695 { .name = "TLBIIPAS2IS",
3696 .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1,
3697 .type = ARM_CP_NO_RAW, .access = PL2_W,
3698 .writefn = tlbiipas2_is_write },
3699 { .name = "TLBIIPAS2L",
3700 .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5,
3701 .type = ARM_CP_NO_RAW, .access = PL2_W,
3702 .writefn = tlbiipas2_write },
3703 { .name = "TLBIIPAS2LIS",
3704 .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5,
3705 .type = ARM_CP_NO_RAW, .access = PL2_W,
3706 .writefn = tlbiipas2_is_write },
9449fdf6
PM
3707 /* 32 bit cache operations */
3708 { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
3709 .type = ARM_CP_NOP, .access = PL1_W },
3710 { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6,
3711 .type = ARM_CP_NOP, .access = PL1_W },
3712 { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
3713 .type = ARM_CP_NOP, .access = PL1_W },
3714 { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1,
3715 .type = ARM_CP_NOP, .access = PL1_W },
3716 { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6,
3717 .type = ARM_CP_NOP, .access = PL1_W },
3718 { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7,
3719 .type = ARM_CP_NOP, .access = PL1_W },
3720 { .name = "DCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
3721 .type = ARM_CP_NOP, .access = PL1_W },
3722 { .name = "DCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
3723 .type = ARM_CP_NOP, .access = PL1_W },
3724 { .name = "DCCMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 1,
3725 .type = ARM_CP_NOP, .access = PL1_W },
3726 { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
3727 .type = ARM_CP_NOP, .access = PL1_W },
3728 { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1,
3729 .type = ARM_CP_NOP, .access = PL1_W },
3730 { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1,
3731 .type = ARM_CP_NOP, .access = PL1_W },
3732 { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
3733 .type = ARM_CP_NOP, .access = PL1_W },
3734 /* MMU Domain access control / MPU write buffer control */
0c17d68c
FA
3735 { .name = "DACR", .cp = 15, .opc1 = 0, .crn = 3, .crm = 0, .opc2 = 0,
3736 .access = PL1_RW, .resetvalue = 0,
3737 .writefn = dacr_write, .raw_writefn = raw_write,
3738 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
3739 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
a0618a19 3740 { .name = "ELR_EL1", .state = ARM_CP_STATE_AA64,
7a0e58fa 3741 .type = ARM_CP_ALIAS,
a0618a19 3742 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 1,
6947f059
EI
3743 .access = PL1_RW,
3744 .fieldoffset = offsetof(CPUARMState, elr_el[1]) },
a65f1de9 3745 { .name = "SPSR_EL1", .state = ARM_CP_STATE_AA64,
7a0e58fa 3746 .type = ARM_CP_ALIAS,
a65f1de9 3747 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
99a99c1f
SB
3748 .access = PL1_RW,
3749 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) },
f502cfc2
PM
3750 /* We rely on the access checks not allowing the guest to write to the
3751 * state field when SPSel indicates that it's being used as the stack
3752 * pointer.
3753 */
3754 { .name = "SP_EL0", .state = ARM_CP_STATE_AA64,
3755 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 1, .opc2 = 0,
3756 .access = PL1_RW, .accessfn = sp_el0_access,
7a0e58fa 3757 .type = ARM_CP_ALIAS,
f502cfc2 3758 .fieldoffset = offsetof(CPUARMState, sp_el[0]) },
884b4dee
GB
3759 { .name = "SP_EL1", .state = ARM_CP_STATE_AA64,
3760 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 1, .opc2 = 0,
7a0e58fa 3761 .access = PL2_RW, .type = ARM_CP_ALIAS,
884b4dee 3762 .fieldoffset = offsetof(CPUARMState, sp_el[1]) },
f502cfc2
PM
3763 { .name = "SPSel", .state = ARM_CP_STATE_AA64,
3764 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 2, .opc2 = 0,
7a0e58fa 3765 .type = ARM_CP_NO_RAW,
f502cfc2 3766 .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write },
03fbf20f
PM
3767 { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64,
3768 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0,
3769 .type = ARM_CP_ALIAS,
3770 .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]),
3771 .access = PL2_RW, .accessfn = fpexc32_access },
6a43e0b6
PM
3772 { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64,
3773 .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0,
3774 .access = PL2_RW, .resetvalue = 0,
3775 .writefn = dacr_write, .raw_writefn = raw_write,
3776 .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) },
3777 { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64,
3778 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1,
3779 .access = PL2_RW, .resetvalue = 0,
3780 .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) },
3781 { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64,
3782 .type = ARM_CP_ALIAS,
3783 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 0,
3784 .access = PL2_RW,
3785 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_IRQ]) },
3786 { .name = "SPSR_ABT", .state = ARM_CP_STATE_AA64,
3787 .type = ARM_CP_ALIAS,
3788 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 1,
3789 .access = PL2_RW,
3790 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_ABT]) },
3791 { .name = "SPSR_UND", .state = ARM_CP_STATE_AA64,
3792 .type = ARM_CP_ALIAS,
3793 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 2,
3794 .access = PL2_RW,
3795 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_UND]) },
3796 { .name = "SPSR_FIQ", .state = ARM_CP_STATE_AA64,
3797 .type = ARM_CP_ALIAS,
3798 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 3,
3799 .access = PL2_RW,
3800 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_FIQ]) },
a8d64e73
PM
3801 { .name = "MDCR_EL3", .state = ARM_CP_STATE_AA64,
3802 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 3, .opc2 = 1,
3803 .resetvalue = 0,
3804 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el3) },
3805 { .name = "SDCR", .type = ARM_CP_ALIAS,
3806 .cp = 15, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 1,
3807 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
3808 .writefn = sdcr_write,
3809 .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) },
b0d2b7d0
PM
3810 REGINFO_SENTINEL
3811};
3812
d42e3c26 3813/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */
4771cd01 3814static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = {
d79e0c06 3815 { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH,
d42e3c26
EI
3816 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
3817 .access = PL2_RW,
3818 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore },
ce4afed8 3819 { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH,
7a0e58fa 3820 .type = ARM_CP_NO_RAW,
f149e3e8
EI
3821 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
3822 .access = PL2_RW,
ce4afed8 3823 .type = ARM_CP_CONST, .resetvalue = 0 },
68e78e33
PM
3824 { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH,
3825 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
3826 .access = PL2_RW,
3827 .type = ARM_CP_CONST, .resetvalue = 0 },
c6f19164
GB
3828 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
3829 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
3830 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
95f949ac
EI
3831 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
3832 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
3833 .access = PL2_RW, .type = ARM_CP_CONST,
3834 .resetvalue = 0 },
3835 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
b5ede85b 3836 .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
95f949ac 3837 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
2179ef95
PM
3838 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
3839 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
3840 .access = PL2_RW, .type = ARM_CP_CONST,
3841 .resetvalue = 0 },
55b53c71 3842 { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32,
b5ede85b 3843 .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
2179ef95
PM
3844 .access = PL2_RW, .type = ARM_CP_CONST,
3845 .resetvalue = 0 },
37cd6c24
PM
3846 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
3847 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
3848 .access = PL2_RW, .type = ARM_CP_CONST,
3849 .resetvalue = 0 },
3850 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
3851 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
3852 .access = PL2_RW, .type = ARM_CP_CONST,
3853 .resetvalue = 0 },
06ec4c8c
EI
3854 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
3855 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
3856 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
68e9c2fe
EI
3857 { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH,
3858 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
3859 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
3860 .type = ARM_CP_CONST, .resetvalue = 0 },
b698e9cf
EI
3861 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
3862 .cp = 15, .opc1 = 6, .crm = 2,
3863 .access = PL2_RW, .accessfn = access_el3_aa32ns,
3864 .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
3865 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
3866 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
3867 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
b9cb5323
EI
3868 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
3869 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
3870 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
ff05f37b
EI
3871 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
3872 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
3873 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
a57633c0
EI
3874 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
3875 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
3876 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3877 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
3878 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3879 .resetvalue = 0 },
0b6440af
EI
3880 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
3881 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
3882 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
edac4d8a
EI
3883 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
3884 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
3885 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3886 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
3887 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3888 .resetvalue = 0 },
b0e66d95
EI
3889 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
3890 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
3891 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3892 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
3893 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3894 .resetvalue = 0 },
3895 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
3896 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
3897 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3898 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
3899 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
3900 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
14cc7b54
SF
3901 { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH,
3902 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1,
d6c8cf81
PM
3903 .access = PL2_RW, .accessfn = access_tda,
3904 .type = ARM_CP_CONST, .resetvalue = 0 },
59e05530
EI
3905 { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH,
3906 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
3907 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
3908 .type = ARM_CP_CONST, .resetvalue = 0 },
2a5a9abd
AF
3909 { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
3910 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
3911 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
cba517c3
PM
3912 { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
3913 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
3914 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3915 { .name = "HIFAR", .state = ARM_CP_STATE_AA32,
3916 .type = ARM_CP_CONST,
3917 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
3918 .access = PL2_RW, .resetvalue = 0 },
d42e3c26
EI
3919 REGINFO_SENTINEL
3920};
3921
ce4afed8
PM
3922/* Ditto, but for registers which exist in ARMv8 but not v7 */
3923static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = {
3924 { .name = "HCR2", .state = ARM_CP_STATE_AA32,
3925 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4,
3926 .access = PL2_RW,
3927 .type = ARM_CP_CONST, .resetvalue = 0 },
3928 REGINFO_SENTINEL
3929};
3930
f149e3e8
EI
3931static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
3932{
3933 ARMCPU *cpu = arm_env_get_cpu(env);
8a0fc3a2 3934 CPUState *cs = ENV_GET_CPU(env);
f149e3e8
EI
3935 uint64_t valid_mask = HCR_MASK;
3936
3937 if (arm_feature(env, ARM_FEATURE_EL3)) {
3938 valid_mask &= ~HCR_HCD;
77077a83
JK
3939 } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) {
3940 /* Architecturally HCR.TSC is RES0 if EL3 is not implemented.
3941 * However, if we're using the SMC PSCI conduit then QEMU is
3942 * effectively acting like EL3 firmware and so the guest at
3943 * EL2 should retain the ability to prevent EL1 from being
3944 * able to make SMC calls into the ersatz firmware, so in
3945 * that case HCR.TSC should be read/write.
3946 */
f149e3e8
EI
3947 valid_mask &= ~HCR_TSC;
3948 }
3949
3950 /* Clear RES0 bits. */
3951 value &= valid_mask;
3952
8a0fc3a2
PM
3953 /*
3954 * VI and VF are kept in cs->interrupt_request. Modifying that
3955 * requires that we have the iothread lock, which is done by
3956 * marking the reginfo structs as ARM_CP_IO.
3957 * Note that if a write to HCR pends a VIRQ or VFIQ it is never
3958 * possible for it to be taken immediately, because VIRQ and
3959 * VFIQ are masked unless running at EL0 or EL1, and HCR
3960 * can only be written at EL2.
3961 */
3962 g_assert(qemu_mutex_iothread_locked());
3963 if (value & HCR_VI) {
3964 cs->interrupt_request |= CPU_INTERRUPT_VIRQ;
3965 } else {
3966 cs->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
3967 }
3968 if (value & HCR_VF) {
3969 cs->interrupt_request |= CPU_INTERRUPT_VFIQ;
3970 } else {
3971 cs->interrupt_request &= ~CPU_INTERRUPT_VFIQ;
3972 }
3973 value &= ~(HCR_VI | HCR_VF);
3974
f149e3e8
EI
3975 /* These bits change the MMU setup:
3976 * HCR_VM enables stage 2 translation
3977 * HCR_PTW forbids certain page-table setups
3978 * HCR_DC Disables stage1 and enables stage2 translation
3979 */
ce4afed8 3980 if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC)) {
d10eb08f 3981 tlb_flush(CPU(cpu));
f149e3e8 3982 }
ce4afed8
PM
3983 env->cp15.hcr_el2 = value;
3984}
3985
3986static void hcr_writehigh(CPUARMState *env, const ARMCPRegInfo *ri,
3987 uint64_t value)
3988{
3989 /* Handle HCR2 write, i.e. write to high half of HCR_EL2 */
3990 value = deposit64(env->cp15.hcr_el2, 32, 32, value);
3991 hcr_write(env, NULL, value);
3992}
3993
3994static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri,
3995 uint64_t value)
3996{
3997 /* Handle HCR write, i.e. write to low half of HCR_EL2 */
3998 value = deposit64(env->cp15.hcr_el2, 0, 32, value);
3999 hcr_write(env, NULL, value);
f149e3e8
EI
4000}
4001
8a0fc3a2
PM
4002static uint64_t hcr_read(CPUARMState *env, const ARMCPRegInfo *ri)
4003{
4004 /* The VI and VF bits live in cs->interrupt_request */
4005 uint64_t ret = env->cp15.hcr_el2 & ~(HCR_VI | HCR_VF);
4006 CPUState *cs = ENV_GET_CPU(env);
4007
4008 if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) {
4009 ret |= HCR_VI;
4010 }
4011 if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) {
4012 ret |= HCR_VF;
4013 }
4014 return ret;
4015}
4016
4771cd01 4017static const ARMCPRegInfo el2_cp_reginfo[] = {
f149e3e8 4018 { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64,
8a0fc3a2 4019 .type = ARM_CP_IO,
f149e3e8
EI
4020 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
4021 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2),
8a0fc3a2 4022 .writefn = hcr_write, .readfn = hcr_read },
ce4afed8 4023 { .name = "HCR", .state = ARM_CP_STATE_AA32,
8a0fc3a2 4024 .type = ARM_CP_ALIAS | ARM_CP_IO,
ce4afed8
PM
4025 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
4026 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2),
8a0fc3a2 4027 .writefn = hcr_writelow, .readfn = hcr_read },
3b685ba7 4028 { .name = "ELR_EL2", .state = ARM_CP_STATE_AA64,
7a0e58fa 4029 .type = ARM_CP_ALIAS,
3b685ba7
EI
4030 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 1,
4031 .access = PL2_RW,
4032 .fieldoffset = offsetof(CPUARMState, elr_el[2]) },
68e78e33 4033 { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH,
f2c30f42
EI
4034 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
4035 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[2]) },
cba517c3 4036 { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
63b60551
EI
4037 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
4038 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[2]) },
cba517c3
PM
4039 { .name = "HIFAR", .state = ARM_CP_STATE_AA32,
4040 .type = ARM_CP_ALIAS,
4041 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
4042 .access = PL2_RW,
4043 .fieldoffset = offsetofhigh32(CPUARMState, cp15.far_el[2]) },
3b685ba7 4044 { .name = "SPSR_EL2", .state = ARM_CP_STATE_AA64,
7a0e58fa 4045 .type = ARM_CP_ALIAS,
3b685ba7 4046 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 0,
99a99c1f
SB
4047 .access = PL2_RW,
4048 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_HYP]) },
d79e0c06 4049 { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH,
d42e3c26
EI
4050 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
4051 .access = PL2_RW, .writefn = vbar_write,
4052 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[2]),
4053 .resetvalue = 0 },
884b4dee
GB
4054 { .name = "SP_EL2", .state = ARM_CP_STATE_AA64,
4055 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 1, .opc2 = 0,
7a0e58fa 4056 .access = PL3_RW, .type = ARM_CP_ALIAS,
884b4dee 4057 .fieldoffset = offsetof(CPUARMState, sp_el[2]) },
c6f19164
GB
4058 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
4059 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
4060 .access = PL2_RW, .accessfn = cptr_access, .resetvalue = 0,
4061 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[2]) },
95f949ac
EI
4062 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
4063 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
4064 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[2]),
4065 .resetvalue = 0 },
4066 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
b5ede85b 4067 .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
95f949ac
EI
4068 .access = PL2_RW, .type = ARM_CP_ALIAS,
4069 .fieldoffset = offsetofhigh32(CPUARMState, cp15.mair_el[2]) },
2179ef95
PM
4070 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
4071 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
4072 .access = PL2_RW, .type = ARM_CP_CONST,
4073 .resetvalue = 0 },
4074 /* HAMAIR1 is mapped to AMAIR_EL2[63:32] */
55b53c71 4075 { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32,
b5ede85b 4076 .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
2179ef95
PM
4077 .access = PL2_RW, .type = ARM_CP_CONST,
4078 .resetvalue = 0 },
37cd6c24
PM
4079 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
4080 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
4081 .access = PL2_RW, .type = ARM_CP_CONST,
4082 .resetvalue = 0 },
4083 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
4084 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
4085 .access = PL2_RW, .type = ARM_CP_CONST,
4086 .resetvalue = 0 },
06ec4c8c
EI
4087 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
4088 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
6459b94c
PM
4089 .access = PL2_RW,
4090 /* no .writefn needed as this can't cause an ASID change;
4091 * no .raw_writefn or .resetfn needed as we never use mask/base_mask
4092 */
06ec4c8c 4093 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[2]) },
68e9c2fe
EI
4094 { .name = "VTCR", .state = ARM_CP_STATE_AA32,
4095 .cp = 15, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
bf06c112 4096 .type = ARM_CP_ALIAS,
68e9c2fe
EI
4097 .access = PL2_RW, .accessfn = access_el3_aa32ns,
4098 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
4099 { .name = "VTCR_EL2", .state = ARM_CP_STATE_AA64,
4100 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
bf06c112
PM
4101 .access = PL2_RW,
4102 /* no .writefn needed as this can't cause an ASID change;
4103 * no .raw_writefn or .resetfn needed as we never use mask/base_mask
4104 */
68e9c2fe 4105 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
b698e9cf
EI
4106 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
4107 .cp = 15, .opc1 = 6, .crm = 2,
4108 .type = ARM_CP_64BIT | ARM_CP_ALIAS,
4109 .access = PL2_RW, .accessfn = access_el3_aa32ns,
4110 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2),
4111 .writefn = vttbr_write },
4112 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
4113 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
4114 .access = PL2_RW, .writefn = vttbr_write,
4115 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2) },
b9cb5323
EI
4116 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
4117 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
4118 .access = PL2_RW, .raw_writefn = raw_write, .writefn = sctlr_write,
4119 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[2]) },
ff05f37b
EI
4120 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
4121 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
4122 .access = PL2_RW, .resetvalue = 0,
4123 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[2]) },
a57633c0
EI
4124 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
4125 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
4126 .access = PL2_RW, .resetvalue = 0,
4127 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
4128 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
4129 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
a57633c0 4130 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
541ef8c2
SS
4131 { .name = "TLBIALLNSNH",
4132 .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4,
4133 .type = ARM_CP_NO_RAW, .access = PL2_W,
4134 .writefn = tlbiall_nsnh_write },
4135 { .name = "TLBIALLNSNHIS",
4136 .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4,
4137 .type = ARM_CP_NO_RAW, .access = PL2_W,
4138 .writefn = tlbiall_nsnh_is_write },
4139 { .name = "TLBIALLH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0,
4140 .type = ARM_CP_NO_RAW, .access = PL2_W,
4141 .writefn = tlbiall_hyp_write },
4142 { .name = "TLBIALLHIS", .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0,
4143 .type = ARM_CP_NO_RAW, .access = PL2_W,
4144 .writefn = tlbiall_hyp_is_write },
4145 { .name = "TLBIMVAH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1,
4146 .type = ARM_CP_NO_RAW, .access = PL2_W,
4147 .writefn = tlbimva_hyp_write },
4148 { .name = "TLBIMVAHIS", .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1,
4149 .type = ARM_CP_NO_RAW, .access = PL2_W,
4150 .writefn = tlbimva_hyp_is_write },
51da9014
EI
4151 { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64,
4152 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0,
4153 .type = ARM_CP_NO_RAW, .access = PL2_W,
fd3ed969 4154 .writefn = tlbi_aa64_alle2_write },
8742d49d
EI
4155 { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64,
4156 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1,
4157 .type = ARM_CP_NO_RAW, .access = PL2_W,
fd3ed969 4158 .writefn = tlbi_aa64_vae2_write },
2bfb9d75
PM
4159 { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64,
4160 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5,
4161 .access = PL2_W, .type = ARM_CP_NO_RAW,
4162 .writefn = tlbi_aa64_vae2_write },
4163 { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64,
4164 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0,
4165 .access = PL2_W, .type = ARM_CP_NO_RAW,
4166 .writefn = tlbi_aa64_alle2is_write },
8742d49d
EI
4167 { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64,
4168 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1,
4169 .type = ARM_CP_NO_RAW, .access = PL2_W,
fd3ed969 4170 .writefn = tlbi_aa64_vae2is_write },
2bfb9d75
PM
4171 { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64,
4172 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5,
4173 .access = PL2_W, .type = ARM_CP_NO_RAW,
4174 .writefn = tlbi_aa64_vae2is_write },
edac4d8a 4175#ifndef CONFIG_USER_ONLY
2a47df95
PM
4176 /* Unlike the other EL2-related AT operations, these must
4177 * UNDEF from EL3 if EL2 is not implemented, which is why we
4178 * define them here rather than with the rest of the AT ops.
4179 */
4180 { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64,
4181 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
4182 .access = PL2_W, .accessfn = at_s1e2_access,
4183 .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
4184 { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64,
4185 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
4186 .access = PL2_W, .accessfn = at_s1e2_access,
4187 .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
14db7fe0
PM
4188 /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
4189 * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3
4190 * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose
4191 * to behave as if SCR.NS was 1.
4192 */
4193 { .name = "ATS1HR", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
4194 .access = PL2_W,
4195 .writefn = ats1h_write, .type = ARM_CP_NO_RAW },
4196 { .name = "ATS1HW", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
4197 .access = PL2_W,
4198 .writefn = ats1h_write, .type = ARM_CP_NO_RAW },
0b6440af
EI
4199 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
4200 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
4201 /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
4202 * reset values as IMPDEF. We choose to reset to 3 to comply with
4203 * both ARMv7 and ARMv8.
4204 */
4205 .access = PL2_RW, .resetvalue = 3,
4206 .fieldoffset = offsetof(CPUARMState, cp15.cnthctl_el2) },
edac4d8a
EI
4207 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
4208 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
4209 .access = PL2_RW, .type = ARM_CP_IO, .resetvalue = 0,
4210 .writefn = gt_cntvoff_write,
4211 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
4212 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
4213 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS | ARM_CP_IO,
4214 .writefn = gt_cntvoff_write,
4215 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
b0e66d95
EI
4216 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
4217 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
4218 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
4219 .type = ARM_CP_IO, .access = PL2_RW,
4220 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
4221 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
4222 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
4223 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_IO,
4224 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
4225 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
4226 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
d44ec156 4227 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL2_RW,
b0e66d95
EI
4228 .resetfn = gt_hyp_timer_reset,
4229 .readfn = gt_hyp_tval_read, .writefn = gt_hyp_tval_write },
4230 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
4231 .type = ARM_CP_IO,
4232 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
4233 .access = PL2_RW,
4234 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].ctl),
4235 .resetvalue = 0,
4236 .writefn = gt_hyp_ctl_write, .raw_writefn = raw_write },
edac4d8a 4237#endif
14cc7b54
SF
4238 /* The only field of MDCR_EL2 that has a defined architectural reset value
4239 * is MDCR_EL2.HPMN which should reset to the value of PMCR_EL0.N; but we
4240 * don't impelment any PMU event counters, so using zero as a reset
4241 * value for MDCR_EL2 is okay
4242 */
4243 { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH,
4244 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1,
4245 .access = PL2_RW, .resetvalue = 0,
4246 .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el2), },
59e05530
EI
4247 { .name = "HPFAR", .state = ARM_CP_STATE_AA32,
4248 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
4249 .access = PL2_RW, .accessfn = access_el3_aa32ns,
4250 .fieldoffset = offsetof(CPUARMState, cp15.hpfar_el2) },
4251 { .name = "HPFAR_EL2", .state = ARM_CP_STATE_AA64,
4252 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
4253 .access = PL2_RW,
4254 .fieldoffset = offsetof(CPUARMState, cp15.hpfar_el2) },
2a5a9abd
AF
4255 { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
4256 .cp = 15, .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
4257 .access = PL2_RW,
4258 .fieldoffset = offsetof(CPUARMState, cp15.hstr_el2) },
3b685ba7
EI
4259 REGINFO_SENTINEL
4260};
4261
ce4afed8
PM
4262static const ARMCPRegInfo el2_v8_cp_reginfo[] = {
4263 { .name = "HCR2", .state = ARM_CP_STATE_AA32,
8a0fc3a2 4264 .type = ARM_CP_ALIAS | ARM_CP_IO,
ce4afed8
PM
4265 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4,
4266 .access = PL2_RW,
4267 .fieldoffset = offsetofhigh32(CPUARMState, cp15.hcr_el2),
4268 .writefn = hcr_writehigh },
4269 REGINFO_SENTINEL
4270};
4271
2f027fc5
PM
4272static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
4273 bool isread)
4274{
4275 /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
4276 * At Secure EL1 it traps to EL3.
4277 */
4278 if (arm_current_el(env) == 3) {
4279 return CP_ACCESS_OK;
4280 }
4281 if (arm_is_secure_below_el3(env)) {
4282 return CP_ACCESS_TRAP_EL3;
4283 }
4284 /* Accesses from EL1 NS and EL2 NS are UNDEF for write but allow reads. */
4285 if (isread) {
4286 return CP_ACCESS_OK;
4287 }
4288 return CP_ACCESS_TRAP_UNCATEGORIZED;
4289}
4290
60fb1a87
GB
4291static const ARMCPRegInfo el3_cp_reginfo[] = {
4292 { .name = "SCR_EL3", .state = ARM_CP_STATE_AA64,
4293 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 0,
4294 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.scr_el3),
4295 .resetvalue = 0, .writefn = scr_write },
7a0e58fa 4296 { .name = "SCR", .type = ARM_CP_ALIAS,
60fb1a87 4297 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 0,
efe4a274
PM
4298 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
4299 .fieldoffset = offsetoflow32(CPUARMState, cp15.scr_el3),
b061a82b 4300 .writefn = scr_write },
60fb1a87
GB
4301 { .name = "SDER32_EL3", .state = ARM_CP_STATE_AA64,
4302 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 1,
4303 .access = PL3_RW, .resetvalue = 0,
4304 .fieldoffset = offsetof(CPUARMState, cp15.sder) },
4305 { .name = "SDER",
4306 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 1,
4307 .access = PL3_RW, .resetvalue = 0,
4308 .fieldoffset = offsetoflow32(CPUARMState, cp15.sder) },
60fb1a87 4309 { .name = "MVBAR", .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
efe4a274
PM
4310 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
4311 .writefn = vbar_write, .resetvalue = 0,
60fb1a87 4312 .fieldoffset = offsetof(CPUARMState, cp15.mvbar) },
7dd8c9af
FA
4313 { .name = "TTBR0_EL3", .state = ARM_CP_STATE_AA64,
4314 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 0,
f478847f 4315 .access = PL3_RW, .resetvalue = 0,
7dd8c9af 4316 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[3]) },
11f136ee
FA
4317 { .name = "TCR_EL3", .state = ARM_CP_STATE_AA64,
4318 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 2,
6459b94c
PM
4319 .access = PL3_RW,
4320 /* no .writefn needed as this can't cause an ASID change;
811595a2
PM
4321 * we must provide a .raw_writefn and .resetfn because we handle
4322 * reset and migration for the AArch32 TTBCR(S), which might be
4323 * using mask and base_mask.
6459b94c 4324 */
811595a2 4325 .resetfn = vmsa_ttbcr_reset, .raw_writefn = vmsa_ttbcr_raw_write,
11f136ee 4326 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[3]) },
81547d66 4327 { .name = "ELR_EL3", .state = ARM_CP_STATE_AA64,
7a0e58fa 4328 .type = ARM_CP_ALIAS,
81547d66
EI
4329 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 1,
4330 .access = PL3_RW,
4331 .fieldoffset = offsetof(CPUARMState, elr_el[3]) },
f2c30f42 4332 { .name = "ESR_EL3", .state = ARM_CP_STATE_AA64,
f2c30f42
EI
4333 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 2, .opc2 = 0,
4334 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[3]) },
63b60551
EI
4335 { .name = "FAR_EL3", .state = ARM_CP_STATE_AA64,
4336 .opc0 = 3, .opc1 = 6, .crn = 6, .crm = 0, .opc2 = 0,
4337 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[3]) },
81547d66 4338 { .name = "SPSR_EL3", .state = ARM_CP_STATE_AA64,
7a0e58fa 4339 .type = ARM_CP_ALIAS,
81547d66 4340 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 0,
99a99c1f
SB
4341 .access = PL3_RW,
4342 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_MON]) },
a1ba125c
EI
4343 { .name = "VBAR_EL3", .state = ARM_CP_STATE_AA64,
4344 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 0,
4345 .access = PL3_RW, .writefn = vbar_write,
4346 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[3]),
4347 .resetvalue = 0 },
c6f19164
GB
4348 { .name = "CPTR_EL3", .state = ARM_CP_STATE_AA64,
4349 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 2,
4350 .access = PL3_RW, .accessfn = cptr_access, .resetvalue = 0,
4351 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[3]) },
4cfb8ad8
PM
4352 { .name = "TPIDR_EL3", .state = ARM_CP_STATE_AA64,
4353 .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 2,
4354 .access = PL3_RW, .resetvalue = 0,
4355 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[3]) },
2179ef95
PM
4356 { .name = "AMAIR_EL3", .state = ARM_CP_STATE_AA64,
4357 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 3, .opc2 = 0,
4358 .access = PL3_RW, .type = ARM_CP_CONST,
4359 .resetvalue = 0 },
37cd6c24
PM
4360 { .name = "AFSR0_EL3", .state = ARM_CP_STATE_BOTH,
4361 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 0,
4362 .access = PL3_RW, .type = ARM_CP_CONST,
4363 .resetvalue = 0 },
4364 { .name = "AFSR1_EL3", .state = ARM_CP_STATE_BOTH,
4365 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 1,
4366 .access = PL3_RW, .type = ARM_CP_CONST,
4367 .resetvalue = 0 },
43efaa33
PM
4368 { .name = "TLBI_ALLE3IS", .state = ARM_CP_STATE_AA64,
4369 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 0,
4370 .access = PL3_W, .type = ARM_CP_NO_RAW,
4371 .writefn = tlbi_aa64_alle3is_write },
4372 { .name = "TLBI_VAE3IS", .state = ARM_CP_STATE_AA64,
4373 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 1,
4374 .access = PL3_W, .type = ARM_CP_NO_RAW,
4375 .writefn = tlbi_aa64_vae3is_write },
4376 { .name = "TLBI_VALE3IS", .state = ARM_CP_STATE_AA64,
4377 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 5,
4378 .access = PL3_W, .type = ARM_CP_NO_RAW,
4379 .writefn = tlbi_aa64_vae3is_write },
4380 { .name = "TLBI_ALLE3", .state = ARM_CP_STATE_AA64,
4381 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 0,
4382 .access = PL3_W, .type = ARM_CP_NO_RAW,
4383 .writefn = tlbi_aa64_alle3_write },
4384 { .name = "TLBI_VAE3", .state = ARM_CP_STATE_AA64,
4385 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 1,
4386 .access = PL3_W, .type = ARM_CP_NO_RAW,
4387 .writefn = tlbi_aa64_vae3_write },
4388 { .name = "TLBI_VALE3", .state = ARM_CP_STATE_AA64,
4389 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 5,
4390 .access = PL3_W, .type = ARM_CP_NO_RAW,
4391 .writefn = tlbi_aa64_vae3_write },
0f1a3b24
FA
4392 REGINFO_SENTINEL
4393};
4394
3f208fd7
PM
4395static CPAccessResult ctr_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
4396 bool isread)
7da845b0
PM
4397{
4398 /* Only accessible in EL0 if SCTLR.UCT is set (and only in AArch64,
4399 * but the AArch32 CTR has its own reginfo struct)
4400 */
137feaa9 4401 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCT)) {
7da845b0
PM
4402 return CP_ACCESS_TRAP;
4403 }
4404 return CP_ACCESS_OK;
4405}
4406
1424ca8d
DM
4407static void oslar_write(CPUARMState *env, const ARMCPRegInfo *ri,
4408 uint64_t value)
4409{
4410 /* Writes to OSLAR_EL1 may update the OS lock status, which can be
4411 * read via a bit in OSLSR_EL1.
4412 */
4413 int oslock;
4414
4415 if (ri->state == ARM_CP_STATE_AA32) {
4416 oslock = (value == 0xC5ACCE55);
4417 } else {
4418 oslock = value & 1;
4419 }
4420
4421 env->cp15.oslsr_el1 = deposit32(env->cp15.oslsr_el1, 1, 1, oslock);
4422}
4423
50300698 4424static const ARMCPRegInfo debug_cp_reginfo[] = {
50300698 4425 /* DBGDRAR, DBGDSAR: always RAZ since we don't implement memory mapped
10aae104
PM
4426 * debug components. The AArch64 version of DBGDRAR is named MDRAR_EL1;
4427 * unlike DBGDRAR it is never accessible from EL0.
4428 * DBGDSAR is deprecated and must RAZ from v8 anyway, so it has no AArch64
4429 * accessor.
50300698
PM
4430 */
4431 { .name = "DBGDRAR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 0,
91b0a238
PM
4432 .access = PL0_R, .accessfn = access_tdra,
4433 .type = ARM_CP_CONST, .resetvalue = 0 },
10aae104
PM
4434 { .name = "MDRAR_EL1", .state = ARM_CP_STATE_AA64,
4435 .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
91b0a238
PM
4436 .access = PL1_R, .accessfn = access_tdra,
4437 .type = ARM_CP_CONST, .resetvalue = 0 },
50300698 4438 { .name = "DBGDSAR", .cp = 14, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
91b0a238
PM
4439 .access = PL0_R, .accessfn = access_tdra,
4440 .type = ARM_CP_CONST, .resetvalue = 0 },
17a9eb53 4441 /* Monitor debug system control register; the 32-bit alias is DBGDSCRext. */
10aae104
PM
4442 { .name = "MDSCR_EL1", .state = ARM_CP_STATE_BOTH,
4443 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
d6c8cf81 4444 .access = PL1_RW, .accessfn = access_tda,
0e5e8935
PM
4445 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1),
4446 .resetvalue = 0 },
5e8b12ff
PM
4447 /* MDCCSR_EL0, aka DBGDSCRint. This is a read-only mirror of MDSCR_EL1.
4448 * We don't implement the configurable EL0 access.
4449 */
4450 { .name = "MDCCSR_EL0", .state = ARM_CP_STATE_BOTH,
4451 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
7a0e58fa 4452 .type = ARM_CP_ALIAS,
d6c8cf81 4453 .access = PL1_R, .accessfn = access_tda,
b061a82b 4454 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1), },
10aae104
PM
4455 { .name = "OSLAR_EL1", .state = ARM_CP_STATE_BOTH,
4456 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 4,
1424ca8d 4457 .access = PL1_W, .type = ARM_CP_NO_RAW,
187f678d 4458 .accessfn = access_tdosa,
1424ca8d
DM
4459 .writefn = oslar_write },
4460 { .name = "OSLSR_EL1", .state = ARM_CP_STATE_BOTH,
4461 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 4,
4462 .access = PL1_R, .resetvalue = 10,
187f678d 4463 .accessfn = access_tdosa,
1424ca8d 4464 .fieldoffset = offsetof(CPUARMState, cp15.oslsr_el1) },
5e8b12ff
PM
4465 /* Dummy OSDLR_EL1: 32-bit Linux will read this */
4466 { .name = "OSDLR_EL1", .state = ARM_CP_STATE_BOTH,
4467 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 4,
187f678d
PM
4468 .access = PL1_RW, .accessfn = access_tdosa,
4469 .type = ARM_CP_NOP },
5e8b12ff
PM
4470 /* Dummy DBGVCR: Linux wants to clear this on startup, but we don't
4471 * implement vector catch debug events yet.
4472 */
4473 { .name = "DBGVCR",
4474 .cp = 14, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
d6c8cf81
PM
4475 .access = PL1_RW, .accessfn = access_tda,
4476 .type = ARM_CP_NOP },
4d2ec4da
PM
4477 /* Dummy DBGVCR32_EL2 (which is only for a 64-bit hypervisor
4478 * to save and restore a 32-bit guest's DBGVCR)
4479 */
4480 { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64,
4481 .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0,
4482 .access = PL2_RW, .accessfn = access_tda,
4483 .type = ARM_CP_NOP },
5dbdc434
PM
4484 /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications
4485 * Channel but Linux may try to access this register. The 32-bit
4486 * alias is DBGDCCINT.
4487 */
4488 { .name = "MDCCINT_EL1", .state = ARM_CP_STATE_BOTH,
4489 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0,
4490 .access = PL1_RW, .accessfn = access_tda,
4491 .type = ARM_CP_NOP },
50300698
PM
4492 REGINFO_SENTINEL
4493};
4494
4495static const ARMCPRegInfo debug_lpae_cp_reginfo[] = {
4496 /* 64 bit access versions of the (dummy) debug registers */
4497 { .name = "DBGDRAR", .cp = 14, .crm = 1, .opc1 = 0,
4498 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
4499 { .name = "DBGDSAR", .cp = 14, .crm = 2, .opc1 = 0,
4500 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
4501 REGINFO_SENTINEL
4502};
4503
60eed086
RH
4504/* Return the exception level to which exceptions should be taken
4505 * via SVEAccessTrap. If an exception should be routed through
4506 * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should
4507 * take care of raising that exception.
4508 * C.f. the ARM pseudocode function CheckSVEEnabled.
5be5e8ed 4509 */
ced31551 4510int sve_exception_el(CPUARMState *env, int el)
5be5e8ed
RH
4511{
4512#ifndef CONFIG_USER_ONLY
2de7ace2 4513 if (el <= 1) {
60eed086
RH
4514 bool disabled = false;
4515
4516 /* The CPACR.ZEN controls traps to EL1:
4517 * 0, 2 : trap EL0 and EL1 accesses
4518 * 1 : trap only EL0 accesses
4519 * 3 : trap no accesses
4520 */
4521 if (!extract32(env->cp15.cpacr_el1, 16, 1)) {
4522 disabled = true;
4523 } else if (!extract32(env->cp15.cpacr_el1, 17, 1)) {
2de7ace2 4524 disabled = el == 0;
5be5e8ed 4525 }
60eed086
RH
4526 if (disabled) {
4527 /* route_to_el2 */
4528 return (arm_feature(env, ARM_FEATURE_EL2)
4529 && !arm_is_secure(env)
4530 && (env->cp15.hcr_el2 & HCR_TGE) ? 2 : 1);
5be5e8ed 4531 }
5be5e8ed 4532
60eed086
RH
4533 /* Check CPACR.FPEN. */
4534 if (!extract32(env->cp15.cpacr_el1, 20, 1)) {
4535 disabled = true;
4536 } else if (!extract32(env->cp15.cpacr_el1, 21, 1)) {
2de7ace2 4537 disabled = el == 0;
5be5e8ed 4538 }
60eed086
RH
4539 if (disabled) {
4540 return 0;
5be5e8ed 4541 }
5be5e8ed
RH
4542 }
4543
60eed086
RH
4544 /* CPTR_EL2. Since TZ and TFP are positive,
4545 * they will be zero when EL2 is not present.
4546 */
2de7ace2 4547 if (el <= 2 && !arm_is_secure_below_el3(env)) {
60eed086
RH
4548 if (env->cp15.cptr_el[2] & CPTR_TZ) {
4549 return 2;
4550 }
4551 if (env->cp15.cptr_el[2] & CPTR_TFP) {
4552 return 0;
4553 }
5be5e8ed
RH
4554 }
4555
60eed086
RH
4556 /* CPTR_EL3. Since EZ is negative we must check for EL3. */
4557 if (arm_feature(env, ARM_FEATURE_EL3)
4558 && !(env->cp15.cptr_el[3] & CPTR_EZ)) {
5be5e8ed
RH
4559 return 3;
4560 }
4561#endif
4562 return 0;
4563}
4564
0ab5953b
RH
4565/*
4566 * Given that SVE is enabled, return the vector length for EL.
4567 */
ced31551 4568uint32_t sve_zcr_len_for_el(CPUARMState *env, int el)
0ab5953b
RH
4569{
4570 ARMCPU *cpu = arm_env_get_cpu(env);
4571 uint32_t zcr_len = cpu->sve_max_vq - 1;
4572
4573 if (el <= 1) {
4574 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[1]);
4575 }
4576 if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) {
4577 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]);
4578 }
4579 if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) {
4580 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]);
4581 }
4582 return zcr_len;
4583}
4584
5be5e8ed
RH
4585static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4586 uint64_t value)
4587{
0ab5953b
RH
4588 int cur_el = arm_current_el(env);
4589 int old_len = sve_zcr_len_for_el(env, cur_el);
4590 int new_len;
4591
5be5e8ed
RH
4592 /* Bits other than [3:0] are RAZ/WI. */
4593 raw_write(env, ri, value & 0xf);
0ab5953b
RH
4594
4595 /*
4596 * Because we arrived here, we know both FP and SVE are enabled;
4597 * otherwise we would have trapped access to the ZCR_ELn register.
4598 */
4599 new_len = sve_zcr_len_for_el(env, cur_el);
4600 if (new_len < old_len) {
4601 aarch64_sve_narrow_vq(env, new_len + 1);
4602 }
5be5e8ed
RH
4603}
4604
4605static const ARMCPRegInfo zcr_el1_reginfo = {
4606 .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64,
4607 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0,
11d7870b 4608 .access = PL1_RW, .type = ARM_CP_SVE,
5be5e8ed
RH
4609 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]),
4610 .writefn = zcr_write, .raw_writefn = raw_write
4611};
4612
4613static const ARMCPRegInfo zcr_el2_reginfo = {
4614 .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
4615 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
11d7870b 4616 .access = PL2_RW, .type = ARM_CP_SVE,
5be5e8ed
RH
4617 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]),
4618 .writefn = zcr_write, .raw_writefn = raw_write
4619};
4620
4621static const ARMCPRegInfo zcr_no_el2_reginfo = {
4622 .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
4623 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
11d7870b 4624 .access = PL2_RW, .type = ARM_CP_SVE,
5be5e8ed
RH
4625 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore
4626};
4627
4628static const ARMCPRegInfo zcr_el3_reginfo = {
4629 .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64,
4630 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0,
11d7870b 4631 .access = PL3_RW, .type = ARM_CP_SVE,
5be5e8ed
RH
4632 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]),
4633 .writefn = zcr_write, .raw_writefn = raw_write
4634};
4635
9ee98ce8
PM
4636void hw_watchpoint_update(ARMCPU *cpu, int n)
4637{
4638 CPUARMState *env = &cpu->env;
4639 vaddr len = 0;
4640 vaddr wvr = env->cp15.dbgwvr[n];
4641 uint64_t wcr = env->cp15.dbgwcr[n];
4642 int mask;
4643 int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
4644
4645 if (env->cpu_watchpoint[n]) {
4646 cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[n]);
4647 env->cpu_watchpoint[n] = NULL;
4648 }
4649
4650 if (!extract64(wcr, 0, 1)) {
4651 /* E bit clear : watchpoint disabled */
4652 return;
4653 }
4654
4655 switch (extract64(wcr, 3, 2)) {
4656 case 0:
4657 /* LSC 00 is reserved and must behave as if the wp is disabled */
4658 return;
4659 case 1:
4660 flags |= BP_MEM_READ;
4661 break;
4662 case 2:
4663 flags |= BP_MEM_WRITE;
4664 break;
4665 case 3:
4666 flags |= BP_MEM_ACCESS;
4667 break;
4668 }
4669
4670 /* Attempts to use both MASK and BAS fields simultaneously are
4671 * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case,
4672 * thus generating a watchpoint for every byte in the masked region.
4673 */
4674 mask = extract64(wcr, 24, 4);
4675 if (mask == 1 || mask == 2) {
4676 /* Reserved values of MASK; we must act as if the mask value was
4677 * some non-reserved value, or as if the watchpoint were disabled.
4678 * We choose the latter.
4679 */
4680 return;
4681 } else if (mask) {
4682 /* Watchpoint covers an aligned area up to 2GB in size */
4683 len = 1ULL << mask;
4684 /* If masked bits in WVR are not zero it's CONSTRAINED UNPREDICTABLE
4685 * whether the watchpoint fires when the unmasked bits match; we opt
4686 * to generate the exceptions.
4687 */
4688 wvr &= ~(len - 1);
4689 } else {
4690 /* Watchpoint covers bytes defined by the byte address select bits */
4691 int bas = extract64(wcr, 5, 8);
4692 int basstart;
4693
4694 if (bas == 0) {
4695 /* This must act as if the watchpoint is disabled */
4696 return;
4697 }
4698
4699 if (extract64(wvr, 2, 1)) {
4700 /* Deprecated case of an only 4-aligned address. BAS[7:4] are
4701 * ignored, and BAS[3:0] define which bytes to watch.
4702 */
4703 bas &= 0xf;
4704 }
4705 /* The BAS bits are supposed to be programmed to indicate a contiguous
4706 * range of bytes. Otherwise it is CONSTRAINED UNPREDICTABLE whether
4707 * we fire for each byte in the word/doubleword addressed by the WVR.
4708 * We choose to ignore any non-zero bits after the first range of 1s.
4709 */
4710 basstart = ctz32(bas);
4711 len = cto32(bas >> basstart);
4712 wvr += basstart;
4713 }
4714
4715 cpu_watchpoint_insert(CPU(cpu), wvr, len, flags,
4716 &env->cpu_watchpoint[n]);
4717}
4718
4719void hw_watchpoint_update_all(ARMCPU *cpu)
4720{
4721 int i;
4722 CPUARMState *env = &cpu->env;
4723
4724 /* Completely clear out existing QEMU watchpoints and our array, to
4725 * avoid possible stale entries following migration load.
4726 */
4727 cpu_watchpoint_remove_all(CPU(cpu), BP_CPU);
4728 memset(env->cpu_watchpoint, 0, sizeof(env->cpu_watchpoint));
4729
4730 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_watchpoint); i++) {
4731 hw_watchpoint_update(cpu, i);
4732 }
4733}
4734
4735static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4736 uint64_t value)
4737{
4738 ARMCPU *cpu = arm_env_get_cpu(env);
4739 int i = ri->crm;
4740
4741 /* Bits [63:49] are hardwired to the value of bit [48]; that is, the
4742 * register reads and behaves as if values written are sign extended.
4743 * Bits [1:0] are RES0.
4744 */
4745 value = sextract64(value, 0, 49) & ~3ULL;
4746
4747 raw_write(env, ri, value);
4748 hw_watchpoint_update(cpu, i);
4749}
4750
4751static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4752 uint64_t value)
4753{
4754 ARMCPU *cpu = arm_env_get_cpu(env);
4755 int i = ri->crm;
4756
4757 raw_write(env, ri, value);
4758 hw_watchpoint_update(cpu, i);
4759}
4760
46747d15
PM
4761void hw_breakpoint_update(ARMCPU *cpu, int n)
4762{
4763 CPUARMState *env = &cpu->env;
4764 uint64_t bvr = env->cp15.dbgbvr[n];
4765 uint64_t bcr = env->cp15.dbgbcr[n];
4766 vaddr addr;
4767 int bt;
4768 int flags = BP_CPU;
4769
4770 if (env->cpu_breakpoint[n]) {
4771 cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[n]);
4772 env->cpu_breakpoint[n] = NULL;
4773 }
4774
4775 if (!extract64(bcr, 0, 1)) {
4776 /* E bit clear : watchpoint disabled */
4777 return;
4778 }
4779
4780 bt = extract64(bcr, 20, 4);
4781
4782 switch (bt) {
4783 case 4: /* unlinked address mismatch (reserved if AArch64) */
4784 case 5: /* linked address mismatch (reserved if AArch64) */
4785 qemu_log_mask(LOG_UNIMP,
0221c8fd 4786 "arm: address mismatch breakpoint types not implemented\n");
46747d15
PM
4787 return;
4788 case 0: /* unlinked address match */
4789 case 1: /* linked address match */
4790 {
4791 /* Bits [63:49] are hardwired to the value of bit [48]; that is,
4792 * we behave as if the register was sign extended. Bits [1:0] are
4793 * RES0. The BAS field is used to allow setting breakpoints on 16
4794 * bit wide instructions; it is CONSTRAINED UNPREDICTABLE whether
4795 * a bp will fire if the addresses covered by the bp and the addresses
4796 * covered by the insn overlap but the insn doesn't start at the
4797 * start of the bp address range. We choose to require the insn and
4798 * the bp to have the same address. The constraints on writing to
4799 * BAS enforced in dbgbcr_write mean we have only four cases:
4800 * 0b0000 => no breakpoint
4801 * 0b0011 => breakpoint on addr
4802 * 0b1100 => breakpoint on addr + 2
4803 * 0b1111 => breakpoint on addr
4804 * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c).
4805 */
4806 int bas = extract64(bcr, 5, 4);
4807 addr = sextract64(bvr, 0, 49) & ~3ULL;
4808 if (bas == 0) {
4809 return;
4810 }
4811 if (bas == 0xc) {
4812 addr += 2;
4813 }
4814 break;
4815 }
4816 case 2: /* unlinked context ID match */
4817 case 8: /* unlinked VMID match (reserved if no EL2) */
4818 case 10: /* unlinked context ID and VMID match (reserved if no EL2) */
4819 qemu_log_mask(LOG_UNIMP,
0221c8fd 4820 "arm: unlinked context breakpoint types not implemented\n");
46747d15
PM
4821 return;
4822 case 9: /* linked VMID match (reserved if no EL2) */
4823 case 11: /* linked context ID and VMID match (reserved if no EL2) */
4824 case 3: /* linked context ID match */
4825 default:
4826 /* We must generate no events for Linked context matches (unless
4827 * they are linked to by some other bp/wp, which is handled in
4828 * updates for the linking bp/wp). We choose to also generate no events
4829 * for reserved values.
4830 */
4831 return;
4832 }
4833
4834 cpu_breakpoint_insert(CPU(cpu), addr, flags, &env->cpu_breakpoint[n]);
4835}
4836
4837void hw_breakpoint_update_all(ARMCPU *cpu)
4838{
4839 int i;
4840 CPUARMState *env = &cpu->env;
4841
4842 /* Completely clear out existing QEMU breakpoints and our array, to
4843 * avoid possible stale entries following migration load.
4844 */
4845 cpu_breakpoint_remove_all(CPU(cpu), BP_CPU);
4846 memset(env->cpu_breakpoint, 0, sizeof(env->cpu_breakpoint));
4847
4848 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_breakpoint); i++) {
4849 hw_breakpoint_update(cpu, i);
4850 }
4851}
4852
4853static void dbgbvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4854 uint64_t value)
4855{
4856 ARMCPU *cpu = arm_env_get_cpu(env);
4857 int i = ri->crm;
4858
4859 raw_write(env, ri, value);
4860 hw_breakpoint_update(cpu, i);
4861}
4862
4863static void dbgbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4864 uint64_t value)
4865{
4866 ARMCPU *cpu = arm_env_get_cpu(env);
4867 int i = ri->crm;
4868
4869 /* BAS[3] is a read-only copy of BAS[2], and BAS[1] a read-only
4870 * copy of BAS[0].
4871 */
4872 value = deposit64(value, 6, 1, extract64(value, 5, 1));
4873 value = deposit64(value, 8, 1, extract64(value, 7, 1));
4874
4875 raw_write(env, ri, value);
4876 hw_breakpoint_update(cpu, i);
4877}
4878
50300698 4879static void define_debug_regs(ARMCPU *cpu)
0b45451e 4880{
50300698
PM
4881 /* Define v7 and v8 architectural debug registers.
4882 * These are just dummy implementations for now.
0b45451e
PM
4883 */
4884 int i;
3ff6fc91 4885 int wrps, brps, ctx_cmps;
48eb3ae6
PM
4886 ARMCPRegInfo dbgdidr = {
4887 .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
d6c8cf81
PM
4888 .access = PL0_R, .accessfn = access_tda,
4889 .type = ARM_CP_CONST, .resetvalue = cpu->dbgdidr,
48eb3ae6
PM
4890 };
4891
3ff6fc91 4892 /* Note that all these register fields hold "number of Xs minus 1". */
48eb3ae6
PM
4893 brps = extract32(cpu->dbgdidr, 24, 4);
4894 wrps = extract32(cpu->dbgdidr, 28, 4);
3ff6fc91
PM
4895 ctx_cmps = extract32(cpu->dbgdidr, 20, 4);
4896
4897 assert(ctx_cmps <= brps);
48eb3ae6
PM
4898
4899 /* The DBGDIDR and ID_AA64DFR0_EL1 define various properties
4900 * of the debug registers such as number of breakpoints;
4901 * check that if they both exist then they agree.
4902 */
4903 if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
4904 assert(extract32(cpu->id_aa64dfr0, 12, 4) == brps);
4905 assert(extract32(cpu->id_aa64dfr0, 20, 4) == wrps);
3ff6fc91 4906 assert(extract32(cpu->id_aa64dfr0, 28, 4) == ctx_cmps);
48eb3ae6 4907 }
0b45451e 4908
48eb3ae6 4909 define_one_arm_cp_reg(cpu, &dbgdidr);
50300698
PM
4910 define_arm_cp_regs(cpu, debug_cp_reginfo);
4911
4912 if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) {
4913 define_arm_cp_regs(cpu, debug_lpae_cp_reginfo);
4914 }
4915
48eb3ae6 4916 for (i = 0; i < brps + 1; i++) {
0b45451e 4917 ARMCPRegInfo dbgregs[] = {
10aae104
PM
4918 { .name = "DBGBVR", .state = ARM_CP_STATE_BOTH,
4919 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 4,
d6c8cf81 4920 .access = PL1_RW, .accessfn = access_tda,
46747d15
PM
4921 .fieldoffset = offsetof(CPUARMState, cp15.dbgbvr[i]),
4922 .writefn = dbgbvr_write, .raw_writefn = raw_write
4923 },
10aae104
PM
4924 { .name = "DBGBCR", .state = ARM_CP_STATE_BOTH,
4925 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 5,
d6c8cf81 4926 .access = PL1_RW, .accessfn = access_tda,
46747d15
PM
4927 .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]),
4928 .writefn = dbgbcr_write, .raw_writefn = raw_write
4929 },
48eb3ae6
PM
4930 REGINFO_SENTINEL
4931 };
4932 define_arm_cp_regs(cpu, dbgregs);
4933 }
4934
4935 for (i = 0; i < wrps + 1; i++) {
4936 ARMCPRegInfo dbgregs[] = {
10aae104
PM
4937 { .name = "DBGWVR", .state = ARM_CP_STATE_BOTH,
4938 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 6,
d6c8cf81 4939 .access = PL1_RW, .accessfn = access_tda,
9ee98ce8
PM
4940 .fieldoffset = offsetof(CPUARMState, cp15.dbgwvr[i]),
4941 .writefn = dbgwvr_write, .raw_writefn = raw_write
4942 },
10aae104
PM
4943 { .name = "DBGWCR", .state = ARM_CP_STATE_BOTH,
4944 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 7,
d6c8cf81 4945 .access = PL1_RW, .accessfn = access_tda,
9ee98ce8
PM
4946 .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]),
4947 .writefn = dbgwcr_write, .raw_writefn = raw_write
4948 },
4949 REGINFO_SENTINEL
0b45451e
PM
4950 };
4951 define_arm_cp_regs(cpu, dbgregs);
4952 }
4953}
4954
96a8b92e
PM
4955/* We don't know until after realize whether there's a GICv3
4956 * attached, and that is what registers the gicv3 sysregs.
4957 * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1
4958 * at runtime.
4959 */
4960static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri)
4961{
4962 ARMCPU *cpu = arm_env_get_cpu(env);
4963 uint64_t pfr1 = cpu->id_pfr1;
4964
4965 if (env->gicv3state) {
4966 pfr1 |= 1 << 28;
4967 }
4968 return pfr1;
4969}
4970
4971static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri)
4972{
4973 ARMCPU *cpu = arm_env_get_cpu(env);
47576b94 4974 uint64_t pfr0 = cpu->isar.id_aa64pfr0;
96a8b92e
PM
4975
4976 if (env->gicv3state) {
4977 pfr0 |= 1 << 24;
4978 }
4979 return pfr0;
4980}
4981
2ceb98c0
PM
4982void register_cp_regs_for_features(ARMCPU *cpu)
4983{
4984 /* Register all the coprocessor registers based on feature bits */
4985 CPUARMState *env = &cpu->env;
4986 if (arm_feature(env, ARM_FEATURE_M)) {
4987 /* M profile has no coprocessor registers */
4988 return;
4989 }
4990
e9aa6c21 4991 define_arm_cp_regs(cpu, cp_reginfo);
9449fdf6
PM
4992 if (!arm_feature(env, ARM_FEATURE_V8)) {
4993 /* Must go early as it is full of wildcards that may be
4994 * overridden by later definitions.
4995 */
4996 define_arm_cp_regs(cpu, not_v8_cp_reginfo);
4997 }
4998
7d57f408 4999 if (arm_feature(env, ARM_FEATURE_V6)) {
8515a092
PM
5000 /* The ID registers all have impdef reset values */
5001 ARMCPRegInfo v6_idregs[] = {
0ff644a7
PM
5002 { .name = "ID_PFR0", .state = ARM_CP_STATE_BOTH,
5003 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
5004 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5005 .resetvalue = cpu->id_pfr0 },
96a8b92e
PM
5006 /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know
5007 * the value of the GIC field until after we define these regs.
5008 */
0ff644a7
PM
5009 { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH,
5010 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1,
96a8b92e
PM
5011 .access = PL1_R, .type = ARM_CP_NO_RAW,
5012 .readfn = id_pfr1_read,
5013 .writefn = arm_cp_write_ignore },
0ff644a7
PM
5014 { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH,
5015 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2,
5016 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5017 .resetvalue = cpu->id_dfr0 },
0ff644a7
PM
5018 { .name = "ID_AFR0", .state = ARM_CP_STATE_BOTH,
5019 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 3,
5020 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5021 .resetvalue = cpu->id_afr0 },
0ff644a7
PM
5022 { .name = "ID_MMFR0", .state = ARM_CP_STATE_BOTH,
5023 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 4,
5024 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5025 .resetvalue = cpu->id_mmfr0 },
0ff644a7
PM
5026 { .name = "ID_MMFR1", .state = ARM_CP_STATE_BOTH,
5027 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 5,
5028 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5029 .resetvalue = cpu->id_mmfr1 },
0ff644a7
PM
5030 { .name = "ID_MMFR2", .state = ARM_CP_STATE_BOTH,
5031 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 6,
5032 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5033 .resetvalue = cpu->id_mmfr2 },
0ff644a7
PM
5034 { .name = "ID_MMFR3", .state = ARM_CP_STATE_BOTH,
5035 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 7,
5036 .access = PL1_R, .type = ARM_CP_CONST,
8515a092 5037 .resetvalue = cpu->id_mmfr3 },
0ff644a7
PM
5038 { .name = "ID_ISAR0", .state = ARM_CP_STATE_BOTH,
5039 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0,
5040 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5041 .resetvalue = cpu->isar.id_isar0 },
0ff644a7
PM
5042 { .name = "ID_ISAR1", .state = ARM_CP_STATE_BOTH,
5043 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 1,
5044 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5045 .resetvalue = cpu->isar.id_isar1 },
0ff644a7
PM
5046 { .name = "ID_ISAR2", .state = ARM_CP_STATE_BOTH,
5047 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
5048 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5049 .resetvalue = cpu->isar.id_isar2 },
0ff644a7
PM
5050 { .name = "ID_ISAR3", .state = ARM_CP_STATE_BOTH,
5051 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 3,
5052 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5053 .resetvalue = cpu->isar.id_isar3 },
0ff644a7
PM
5054 { .name = "ID_ISAR4", .state = ARM_CP_STATE_BOTH,
5055 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 4,
5056 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5057 .resetvalue = cpu->isar.id_isar4 },
0ff644a7
PM
5058 { .name = "ID_ISAR5", .state = ARM_CP_STATE_BOTH,
5059 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 5,
5060 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5061 .resetvalue = cpu->isar.id_isar5 },
e20d84c1
PM
5062 { .name = "ID_MMFR4", .state = ARM_CP_STATE_BOTH,
5063 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 6,
5064 .access = PL1_R, .type = ARM_CP_CONST,
5065 .resetvalue = cpu->id_mmfr4 },
802abf40 5066 { .name = "ID_ISAR6", .state = ARM_CP_STATE_BOTH,
e20d84c1
PM
5067 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 7,
5068 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5069 .resetvalue = cpu->isar.id_isar6 },
8515a092
PM
5070 REGINFO_SENTINEL
5071 };
5072 define_arm_cp_regs(cpu, v6_idregs);
7d57f408
PM
5073 define_arm_cp_regs(cpu, v6_cp_reginfo);
5074 } else {
5075 define_arm_cp_regs(cpu, not_v6_cp_reginfo);
5076 }
4d31c596
PM
5077 if (arm_feature(env, ARM_FEATURE_V6K)) {
5078 define_arm_cp_regs(cpu, v6k_cp_reginfo);
5079 }
5e5cf9e3 5080 if (arm_feature(env, ARM_FEATURE_V7MP) &&
452a0955 5081 !arm_feature(env, ARM_FEATURE_PMSA)) {
995939a6
PM
5082 define_arm_cp_regs(cpu, v7mp_cp_reginfo);
5083 }
e9aa6c21 5084 if (arm_feature(env, ARM_FEATURE_V7)) {
200ac0ef 5085 /* v7 performance monitor control register: same implementor
7c2cb42b
AF
5086 * field as main ID register, and we implement only the cycle
5087 * count register.
200ac0ef 5088 */
7c2cb42b 5089#ifndef CONFIG_USER_ONLY
200ac0ef
PM
5090 ARMCPRegInfo pmcr = {
5091 .name = "PMCR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 0,
8521466b 5092 .access = PL0_RW,
7a0e58fa 5093 .type = ARM_CP_IO | ARM_CP_ALIAS,
8521466b 5094 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcr),
fcd25206
PM
5095 .accessfn = pmreg_access, .writefn = pmcr_write,
5096 .raw_writefn = raw_write,
200ac0ef 5097 };
8521466b
AF
5098 ARMCPRegInfo pmcr64 = {
5099 .name = "PMCR_EL0", .state = ARM_CP_STATE_AA64,
5100 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 0,
5101 .access = PL0_RW, .accessfn = pmreg_access,
5102 .type = ARM_CP_IO,
5103 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcr),
5104 .resetvalue = cpu->midr & 0xff000000,
5105 .writefn = pmcr_write, .raw_writefn = raw_write,
5106 };
7c2cb42b 5107 define_one_arm_cp_reg(cpu, &pmcr);
8521466b 5108 define_one_arm_cp_reg(cpu, &pmcr64);
7c2cb42b 5109#endif
776d4e5c 5110 ARMCPRegInfo clidr = {
7da845b0
PM
5111 .name = "CLIDR", .state = ARM_CP_STATE_BOTH,
5112 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1,
776d4e5c
PM
5113 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->clidr
5114 };
776d4e5c 5115 define_one_arm_cp_reg(cpu, &clidr);
e9aa6c21 5116 define_arm_cp_regs(cpu, v7_cp_reginfo);
50300698 5117 define_debug_regs(cpu);
7d57f408
PM
5118 } else {
5119 define_arm_cp_regs(cpu, not_v7_cp_reginfo);
e9aa6c21 5120 }
b0d2b7d0 5121 if (arm_feature(env, ARM_FEATURE_V8)) {
e20d84c1
PM
5122 /* AArch64 ID registers, which all have impdef reset values.
5123 * Note that within the ID register ranges the unused slots
5124 * must all RAZ, not UNDEF; future architecture versions may
5125 * define new registers here.
5126 */
e60cef86 5127 ARMCPRegInfo v8_idregs[] = {
96a8b92e
PM
5128 /* ID_AA64PFR0_EL1 is not a plain ARM_CP_CONST because we don't
5129 * know the right value for the GIC field until after we
5130 * define these regs.
5131 */
e60cef86
PM
5132 { .name = "ID_AA64PFR0_EL1", .state = ARM_CP_STATE_AA64,
5133 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 0,
96a8b92e
PM
5134 .access = PL1_R, .type = ARM_CP_NO_RAW,
5135 .readfn = id_aa64pfr0_read,
5136 .writefn = arm_cp_write_ignore },
e60cef86
PM
5137 { .name = "ID_AA64PFR1_EL1", .state = ARM_CP_STATE_AA64,
5138 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 1,
5139 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5140 .resetvalue = cpu->isar.id_aa64pfr1},
e20d84c1
PM
5141 { .name = "ID_AA64PFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5142 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 2,
5143 .access = PL1_R, .type = ARM_CP_CONST,
5144 .resetvalue = 0 },
5145 { .name = "ID_AA64PFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5146 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 3,
5147 .access = PL1_R, .type = ARM_CP_CONST,
5148 .resetvalue = 0 },
9516d772 5149 { .name = "ID_AA64ZFR0_EL1", .state = ARM_CP_STATE_AA64,
e20d84c1
PM
5150 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 4,
5151 .access = PL1_R, .type = ARM_CP_CONST,
9516d772 5152 /* At present, only SVEver == 0 is defined anyway. */
e20d84c1
PM
5153 .resetvalue = 0 },
5154 { .name = "ID_AA64PFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5155 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 5,
5156 .access = PL1_R, .type = ARM_CP_CONST,
5157 .resetvalue = 0 },
5158 { .name = "ID_AA64PFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5159 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 6,
5160 .access = PL1_R, .type = ARM_CP_CONST,
5161 .resetvalue = 0 },
5162 { .name = "ID_AA64PFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5163 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 7,
5164 .access = PL1_R, .type = ARM_CP_CONST,
5165 .resetvalue = 0 },
e60cef86
PM
5166 { .name = "ID_AA64DFR0_EL1", .state = ARM_CP_STATE_AA64,
5167 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 0,
5168 .access = PL1_R, .type = ARM_CP_CONST,
d6f02ce3 5169 .resetvalue = cpu->id_aa64dfr0 },
e60cef86
PM
5170 { .name = "ID_AA64DFR1_EL1", .state = ARM_CP_STATE_AA64,
5171 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 1,
5172 .access = PL1_R, .type = ARM_CP_CONST,
5173 .resetvalue = cpu->id_aa64dfr1 },
e20d84c1
PM
5174 { .name = "ID_AA64DFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5175 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 2,
5176 .access = PL1_R, .type = ARM_CP_CONST,
5177 .resetvalue = 0 },
5178 { .name = "ID_AA64DFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5179 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 3,
5180 .access = PL1_R, .type = ARM_CP_CONST,
5181 .resetvalue = 0 },
e60cef86
PM
5182 { .name = "ID_AA64AFR0_EL1", .state = ARM_CP_STATE_AA64,
5183 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 4,
5184 .access = PL1_R, .type = ARM_CP_CONST,
5185 .resetvalue = cpu->id_aa64afr0 },
5186 { .name = "ID_AA64AFR1_EL1", .state = ARM_CP_STATE_AA64,
5187 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 5,
5188 .access = PL1_R, .type = ARM_CP_CONST,
5189 .resetvalue = cpu->id_aa64afr1 },
e20d84c1
PM
5190 { .name = "ID_AA64AFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5191 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 6,
5192 .access = PL1_R, .type = ARM_CP_CONST,
5193 .resetvalue = 0 },
5194 { .name = "ID_AA64AFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5195 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 7,
5196 .access = PL1_R, .type = ARM_CP_CONST,
5197 .resetvalue = 0 },
e60cef86
PM
5198 { .name = "ID_AA64ISAR0_EL1", .state = ARM_CP_STATE_AA64,
5199 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 0,
5200 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5201 .resetvalue = cpu->isar.id_aa64isar0 },
e60cef86
PM
5202 { .name = "ID_AA64ISAR1_EL1", .state = ARM_CP_STATE_AA64,
5203 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 1,
5204 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5205 .resetvalue = cpu->isar.id_aa64isar1 },
e20d84c1
PM
5206 { .name = "ID_AA64ISAR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5207 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 2,
5208 .access = PL1_R, .type = ARM_CP_CONST,
5209 .resetvalue = 0 },
5210 { .name = "ID_AA64ISAR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5211 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 3,
5212 .access = PL1_R, .type = ARM_CP_CONST,
5213 .resetvalue = 0 },
5214 { .name = "ID_AA64ISAR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5215 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 4,
5216 .access = PL1_R, .type = ARM_CP_CONST,
5217 .resetvalue = 0 },
5218 { .name = "ID_AA64ISAR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5219 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 5,
5220 .access = PL1_R, .type = ARM_CP_CONST,
5221 .resetvalue = 0 },
5222 { .name = "ID_AA64ISAR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5223 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 6,
5224 .access = PL1_R, .type = ARM_CP_CONST,
5225 .resetvalue = 0 },
5226 { .name = "ID_AA64ISAR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5227 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 7,
5228 .access = PL1_R, .type = ARM_CP_CONST,
5229 .resetvalue = 0 },
e60cef86
PM
5230 { .name = "ID_AA64MMFR0_EL1", .state = ARM_CP_STATE_AA64,
5231 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
5232 .access = PL1_R, .type = ARM_CP_CONST,
5233 .resetvalue = cpu->id_aa64mmfr0 },
5234 { .name = "ID_AA64MMFR1_EL1", .state = ARM_CP_STATE_AA64,
5235 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 1,
5236 .access = PL1_R, .type = ARM_CP_CONST,
5237 .resetvalue = cpu->id_aa64mmfr1 },
e20d84c1
PM
5238 { .name = "ID_AA64MMFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5239 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 2,
5240 .access = PL1_R, .type = ARM_CP_CONST,
5241 .resetvalue = 0 },
5242 { .name = "ID_AA64MMFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5243 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 3,
5244 .access = PL1_R, .type = ARM_CP_CONST,
5245 .resetvalue = 0 },
5246 { .name = "ID_AA64MMFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5247 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 4,
5248 .access = PL1_R, .type = ARM_CP_CONST,
5249 .resetvalue = 0 },
5250 { .name = "ID_AA64MMFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5251 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 5,
5252 .access = PL1_R, .type = ARM_CP_CONST,
5253 .resetvalue = 0 },
5254 { .name = "ID_AA64MMFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5255 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 6,
5256 .access = PL1_R, .type = ARM_CP_CONST,
5257 .resetvalue = 0 },
5258 { .name = "ID_AA64MMFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5259 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 7,
5260 .access = PL1_R, .type = ARM_CP_CONST,
5261 .resetvalue = 0 },
a50c0f51
PM
5262 { .name = "MVFR0_EL1", .state = ARM_CP_STATE_AA64,
5263 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 0,
5264 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5265 .resetvalue = cpu->isar.mvfr0 },
a50c0f51
PM
5266 { .name = "MVFR1_EL1", .state = ARM_CP_STATE_AA64,
5267 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 1,
5268 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5269 .resetvalue = cpu->isar.mvfr1 },
a50c0f51
PM
5270 { .name = "MVFR2_EL1", .state = ARM_CP_STATE_AA64,
5271 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2,
5272 .access = PL1_R, .type = ARM_CP_CONST,
47576b94 5273 .resetvalue = cpu->isar.mvfr2 },
e20d84c1
PM
5274 { .name = "MVFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5275 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 3,
5276 .access = PL1_R, .type = ARM_CP_CONST,
5277 .resetvalue = 0 },
5278 { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5279 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4,
5280 .access = PL1_R, .type = ARM_CP_CONST,
5281 .resetvalue = 0 },
5282 { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5283 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5,
5284 .access = PL1_R, .type = ARM_CP_CONST,
5285 .resetvalue = 0 },
5286 { .name = "MVFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5287 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 6,
5288 .access = PL1_R, .type = ARM_CP_CONST,
5289 .resetvalue = 0 },
5290 { .name = "MVFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
5291 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 7,
5292 .access = PL1_R, .type = ARM_CP_CONST,
5293 .resetvalue = 0 },
4054bfa9
AF
5294 { .name = "PMCEID0", .state = ARM_CP_STATE_AA32,
5295 .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 6,
5296 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
5297 .resetvalue = cpu->pmceid0 },
5298 { .name = "PMCEID0_EL0", .state = ARM_CP_STATE_AA64,
5299 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 6,
5300 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
5301 .resetvalue = cpu->pmceid0 },
5302 { .name = "PMCEID1", .state = ARM_CP_STATE_AA32,
5303 .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 7,
5304 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
5305 .resetvalue = cpu->pmceid1 },
5306 { .name = "PMCEID1_EL0", .state = ARM_CP_STATE_AA64,
5307 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 7,
5308 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
5309 .resetvalue = cpu->pmceid1 },
e60cef86
PM
5310 REGINFO_SENTINEL
5311 };
be8e8128
GB
5312 /* RVBAR_EL1 is only implemented if EL1 is the highest EL */
5313 if (!arm_feature(env, ARM_FEATURE_EL3) &&
5314 !arm_feature(env, ARM_FEATURE_EL2)) {
5315 ARMCPRegInfo rvbar = {
5316 .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64,
5317 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
5318 .type = ARM_CP_CONST, .access = PL1_R, .resetvalue = cpu->rvbar
5319 };
5320 define_one_arm_cp_reg(cpu, &rvbar);
5321 }
e60cef86 5322 define_arm_cp_regs(cpu, v8_idregs);
b0d2b7d0
PM
5323 define_arm_cp_regs(cpu, v8_cp_reginfo);
5324 }
3b685ba7 5325 if (arm_feature(env, ARM_FEATURE_EL2)) {
f0d574d6 5326 uint64_t vmpidr_def = mpidr_read_val(env);
731de9e6
EI
5327 ARMCPRegInfo vpidr_regs[] = {
5328 { .name = "VPIDR", .state = ARM_CP_STATE_AA32,
5329 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
5330 .access = PL2_RW, .accessfn = access_el3_aa32ns,
36476562
PM
5331 .resetvalue = cpu->midr, .type = ARM_CP_ALIAS,
5332 .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) },
731de9e6
EI
5333 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64,
5334 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
5335 .access = PL2_RW, .resetvalue = cpu->midr,
5336 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
f0d574d6
EI
5337 { .name = "VMPIDR", .state = ARM_CP_STATE_AA32,
5338 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
5339 .access = PL2_RW, .accessfn = access_el3_aa32ns,
36476562
PM
5340 .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS,
5341 .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) },
f0d574d6
EI
5342 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64,
5343 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
5344 .access = PL2_RW,
5345 .resetvalue = vmpidr_def,
5346 .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) },
731de9e6
EI
5347 REGINFO_SENTINEL
5348 };
5349 define_arm_cp_regs(cpu, vpidr_regs);
4771cd01 5350 define_arm_cp_regs(cpu, el2_cp_reginfo);
ce4afed8
PM
5351 if (arm_feature(env, ARM_FEATURE_V8)) {
5352 define_arm_cp_regs(cpu, el2_v8_cp_reginfo);
5353 }
be8e8128
GB
5354 /* RVBAR_EL2 is only implemented if EL2 is the highest EL */
5355 if (!arm_feature(env, ARM_FEATURE_EL3)) {
5356 ARMCPRegInfo rvbar = {
5357 .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
5358 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
5359 .type = ARM_CP_CONST, .access = PL2_R, .resetvalue = cpu->rvbar
5360 };
5361 define_one_arm_cp_reg(cpu, &rvbar);
5362 }
d42e3c26
EI
5363 } else {
5364 /* If EL2 is missing but higher ELs are enabled, we need to
5365 * register the no_el2 reginfos.
5366 */
5367 if (arm_feature(env, ARM_FEATURE_EL3)) {
f0d574d6
EI
5368 /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value
5369 * of MIDR_EL1 and MPIDR_EL1.
731de9e6
EI
5370 */
5371 ARMCPRegInfo vpidr_regs[] = {
5372 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH,
5373 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
5374 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
5375 .type = ARM_CP_CONST, .resetvalue = cpu->midr,
5376 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
f0d574d6
EI
5377 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH,
5378 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
5379 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
5380 .type = ARM_CP_NO_RAW,
5381 .writefn = arm_cp_write_ignore, .readfn = mpidr_read },
731de9e6
EI
5382 REGINFO_SENTINEL
5383 };
5384 define_arm_cp_regs(cpu, vpidr_regs);
4771cd01 5385 define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo);
ce4afed8
PM
5386 if (arm_feature(env, ARM_FEATURE_V8)) {
5387 define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo);
5388 }
d42e3c26 5389 }
3b685ba7 5390 }
81547d66 5391 if (arm_feature(env, ARM_FEATURE_EL3)) {
0f1a3b24 5392 define_arm_cp_regs(cpu, el3_cp_reginfo);
e24fdd23
PM
5393 ARMCPRegInfo el3_regs[] = {
5394 { .name = "RVBAR_EL3", .state = ARM_CP_STATE_AA64,
5395 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 1,
5396 .type = ARM_CP_CONST, .access = PL3_R, .resetvalue = cpu->rvbar },
5397 { .name = "SCTLR_EL3", .state = ARM_CP_STATE_AA64,
5398 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 0,
5399 .access = PL3_RW,
5400 .raw_writefn = raw_write, .writefn = sctlr_write,
5401 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[3]),
5402 .resetvalue = cpu->reset_sctlr },
5403 REGINFO_SENTINEL
be8e8128 5404 };
e24fdd23
PM
5405
5406 define_arm_cp_regs(cpu, el3_regs);
81547d66 5407 }
2f027fc5
PM
5408 /* The behaviour of NSACR is sufficiently various that we don't
5409 * try to describe it in a single reginfo:
5410 * if EL3 is 64 bit, then trap to EL3 from S EL1,
5411 * reads as constant 0xc00 from NS EL1 and NS EL2
5412 * if EL3 is 32 bit, then RW at EL3, RO at NS EL1 and NS EL2
5413 * if v7 without EL3, register doesn't exist
5414 * if v8 without EL3, reads as constant 0xc00 from NS EL1 and NS EL2
5415 */
5416 if (arm_feature(env, ARM_FEATURE_EL3)) {
5417 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
5418 ARMCPRegInfo nsacr = {
5419 .name = "NSACR", .type = ARM_CP_CONST,
5420 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
5421 .access = PL1_RW, .accessfn = nsacr_access,
5422 .resetvalue = 0xc00
5423 };
5424 define_one_arm_cp_reg(cpu, &nsacr);
5425 } else {
5426 ARMCPRegInfo nsacr = {
5427 .name = "NSACR",
5428 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
5429 .access = PL3_RW | PL1_R,
5430 .resetvalue = 0,
5431 .fieldoffset = offsetof(CPUARMState, cp15.nsacr)
5432 };
5433 define_one_arm_cp_reg(cpu, &nsacr);
5434 }
5435 } else {
5436 if (arm_feature(env, ARM_FEATURE_V8)) {
5437 ARMCPRegInfo nsacr = {
5438 .name = "NSACR", .type = ARM_CP_CONST,
5439 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
5440 .access = PL1_R,
5441 .resetvalue = 0xc00
5442 };
5443 define_one_arm_cp_reg(cpu, &nsacr);
5444 }
5445 }
5446
452a0955 5447 if (arm_feature(env, ARM_FEATURE_PMSA)) {
6cb0b013
PC
5448 if (arm_feature(env, ARM_FEATURE_V6)) {
5449 /* PMSAv6 not implemented */
5450 assert(arm_feature(env, ARM_FEATURE_V7));
5451 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
5452 define_arm_cp_regs(cpu, pmsav7_cp_reginfo);
5453 } else {
5454 define_arm_cp_regs(cpu, pmsav5_cp_reginfo);
5455 }
18032bec 5456 } else {
8e5d75c9 5457 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
18032bec
PM
5458 define_arm_cp_regs(cpu, vmsa_cp_reginfo);
5459 }
c326b979
PM
5460 if (arm_feature(env, ARM_FEATURE_THUMB2EE)) {
5461 define_arm_cp_regs(cpu, t2ee_cp_reginfo);
5462 }
6cc7a3ae
PM
5463 if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
5464 define_arm_cp_regs(cpu, generic_timer_cp_reginfo);
5465 }
4a501606
PM
5466 if (arm_feature(env, ARM_FEATURE_VAPA)) {
5467 define_arm_cp_regs(cpu, vapa_cp_reginfo);
5468 }
c4804214
PM
5469 if (arm_feature(env, ARM_FEATURE_CACHE_TEST_CLEAN)) {
5470 define_arm_cp_regs(cpu, cache_test_clean_cp_reginfo);
5471 }
5472 if (arm_feature(env, ARM_FEATURE_CACHE_DIRTY_REG)) {
5473 define_arm_cp_regs(cpu, cache_dirty_status_cp_reginfo);
5474 }
5475 if (arm_feature(env, ARM_FEATURE_CACHE_BLOCK_OPS)) {
5476 define_arm_cp_regs(cpu, cache_block_ops_cp_reginfo);
5477 }
18032bec
PM
5478 if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
5479 define_arm_cp_regs(cpu, omap_cp_reginfo);
5480 }
34f90529
PM
5481 if (arm_feature(env, ARM_FEATURE_STRONGARM)) {
5482 define_arm_cp_regs(cpu, strongarm_cp_reginfo);
5483 }
1047b9d7
PM
5484 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
5485 define_arm_cp_regs(cpu, xscale_cp_reginfo);
5486 }
5487 if (arm_feature(env, ARM_FEATURE_DUMMY_C15_REGS)) {
5488 define_arm_cp_regs(cpu, dummy_c15_cp_reginfo);
5489 }
7ac681cf
PM
5490 if (arm_feature(env, ARM_FEATURE_LPAE)) {
5491 define_arm_cp_regs(cpu, lpae_cp_reginfo);
5492 }
7884849c
PM
5493 /* Slightly awkwardly, the OMAP and StrongARM cores need all of
5494 * cp15 crn=0 to be writes-ignored, whereas for other cores they should
5495 * be read-only (ie write causes UNDEF exception).
5496 */
5497 {
00a29f3d
PM
5498 ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = {
5499 /* Pre-v8 MIDR space.
5500 * Note that the MIDR isn't a simple constant register because
7884849c
PM
5501 * of the TI925 behaviour where writes to another register can
5502 * cause the MIDR value to change.
97ce8d61
PC
5503 *
5504 * Unimplemented registers in the c15 0 0 0 space default to
5505 * MIDR. Define MIDR first as this entire space, then CTR, TCMTR
5506 * and friends override accordingly.
7884849c
PM
5507 */
5508 { .name = "MIDR",
97ce8d61 5509 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = CP_ANY,
7884849c 5510 .access = PL1_R, .resetvalue = cpu->midr,
d4e6df63 5511 .writefn = arm_cp_write_ignore, .raw_writefn = raw_write,
731de9e6 5512 .readfn = midr_read,
97ce8d61
PC
5513 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
5514 .type = ARM_CP_OVERRIDE },
7884849c
PM
5515 /* crn = 0 op1 = 0 crm = 3..7 : currently unassigned; we RAZ. */
5516 { .name = "DUMMY",
5517 .cp = 15, .crn = 0, .crm = 3, .opc1 = 0, .opc2 = CP_ANY,
5518 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
5519 { .name = "DUMMY",
5520 .cp = 15, .crn = 0, .crm = 4, .opc1 = 0, .opc2 = CP_ANY,
5521 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
5522 { .name = "DUMMY",
5523 .cp = 15, .crn = 0, .crm = 5, .opc1 = 0, .opc2 = CP_ANY,
5524 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
5525 { .name = "DUMMY",
5526 .cp = 15, .crn = 0, .crm = 6, .opc1 = 0, .opc2 = CP_ANY,
5527 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
5528 { .name = "DUMMY",
5529 .cp = 15, .crn = 0, .crm = 7, .opc1 = 0, .opc2 = CP_ANY,
5530 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
5531 REGINFO_SENTINEL
5532 };
00a29f3d 5533 ARMCPRegInfo id_v8_midr_cp_reginfo[] = {
00a29f3d
PM
5534 { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH,
5535 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 0,
731de9e6
EI
5536 .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr,
5537 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
5538 .readfn = midr_read },
ac00c79f
SF
5539 /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */
5540 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
5541 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
5542 .access = PL1_R, .resetvalue = cpu->midr },
5543 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
5544 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7,
5545 .access = PL1_R, .resetvalue = cpu->midr },
00a29f3d
PM
5546 { .name = "REVIDR_EL1", .state = ARM_CP_STATE_BOTH,
5547 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 6,
13b72b2b 5548 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->revidr },
00a29f3d
PM
5549 REGINFO_SENTINEL
5550 };
5551 ARMCPRegInfo id_cp_reginfo[] = {
5552 /* These are common to v8 and pre-v8 */
5553 { .name = "CTR",
5554 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 1,
5555 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
5556 { .name = "CTR_EL0", .state = ARM_CP_STATE_AA64,
5557 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 0, .crm = 0,
5558 .access = PL0_R, .accessfn = ctr_el0_access,
5559 .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
5560 /* TCMTR and TLBTR exist in v8 but have no 64-bit versions */
5561 { .name = "TCMTR",
5562 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 2,
5563 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
00a29f3d
PM
5564 REGINFO_SENTINEL
5565 };
8085ce63
PC
5566 /* TLBTR is specific to VMSA */
5567 ARMCPRegInfo id_tlbtr_reginfo = {
5568 .name = "TLBTR",
5569 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 3,
5570 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0,
5571 };
3281af81
PC
5572 /* MPUIR is specific to PMSA V6+ */
5573 ARMCPRegInfo id_mpuir_reginfo = {
5574 .name = "MPUIR",
5575 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
5576 .access = PL1_R, .type = ARM_CP_CONST,
5577 .resetvalue = cpu->pmsav7_dregion << 8
5578 };
7884849c
PM
5579 ARMCPRegInfo crn0_wi_reginfo = {
5580 .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY,
5581 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W,
5582 .type = ARM_CP_NOP | ARM_CP_OVERRIDE
5583 };
5584 if (arm_feature(env, ARM_FEATURE_OMAPCP) ||
5585 arm_feature(env, ARM_FEATURE_STRONGARM)) {
5586 ARMCPRegInfo *r;
5587 /* Register the blanket "writes ignored" value first to cover the
a703eda1
PC
5588 * whole space. Then update the specific ID registers to allow write
5589 * access, so that they ignore writes rather than causing them to
5590 * UNDEF.
7884849c
PM
5591 */
5592 define_one_arm_cp_reg(cpu, &crn0_wi_reginfo);
00a29f3d
PM
5593 for (r = id_pre_v8_midr_cp_reginfo;
5594 r->type != ARM_CP_SENTINEL; r++) {
5595 r->access = PL1_RW;
5596 }
7884849c
PM
5597 for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) {
5598 r->access = PL1_RW;
7884849c 5599 }
10006112 5600 id_mpuir_reginfo.access = PL1_RW;
3281af81 5601 id_tlbtr_reginfo.access = PL1_RW;
7884849c 5602 }
00a29f3d
PM
5603 if (arm_feature(env, ARM_FEATURE_V8)) {
5604 define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo);
5605 } else {
5606 define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo);
5607 }
a703eda1 5608 define_arm_cp_regs(cpu, id_cp_reginfo);
452a0955 5609 if (!arm_feature(env, ARM_FEATURE_PMSA)) {
8085ce63 5610 define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo);
3281af81
PC
5611 } else if (arm_feature(env, ARM_FEATURE_V7)) {
5612 define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
8085ce63 5613 }
7884849c
PM
5614 }
5615
97ce8d61
PC
5616 if (arm_feature(env, ARM_FEATURE_MPIDR)) {
5617 define_arm_cp_regs(cpu, mpidr_cp_reginfo);
5618 }
5619
2771db27 5620 if (arm_feature(env, ARM_FEATURE_AUXCR)) {
834a6c69
PM
5621 ARMCPRegInfo auxcr_reginfo[] = {
5622 { .name = "ACTLR_EL1", .state = ARM_CP_STATE_BOTH,
5623 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 1,
5624 .access = PL1_RW, .type = ARM_CP_CONST,
5625 .resetvalue = cpu->reset_auxcr },
5626 { .name = "ACTLR_EL2", .state = ARM_CP_STATE_BOTH,
5627 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 1,
5628 .access = PL2_RW, .type = ARM_CP_CONST,
5629 .resetvalue = 0 },
5630 { .name = "ACTLR_EL3", .state = ARM_CP_STATE_AA64,
5631 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 1,
5632 .access = PL3_RW, .type = ARM_CP_CONST,
5633 .resetvalue = 0 },
5634 REGINFO_SENTINEL
2771db27 5635 };
834a6c69 5636 define_arm_cp_regs(cpu, auxcr_reginfo);
0e0456ab
PM
5637 if (arm_feature(env, ARM_FEATURE_V8)) {
5638 /* HACTLR2 maps to ACTLR_EL2[63:32] and is not in ARMv7 */
5639 ARMCPRegInfo hactlr2_reginfo = {
5640 .name = "HACTLR2", .state = ARM_CP_STATE_AA32,
5641 .cp = 15, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 3,
5642 .access = PL2_RW, .type = ARM_CP_CONST,
5643 .resetvalue = 0
5644 };
5645 define_one_arm_cp_reg(cpu, &hactlr2_reginfo);
5646 }
2771db27
PM
5647 }
5648
d8ba780b 5649 if (arm_feature(env, ARM_FEATURE_CBAR)) {
f318cec6
PM
5650 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
5651 /* 32 bit view is [31:18] 0...0 [43:32]. */
5652 uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18)
5653 | extract64(cpu->reset_cbar, 32, 12);
5654 ARMCPRegInfo cbar_reginfo[] = {
5655 { .name = "CBAR",
5656 .type = ARM_CP_CONST,
5657 .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
5658 .access = PL1_R, .resetvalue = cpu->reset_cbar },
5659 { .name = "CBAR_EL1", .state = ARM_CP_STATE_AA64,
5660 .type = ARM_CP_CONST,
5661 .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0,
5662 .access = PL1_R, .resetvalue = cbar32 },
5663 REGINFO_SENTINEL
5664 };
5665 /* We don't implement a r/w 64 bit CBAR currently */
5666 assert(arm_feature(env, ARM_FEATURE_CBAR_RO));
5667 define_arm_cp_regs(cpu, cbar_reginfo);
5668 } else {
5669 ARMCPRegInfo cbar = {
5670 .name = "CBAR",
5671 .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
5672 .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
5673 .fieldoffset = offsetof(CPUARMState,
5674 cp15.c15_config_base_address)
5675 };
5676 if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
5677 cbar.access = PL1_R;
5678 cbar.fieldoffset = 0;
5679 cbar.type = ARM_CP_CONST;
5680 }
5681 define_one_arm_cp_reg(cpu, &cbar);
5682 }
d8ba780b
PC
5683 }
5684
91db4642
CLG
5685 if (arm_feature(env, ARM_FEATURE_VBAR)) {
5686 ARMCPRegInfo vbar_cp_reginfo[] = {
5687 { .name = "VBAR", .state = ARM_CP_STATE_BOTH,
5688 .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0,
5689 .access = PL1_RW, .writefn = vbar_write,
5690 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s),
5691 offsetof(CPUARMState, cp15.vbar_ns) },
5692 .resetvalue = 0 },
5693 REGINFO_SENTINEL
5694 };
5695 define_arm_cp_regs(cpu, vbar_cp_reginfo);
5696 }
5697
2771db27
PM
5698 /* Generic registers whose values depend on the implementation */
5699 {
5700 ARMCPRegInfo sctlr = {
5ebafdf3 5701 .name = "SCTLR", .state = ARM_CP_STATE_BOTH,
137feaa9
FA
5702 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
5703 .access = PL1_RW,
5704 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s),
5705 offsetof(CPUARMState, cp15.sctlr_ns) },
d4e6df63
PM
5706 .writefn = sctlr_write, .resetvalue = cpu->reset_sctlr,
5707 .raw_writefn = raw_write,
2771db27
PM
5708 };
5709 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
5710 /* Normally we would always end the TB on an SCTLR write, but Linux
5711 * arch/arm/mach-pxa/sleep.S expects two instructions following
5712 * an MMU enable to execute from cache. Imitate this behaviour.
5713 */
5714 sctlr.type |= ARM_CP_SUPPRESS_TB_END;
5715 }
5716 define_one_arm_cp_reg(cpu, &sctlr);
5717 }
5be5e8ed 5718
cd208a1c 5719 if (cpu_isar_feature(aa64_sve, cpu)) {
5be5e8ed
RH
5720 define_one_arm_cp_reg(cpu, &zcr_el1_reginfo);
5721 if (arm_feature(env, ARM_FEATURE_EL2)) {
5722 define_one_arm_cp_reg(cpu, &zcr_el2_reginfo);
5723 } else {
5724 define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo);
5725 }
5726 if (arm_feature(env, ARM_FEATURE_EL3)) {
5727 define_one_arm_cp_reg(cpu, &zcr_el3_reginfo);
5728 }
5729 }
2ceb98c0
PM
5730}
5731
14969266
AF
5732void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu)
5733{
22169d41 5734 CPUState *cs = CPU(cpu);
14969266
AF
5735 CPUARMState *env = &cpu->env;
5736
6a669427
PM
5737 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
5738 gdb_register_coprocessor(cs, aarch64_fpu_gdb_get_reg,
5739 aarch64_fpu_gdb_set_reg,
5740 34, "aarch64-fpu.xml", 0);
5741 } else if (arm_feature(env, ARM_FEATURE_NEON)) {
22169d41 5742 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
56aebc89
PB
5743 51, "arm-neon.xml", 0);
5744 } else if (arm_feature(env, ARM_FEATURE_VFP3)) {
22169d41 5745 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
56aebc89
PB
5746 35, "arm-vfp3.xml", 0);
5747 } else if (arm_feature(env, ARM_FEATURE_VFP)) {
22169d41 5748 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
56aebc89
PB
5749 19, "arm-vfp.xml", 0);
5750 }
200bf5b7
AB
5751 gdb_register_coprocessor(cs, arm_gdb_get_sysreg, arm_gdb_set_sysreg,
5752 arm_gen_dynamic_xml(cs),
5753 "system-registers.xml", 0);
40f137e1
PB
5754}
5755
777dc784
PM
5756/* Sort alphabetically by type name, except for "any". */
5757static gint arm_cpu_list_compare(gconstpointer a, gconstpointer b)
5adb4839 5758{
777dc784
PM
5759 ObjectClass *class_a = (ObjectClass *)a;
5760 ObjectClass *class_b = (ObjectClass *)b;
5761 const char *name_a, *name_b;
5adb4839 5762
777dc784
PM
5763 name_a = object_class_get_name(class_a);
5764 name_b = object_class_get_name(class_b);
51492fd1 5765 if (strcmp(name_a, "any-" TYPE_ARM_CPU) == 0) {
777dc784 5766 return 1;
51492fd1 5767 } else if (strcmp(name_b, "any-" TYPE_ARM_CPU) == 0) {
777dc784
PM
5768 return -1;
5769 } else {
5770 return strcmp(name_a, name_b);
5adb4839
PB
5771 }
5772}
5773
777dc784 5774static void arm_cpu_list_entry(gpointer data, gpointer user_data)
40f137e1 5775{
777dc784 5776 ObjectClass *oc = data;
92a31361 5777 CPUListState *s = user_data;
51492fd1
AF
5778 const char *typename;
5779 char *name;
3371d272 5780
51492fd1
AF
5781 typename = object_class_get_name(oc);
5782 name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_ARM_CPU));
777dc784 5783 (*s->cpu_fprintf)(s->file, " %s\n",
51492fd1
AF
5784 name);
5785 g_free(name);
777dc784
PM
5786}
5787
5788void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf)
5789{
92a31361 5790 CPUListState s = {
777dc784
PM
5791 .file = f,
5792 .cpu_fprintf = cpu_fprintf,
5793 };
5794 GSList *list;
5795
5796 list = object_class_get_list(TYPE_ARM_CPU, false);
5797 list = g_slist_sort(list, arm_cpu_list_compare);
5798 (*cpu_fprintf)(f, "Available CPUs:\n");
5799 g_slist_foreach(list, arm_cpu_list_entry, &s);
5800 g_slist_free(list);
40f137e1
PB
5801}
5802
78027bb6
CR
5803static void arm_cpu_add_definition(gpointer data, gpointer user_data)
5804{
5805 ObjectClass *oc = data;
5806 CpuDefinitionInfoList **cpu_list = user_data;
5807 CpuDefinitionInfoList *entry;
5808 CpuDefinitionInfo *info;
5809 const char *typename;
5810
5811 typename = object_class_get_name(oc);
5812 info = g_malloc0(sizeof(*info));
5813 info->name = g_strndup(typename,
5814 strlen(typename) - strlen("-" TYPE_ARM_CPU));
8ed877b7 5815 info->q_typename = g_strdup(typename);
78027bb6
CR
5816
5817 entry = g_malloc0(sizeof(*entry));
5818 entry->value = info;
5819 entry->next = *cpu_list;
5820 *cpu_list = entry;
5821}
5822
5823CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
5824{
5825 CpuDefinitionInfoList *cpu_list = NULL;
5826 GSList *list;
5827
5828 list = object_class_get_list(TYPE_ARM_CPU, false);
5829 g_slist_foreach(list, arm_cpu_add_definition, &cpu_list);
5830 g_slist_free(list);
5831
5832 return cpu_list;
5833}
5834
6e6efd61 5835static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r,
51a79b03 5836 void *opaque, int state, int secstate,
9c513e78
AB
5837 int crm, int opc1, int opc2,
5838 const char *name)
6e6efd61
PM
5839{
5840 /* Private utility function for define_one_arm_cp_reg_with_opaque():
5841 * add a single reginfo struct to the hash table.
5842 */
5843 uint32_t *key = g_new(uint32_t, 1);
5844 ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo));
5845 int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0;
3f3c82a5
FA
5846 int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0;
5847
9c513e78 5848 r2->name = g_strdup(name);
3f3c82a5
FA
5849 /* Reset the secure state to the specific incoming state. This is
5850 * necessary as the register may have been defined with both states.
5851 */
5852 r2->secure = secstate;
5853
5854 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
5855 /* Register is banked (using both entries in array).
5856 * Overwriting fieldoffset as the array is only used to define
5857 * banked registers but later only fieldoffset is used.
f5a0a5a5 5858 */
3f3c82a5
FA
5859 r2->fieldoffset = r->bank_fieldoffsets[ns];
5860 }
5861
5862 if (state == ARM_CP_STATE_AA32) {
5863 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
5864 /* If the register is banked then we don't need to migrate or
5865 * reset the 32-bit instance in certain cases:
5866 *
5867 * 1) If the register has both 32-bit and 64-bit instances then we
5868 * can count on the 64-bit instance taking care of the
5869 * non-secure bank.
5870 * 2) If ARMv8 is enabled then we can count on a 64-bit version
5871 * taking care of the secure bank. This requires that separate
5872 * 32 and 64-bit definitions are provided.
5873 */
5874 if ((r->state == ARM_CP_STATE_BOTH && ns) ||
5875 (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) {
7a0e58fa 5876 r2->type |= ARM_CP_ALIAS;
3f3c82a5
FA
5877 }
5878 } else if ((secstate != r->secure) && !ns) {
5879 /* The register is not banked so we only want to allow migration of
5880 * the non-secure instance.
5881 */
7a0e58fa 5882 r2->type |= ARM_CP_ALIAS;
58a1d8ce 5883 }
3f3c82a5
FA
5884
5885 if (r->state == ARM_CP_STATE_BOTH) {
5886 /* We assume it is a cp15 register if the .cp field is left unset.
5887 */
5888 if (r2->cp == 0) {
5889 r2->cp = 15;
5890 }
5891
f5a0a5a5 5892#ifdef HOST_WORDS_BIGENDIAN
3f3c82a5
FA
5893 if (r2->fieldoffset) {
5894 r2->fieldoffset += sizeof(uint32_t);
5895 }
f5a0a5a5 5896#endif
3f3c82a5 5897 }
f5a0a5a5
PM
5898 }
5899 if (state == ARM_CP_STATE_AA64) {
5900 /* To allow abbreviation of ARMCPRegInfo
5901 * definitions, we treat cp == 0 as equivalent to
5902 * the value for "standard guest-visible sysreg".
58a1d8ce
PM
5903 * STATE_BOTH definitions are also always "standard
5904 * sysreg" in their AArch64 view (the .cp value may
5905 * be non-zero for the benefit of the AArch32 view).
f5a0a5a5 5906 */
58a1d8ce 5907 if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) {
f5a0a5a5
PM
5908 r2->cp = CP_REG_ARM64_SYSREG_CP;
5909 }
5910 *key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm,
5911 r2->opc0, opc1, opc2);
5912 } else {
51a79b03 5913 *key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2);
f5a0a5a5 5914 }
6e6efd61
PM
5915 if (opaque) {
5916 r2->opaque = opaque;
5917 }
67ed771d
PM
5918 /* reginfo passed to helpers is correct for the actual access,
5919 * and is never ARM_CP_STATE_BOTH:
5920 */
5921 r2->state = state;
6e6efd61
PM
5922 /* Make sure reginfo passed to helpers for wildcarded regs
5923 * has the correct crm/opc1/opc2 for this reg, not CP_ANY:
5924 */
5925 r2->crm = crm;
5926 r2->opc1 = opc1;
5927 r2->opc2 = opc2;
5928 /* By convention, for wildcarded registers only the first
5929 * entry is used for migration; the others are marked as
7a0e58fa 5930 * ALIAS so we don't try to transfer the register
6e6efd61 5931 * multiple times. Special registers (ie NOP/WFI) are
7a0e58fa 5932 * never migratable and not even raw-accessible.
6e6efd61 5933 */
7a0e58fa
PM
5934 if ((r->type & ARM_CP_SPECIAL)) {
5935 r2->type |= ARM_CP_NO_RAW;
5936 }
5937 if (((r->crm == CP_ANY) && crm != 0) ||
6e6efd61
PM
5938 ((r->opc1 == CP_ANY) && opc1 != 0) ||
5939 ((r->opc2 == CP_ANY) && opc2 != 0)) {
1f163787 5940 r2->type |= ARM_CP_ALIAS | ARM_CP_NO_GDB;
6e6efd61
PM
5941 }
5942
375421cc
PM
5943 /* Check that raw accesses are either forbidden or handled. Note that
5944 * we can't assert this earlier because the setup of fieldoffset for
5945 * banked registers has to be done first.
5946 */
5947 if (!(r2->type & ARM_CP_NO_RAW)) {
5948 assert(!raw_accessors_invalid(r2));
5949 }
5950
6e6efd61
PM
5951 /* Overriding of an existing definition must be explicitly
5952 * requested.
5953 */
5954 if (!(r->type & ARM_CP_OVERRIDE)) {
5955 ARMCPRegInfo *oldreg;
5956 oldreg = g_hash_table_lookup(cpu->cp_regs, key);
5957 if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) {
5958 fprintf(stderr, "Register redefined: cp=%d %d bit "
5959 "crn=%d crm=%d opc1=%d opc2=%d, "
5960 "was %s, now %s\n", r2->cp, 32 + 32 * is64,
5961 r2->crn, r2->crm, r2->opc1, r2->opc2,
5962 oldreg->name, r2->name);
5963 g_assert_not_reached();
5964 }
5965 }
5966 g_hash_table_insert(cpu->cp_regs, key, r2);
5967}
5968
5969
4b6a83fb
PM
5970void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
5971 const ARMCPRegInfo *r, void *opaque)
5972{
5973 /* Define implementations of coprocessor registers.
5974 * We store these in a hashtable because typically
5975 * there are less than 150 registers in a space which
5976 * is 16*16*16*8*8 = 262144 in size.
5977 * Wildcarding is supported for the crm, opc1 and opc2 fields.
5978 * If a register is defined twice then the second definition is
5979 * used, so this can be used to define some generic registers and
5980 * then override them with implementation specific variations.
5981 * At least one of the original and the second definition should
5982 * include ARM_CP_OVERRIDE in its type bits -- this is just a guard
5983 * against accidental use.
f5a0a5a5
PM
5984 *
5985 * The state field defines whether the register is to be
5986 * visible in the AArch32 or AArch64 execution state. If the
5987 * state is set to ARM_CP_STATE_BOTH then we synthesise a
5988 * reginfo structure for the AArch32 view, which sees the lower
5989 * 32 bits of the 64 bit register.
5990 *
5991 * Only registers visible in AArch64 may set r->opc0; opc0 cannot
5992 * be wildcarded. AArch64 registers are always considered to be 64
5993 * bits; the ARM_CP_64BIT* flag applies only to the AArch32 view of
5994 * the register, if any.
4b6a83fb 5995 */
f5a0a5a5 5996 int crm, opc1, opc2, state;
4b6a83fb
PM
5997 int crmmin = (r->crm == CP_ANY) ? 0 : r->crm;
5998 int crmmax = (r->crm == CP_ANY) ? 15 : r->crm;
5999 int opc1min = (r->opc1 == CP_ANY) ? 0 : r->opc1;
6000 int opc1max = (r->opc1 == CP_ANY) ? 7 : r->opc1;
6001 int opc2min = (r->opc2 == CP_ANY) ? 0 : r->opc2;
6002 int opc2max = (r->opc2 == CP_ANY) ? 7 : r->opc2;
6003 /* 64 bit registers have only CRm and Opc1 fields */
6004 assert(!((r->type & ARM_CP_64BIT) && (r->opc2 || r->crn)));
f5a0a5a5
PM
6005 /* op0 only exists in the AArch64 encodings */
6006 assert((r->state != ARM_CP_STATE_AA32) || (r->opc0 == 0));
6007 /* AArch64 regs are all 64 bit so ARM_CP_64BIT is meaningless */
6008 assert((r->state != ARM_CP_STATE_AA64) || !(r->type & ARM_CP_64BIT));
6009 /* The AArch64 pseudocode CheckSystemAccess() specifies that op1
6010 * encodes a minimum access level for the register. We roll this
6011 * runtime check into our general permission check code, so check
6012 * here that the reginfo's specified permissions are strict enough
6013 * to encompass the generic architectural permission check.
6014 */
6015 if (r->state != ARM_CP_STATE_AA32) {
6016 int mask = 0;
6017 switch (r->opc1) {
6018 case 0: case 1: case 2:
6019 /* min_EL EL1 */
6020 mask = PL1_RW;
6021 break;
6022 case 3:
6023 /* min_EL EL0 */
6024 mask = PL0_RW;
6025 break;
6026 case 4:
6027 /* min_EL EL2 */
6028 mask = PL2_RW;
6029 break;
6030 case 5:
6031 /* unallocated encoding, so not possible */
6032 assert(false);
6033 break;
6034 case 6:
6035 /* min_EL EL3 */
6036 mask = PL3_RW;
6037 break;
6038 case 7:
6039 /* min_EL EL1, secure mode only (we don't check the latter) */
6040 mask = PL1_RW;
6041 break;
6042 default:
6043 /* broken reginfo with out-of-range opc1 */
6044 assert(false);
6045 break;
6046 }
6047 /* assert our permissions are not too lax (stricter is fine) */
6048 assert((r->access & ~mask) == 0);
6049 }
6050
4b6a83fb
PM
6051 /* Check that the register definition has enough info to handle
6052 * reads and writes if they are permitted.
6053 */
6054 if (!(r->type & (ARM_CP_SPECIAL|ARM_CP_CONST))) {
6055 if (r->access & PL3_R) {
3f3c82a5
FA
6056 assert((r->fieldoffset ||
6057 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
6058 r->readfn);
4b6a83fb
PM
6059 }
6060 if (r->access & PL3_W) {
3f3c82a5
FA
6061 assert((r->fieldoffset ||
6062 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
6063 r->writefn);
4b6a83fb
PM
6064 }
6065 }
6066 /* Bad type field probably means missing sentinel at end of reg list */
6067 assert(cptype_valid(r->type));
6068 for (crm = crmmin; crm <= crmmax; crm++) {
6069 for (opc1 = opc1min; opc1 <= opc1max; opc1++) {
6070 for (opc2 = opc2min; opc2 <= opc2max; opc2++) {
f5a0a5a5
PM
6071 for (state = ARM_CP_STATE_AA32;
6072 state <= ARM_CP_STATE_AA64; state++) {
6073 if (r->state != state && r->state != ARM_CP_STATE_BOTH) {
6074 continue;
6075 }
3f3c82a5
FA
6076 if (state == ARM_CP_STATE_AA32) {
6077 /* Under AArch32 CP registers can be common
6078 * (same for secure and non-secure world) or banked.
6079 */
9c513e78
AB
6080 char *name;
6081
3f3c82a5
FA
6082 switch (r->secure) {
6083 case ARM_CP_SECSTATE_S:
6084 case ARM_CP_SECSTATE_NS:
6085 add_cpreg_to_hashtable(cpu, r, opaque, state,
9c513e78
AB
6086 r->secure, crm, opc1, opc2,
6087 r->name);
3f3c82a5
FA
6088 break;
6089 default:
9c513e78 6090 name = g_strdup_printf("%s_S", r->name);
3f3c82a5
FA
6091 add_cpreg_to_hashtable(cpu, r, opaque, state,
6092 ARM_CP_SECSTATE_S,
9c513e78
AB
6093 crm, opc1, opc2, name);
6094 g_free(name);
3f3c82a5
FA
6095 add_cpreg_to_hashtable(cpu, r, opaque, state,
6096 ARM_CP_SECSTATE_NS,
9c513e78 6097 crm, opc1, opc2, r->name);
3f3c82a5
FA
6098 break;
6099 }
6100 } else {
6101 /* AArch64 registers get mapped to non-secure instance
6102 * of AArch32 */
6103 add_cpreg_to_hashtable(cpu, r, opaque, state,
6104 ARM_CP_SECSTATE_NS,
9c513e78 6105 crm, opc1, opc2, r->name);
3f3c82a5 6106 }
f5a0a5a5 6107 }
4b6a83fb
PM
6108 }
6109 }
6110 }
6111}
6112
6113void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
6114 const ARMCPRegInfo *regs, void *opaque)
6115{
6116 /* Define a whole list of registers */
6117 const ARMCPRegInfo *r;
6118 for (r = regs; r->type != ARM_CP_SENTINEL; r++) {
6119 define_one_arm_cp_reg_with_opaque(cpu, r, opaque);
6120 }
6121}
6122
60322b39 6123const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp)
4b6a83fb 6124{
60322b39 6125 return g_hash_table_lookup(cpregs, &encoded_cp);
4b6a83fb
PM
6126}
6127
c4241c7d
PM
6128void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
6129 uint64_t value)
4b6a83fb
PM
6130{
6131 /* Helper coprocessor write function for write-ignore registers */
4b6a83fb
PM
6132}
6133
c4241c7d 6134uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri)
4b6a83fb
PM
6135{
6136 /* Helper coprocessor write function for read-as-zero registers */
4b6a83fb
PM
6137 return 0;
6138}
6139
f5a0a5a5
PM
6140void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque)
6141{
6142 /* Helper coprocessor reset function for do-nothing-on-reset registers */
6143}
6144
af393ffc 6145static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
37064a8b
PM
6146{
6147 /* Return true if it is not valid for us to switch to
6148 * this CPU mode (ie all the UNPREDICTABLE cases in
6149 * the ARM ARM CPSRWriteByInstr pseudocode).
6150 */
af393ffc
PM
6151
6152 /* Changes to or from Hyp via MSR and CPS are illegal. */
6153 if (write_type == CPSRWriteByInstr &&
6154 ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_HYP ||
6155 mode == ARM_CPU_MODE_HYP)) {
6156 return 1;
6157 }
6158
37064a8b
PM
6159 switch (mode) {
6160 case ARM_CPU_MODE_USR:
10eacda7 6161 return 0;
37064a8b
PM
6162 case ARM_CPU_MODE_SYS:
6163 case ARM_CPU_MODE_SVC:
6164 case ARM_CPU_MODE_ABT:
6165 case ARM_CPU_MODE_UND:
6166 case ARM_CPU_MODE_IRQ:
6167 case ARM_CPU_MODE_FIQ:
52ff951b
PM
6168 /* Note that we don't implement the IMPDEF NSACR.RFR which in v7
6169 * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.)
6170 */
10eacda7
PM
6171 /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
6172 * and CPS are treated as illegal mode changes.
6173 */
6174 if (write_type == CPSRWriteByInstr &&
6175 (env->cp15.hcr_el2 & HCR_TGE) &&
6176 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON &&
6177 !arm_is_secure_below_el3(env)) {
6178 return 1;
6179 }
37064a8b 6180 return 0;
e6c8fc07
PM
6181 case ARM_CPU_MODE_HYP:
6182 return !arm_feature(env, ARM_FEATURE_EL2)
6183 || arm_current_el(env) < 2 || arm_is_secure(env);
027fc527 6184 case ARM_CPU_MODE_MON:
58ae2d1f 6185 return arm_current_el(env) < 3;
37064a8b
PM
6186 default:
6187 return 1;
6188 }
6189}
6190
2f4a40e5
AZ
6191uint32_t cpsr_read(CPUARMState *env)
6192{
6193 int ZF;
6fbe23d5
PB
6194 ZF = (env->ZF == 0);
6195 return env->uncached_cpsr | (env->NF & 0x80000000) | (ZF << 30) |
2f4a40e5
AZ
6196 (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
6197 | (env->thumb << 5) | ((env->condexec_bits & 3) << 25)
6198 | ((env->condexec_bits & 0xfc) << 8)
af519934 6199 | (env->GE << 16) | (env->daif & CPSR_AIF);
2f4a40e5
AZ
6200}
6201
50866ba5
PM
6202void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
6203 CPSRWriteType write_type)
2f4a40e5 6204{
6e8801f9
FA
6205 uint32_t changed_daif;
6206
2f4a40e5 6207 if (mask & CPSR_NZCV) {
6fbe23d5
PB
6208 env->ZF = (~val) & CPSR_Z;
6209 env->NF = val;
2f4a40e5
AZ
6210 env->CF = (val >> 29) & 1;
6211 env->VF = (val << 3) & 0x80000000;
6212 }
6213 if (mask & CPSR_Q)
6214 env->QF = ((val & CPSR_Q) != 0);
6215 if (mask & CPSR_T)
6216 env->thumb = ((val & CPSR_T) != 0);
6217 if (mask & CPSR_IT_0_1) {
6218 env->condexec_bits &= ~3;
6219 env->condexec_bits |= (val >> 25) & 3;
6220 }
6221 if (mask & CPSR_IT_2_7) {
6222 env->condexec_bits &= 3;
6223 env->condexec_bits |= (val >> 8) & 0xfc;
6224 }
6225 if (mask & CPSR_GE) {
6226 env->GE = (val >> 16) & 0xf;
6227 }
6228
6e8801f9
FA
6229 /* In a V7 implementation that includes the security extensions but does
6230 * not include Virtualization Extensions the SCR.FW and SCR.AW bits control
6231 * whether non-secure software is allowed to change the CPSR_F and CPSR_A
6232 * bits respectively.
6233 *
6234 * In a V8 implementation, it is permitted for privileged software to
6235 * change the CPSR A/F bits regardless of the SCR.AW/FW bits.
6236 */
f8c88bbc 6237 if (write_type != CPSRWriteRaw && !arm_feature(env, ARM_FEATURE_V8) &&
6e8801f9
FA
6238 arm_feature(env, ARM_FEATURE_EL3) &&
6239 !arm_feature(env, ARM_FEATURE_EL2) &&
6240 !arm_is_secure(env)) {
6241
6242 changed_daif = (env->daif ^ val) & mask;
6243
6244 if (changed_daif & CPSR_A) {
6245 /* Check to see if we are allowed to change the masking of async
6246 * abort exceptions from a non-secure state.
6247 */
6248 if (!(env->cp15.scr_el3 & SCR_AW)) {
6249 qemu_log_mask(LOG_GUEST_ERROR,
6250 "Ignoring attempt to switch CPSR_A flag from "
6251 "non-secure world with SCR.AW bit clear\n");
6252 mask &= ~CPSR_A;
6253 }
6254 }
6255
6256 if (changed_daif & CPSR_F) {
6257 /* Check to see if we are allowed to change the masking of FIQ
6258 * exceptions from a non-secure state.
6259 */
6260 if (!(env->cp15.scr_el3 & SCR_FW)) {
6261 qemu_log_mask(LOG_GUEST_ERROR,
6262 "Ignoring attempt to switch CPSR_F flag from "
6263 "non-secure world with SCR.FW bit clear\n");
6264 mask &= ~CPSR_F;
6265 }
6266
6267 /* Check whether non-maskable FIQ (NMFI) support is enabled.
6268 * If this bit is set software is not allowed to mask
6269 * FIQs, but is allowed to set CPSR_F to 0.
6270 */
6271 if ((A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_NMFI) &&
6272 (val & CPSR_F)) {
6273 qemu_log_mask(LOG_GUEST_ERROR,
6274 "Ignoring attempt to enable CPSR_F flag "
6275 "(non-maskable FIQ [NMFI] support enabled)\n");
6276 mask &= ~CPSR_F;
6277 }
6278 }
6279 }
6280
4cc35614
PM
6281 env->daif &= ~(CPSR_AIF & mask);
6282 env->daif |= val & CPSR_AIF & mask;
6283
f8c88bbc
PM
6284 if (write_type != CPSRWriteRaw &&
6285 ((env->uncached_cpsr ^ val) & mask & CPSR_M)) {
8c4f0eb9
PM
6286 if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) {
6287 /* Note that we can only get here in USR mode if this is a
6288 * gdb stub write; for this case we follow the architectural
6289 * behaviour for guest writes in USR mode of ignoring an attempt
6290 * to switch mode. (Those are caught by translate.c for writes
6291 * triggered by guest instructions.)
6292 */
6293 mask &= ~CPSR_M;
6294 } else if (bad_mode_switch(env, val & CPSR_M, write_type)) {
81907a58
PM
6295 /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in
6296 * v7, and has defined behaviour in v8:
6297 * + leave CPSR.M untouched
6298 * + allow changes to the other CPSR fields
6299 * + set PSTATE.IL
6300 * For user changes via the GDB stub, we don't set PSTATE.IL,
6301 * as this would be unnecessarily harsh for a user error.
37064a8b
PM
6302 */
6303 mask &= ~CPSR_M;
81907a58
PM
6304 if (write_type != CPSRWriteByGDBStub &&
6305 arm_feature(env, ARM_FEATURE_V8)) {
6306 mask |= CPSR_IL;
6307 val |= CPSR_IL;
6308 }
81e37284
PM
6309 qemu_log_mask(LOG_GUEST_ERROR,
6310 "Illegal AArch32 mode switch attempt from %s to %s\n",
6311 aarch32_mode_name(env->uncached_cpsr),
6312 aarch32_mode_name(val));
37064a8b 6313 } else {
81e37284
PM
6314 qemu_log_mask(CPU_LOG_INT, "%s %s to %s PC 0x%" PRIx32 "\n",
6315 write_type == CPSRWriteExceptionReturn ?
6316 "Exception return from AArch32" :
6317 "AArch32 mode switch from",
6318 aarch32_mode_name(env->uncached_cpsr),
6319 aarch32_mode_name(val), env->regs[15]);
37064a8b
PM
6320 switch_mode(env, val & CPSR_M);
6321 }
2f4a40e5
AZ
6322 }
6323 mask &= ~CACHED_CPSR_BITS;
6324 env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask);
6325}
6326
b26eefb6
PB
6327/* Sign/zero extend */
6328uint32_t HELPER(sxtb16)(uint32_t x)
6329{
6330 uint32_t res;
6331 res = (uint16_t)(int8_t)x;
6332 res |= (uint32_t)(int8_t)(x >> 16) << 16;
6333 return res;
6334}
6335
6336uint32_t HELPER(uxtb16)(uint32_t x)
6337{
6338 uint32_t res;
6339 res = (uint16_t)(uint8_t)x;
6340 res |= (uint32_t)(uint8_t)(x >> 16) << 16;
6341 return res;
6342}
6343
3670669c
PB
6344int32_t HELPER(sdiv)(int32_t num, int32_t den)
6345{
6346 if (den == 0)
6347 return 0;
686eeb93
AJ
6348 if (num == INT_MIN && den == -1)
6349 return INT_MIN;
3670669c
PB
6350 return num / den;
6351}
6352
6353uint32_t HELPER(udiv)(uint32_t num, uint32_t den)
6354{
6355 if (den == 0)
6356 return 0;
6357 return num / den;
6358}
6359
6360uint32_t HELPER(rbit)(uint32_t x)
6361{
42fedbca 6362 return revbit32(x);
3670669c
PB
6363}
6364
5fafdf24 6365#if defined(CONFIG_USER_ONLY)
b5ff1b31 6366
9ee6e8bb 6367/* These should probably raise undefined insn exceptions. */
0ecb72a5 6368void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val)
9ee6e8bb 6369{
a47dddd7
AF
6370 ARMCPU *cpu = arm_env_get_cpu(env);
6371
6372 cpu_abort(CPU(cpu), "v7m_msr %d\n", reg);
9ee6e8bb
PB
6373}
6374
0ecb72a5 6375uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
9ee6e8bb 6376{
a47dddd7
AF
6377 ARMCPU *cpu = arm_env_get_cpu(env);
6378
6379 cpu_abort(CPU(cpu), "v7m_mrs %d\n", reg);
9ee6e8bb
PB
6380 return 0;
6381}
6382
fb602cb7
PM
6383void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
6384{
6385 /* translate.c should never generate calls here in user-only mode */
6386 g_assert_not_reached();
6387}
6388
3e3fa230
PM
6389void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
6390{
6391 /* translate.c should never generate calls here in user-only mode */
6392 g_assert_not_reached();
6393}
6394
5158de24
PM
6395uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
6396{
6397 /* The TT instructions can be used by unprivileged code, but in
6398 * user-only emulation we don't have the MPU.
6399 * Luckily since we know we are NonSecure unprivileged (and that in
6400 * turn means that the A flag wasn't specified), all the bits in the
6401 * register must be zero:
6402 * IREGION: 0 because IRVALID is 0
6403 * IRVALID: 0 because NS
6404 * S: 0 because NS
6405 * NSRW: 0 because NS
6406 * NSR: 0 because NS
6407 * RW: 0 because unpriv and A flag not set
6408 * R: 0 because unpriv and A flag not set
6409 * SRVALID: 0 because NS
6410 * MRVALID: 0 because unpriv and A flag not set
6411 * SREGION: 0 becaus SRVALID is 0
6412 * MREGION: 0 because MRVALID is 0
6413 */
6414 return 0;
6415}
6416
affdb64d 6417static void switch_mode(CPUARMState *env, int mode)
b5ff1b31 6418{
a47dddd7
AF
6419 ARMCPU *cpu = arm_env_get_cpu(env);
6420
6421 if (mode != ARM_CPU_MODE_USR) {
6422 cpu_abort(CPU(cpu), "Tried to switch out of user mode\n");
6423 }
b5ff1b31
FB
6424}
6425
012a906b
GB
6426uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
6427 uint32_t cur_el, bool secure)
9e729b57
EI
6428{
6429 return 1;
6430}
6431
ce02049d
GB
6432void aarch64_sync_64_to_32(CPUARMState *env)
6433{
6434 g_assert_not_reached();
6435}
6436
b5ff1b31
FB
6437#else
6438
affdb64d 6439static void switch_mode(CPUARMState *env, int mode)
b5ff1b31
FB
6440{
6441 int old_mode;
6442 int i;
6443
6444 old_mode = env->uncached_cpsr & CPSR_M;
6445 if (mode == old_mode)
6446 return;
6447
6448 if (old_mode == ARM_CPU_MODE_FIQ) {
6449 memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
8637c67f 6450 memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
b5ff1b31
FB
6451 } else if (mode == ARM_CPU_MODE_FIQ) {
6452 memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
8637c67f 6453 memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
b5ff1b31
FB
6454 }
6455
f5206413 6456 i = bank_number(old_mode);
b5ff1b31
FB
6457 env->banked_r13[i] = env->regs[13];
6458 env->banked_r14[i] = env->regs[14];
6459 env->banked_spsr[i] = env->spsr;
6460
f5206413 6461 i = bank_number(mode);
b5ff1b31
FB
6462 env->regs[13] = env->banked_r13[i];
6463 env->regs[14] = env->banked_r14[i];
6464 env->spsr = env->banked_spsr[i];
6465}
6466
0eeb17d6
GB
6467/* Physical Interrupt Target EL Lookup Table
6468 *
6469 * [ From ARM ARM section G1.13.4 (Table G1-15) ]
6470 *
6471 * The below multi-dimensional table is used for looking up the target
6472 * exception level given numerous condition criteria. Specifically, the
6473 * target EL is based on SCR and HCR routing controls as well as the
6474 * currently executing EL and secure state.
6475 *
6476 * Dimensions:
6477 * target_el_table[2][2][2][2][2][4]
6478 * | | | | | +--- Current EL
6479 * | | | | +------ Non-secure(0)/Secure(1)
6480 * | | | +--------- HCR mask override
6481 * | | +------------ SCR exec state control
6482 * | +--------------- SCR mask override
6483 * +------------------ 32-bit(0)/64-bit(1) EL3
6484 *
6485 * The table values are as such:
6486 * 0-3 = EL0-EL3
6487 * -1 = Cannot occur
6488 *
6489 * The ARM ARM target EL table includes entries indicating that an "exception
6490 * is not taken". The two cases where this is applicable are:
6491 * 1) An exception is taken from EL3 but the SCR does not have the exception
6492 * routed to EL3.
6493 * 2) An exception is taken from EL2 but the HCR does not have the exception
6494 * routed to EL2.
6495 * In these two cases, the below table contain a target of EL1. This value is
6496 * returned as it is expected that the consumer of the table data will check
6497 * for "target EL >= current EL" to ensure the exception is not taken.
6498 *
6499 * SCR HCR
6500 * 64 EA AMO From
6501 * BIT IRQ IMO Non-secure Secure
6502 * EL3 FIQ RW FMO EL0 EL1 EL2 EL3 EL0 EL1 EL2 EL3
6503 */
82c39f6a 6504static const int8_t target_el_table[2][2][2][2][2][4] = {
0eeb17d6
GB
6505 {{{{/* 0 0 0 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
6506 {/* 0 0 0 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},
6507 {{/* 0 0 1 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
6508 {/* 0 0 1 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},},
6509 {{{/* 0 1 0 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
6510 {/* 0 1 0 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},
6511 {{/* 0 1 1 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
6512 {/* 0 1 1 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},},},
6513 {{{{/* 1 0 0 0 */{ 1, 1, 2, -1 },{ 1, 1, -1, 1 },},
6514 {/* 1 0 0 1 */{ 2, 2, 2, -1 },{ 1, 1, -1, 1 },},},
6515 {{/* 1 0 1 0 */{ 1, 1, 1, -1 },{ 1, 1, -1, 1 },},
6516 {/* 1 0 1 1 */{ 2, 2, 2, -1 },{ 1, 1, -1, 1 },},},},
6517 {{{/* 1 1 0 0 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},
6518 {/* 1 1 0 1 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},},
6519 {{/* 1 1 1 0 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},
6520 {/* 1 1 1 1 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},},},},
6521};
6522
6523/*
6524 * Determine the target EL for physical exceptions
6525 */
012a906b
GB
6526uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
6527 uint32_t cur_el, bool secure)
0eeb17d6
GB
6528{
6529 CPUARMState *env = cs->env_ptr;
2cde031f 6530 int rw;
0eeb17d6
GB
6531 int scr;
6532 int hcr;
6533 int target_el;
2cde031f
SS
6534 /* Is the highest EL AArch64? */
6535 int is64 = arm_feature(env, ARM_FEATURE_AARCH64);
6536
6537 if (arm_feature(env, ARM_FEATURE_EL3)) {
6538 rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW);
6539 } else {
6540 /* Either EL2 is the highest EL (and so the EL2 register width
6541 * is given by is64); or there is no EL2 or EL3, in which case
6542 * the value of 'rw' does not affect the table lookup anyway.
6543 */
6544 rw = is64;
6545 }
0eeb17d6
GB
6546
6547 switch (excp_idx) {
6548 case EXCP_IRQ:
6549 scr = ((env->cp15.scr_el3 & SCR_IRQ) == SCR_IRQ);
ac656b16 6550 hcr = arm_hcr_el2_imo(env);
0eeb17d6
GB
6551 break;
6552 case EXCP_FIQ:
6553 scr = ((env->cp15.scr_el3 & SCR_FIQ) == SCR_FIQ);
ac656b16 6554 hcr = arm_hcr_el2_fmo(env);
0eeb17d6
GB
6555 break;
6556 default:
6557 scr = ((env->cp15.scr_el3 & SCR_EA) == SCR_EA);
ac656b16 6558 hcr = arm_hcr_el2_amo(env);
0eeb17d6
GB
6559 break;
6560 };
6561
6562 /* If HCR.TGE is set then HCR is treated as being 1 */
6563 hcr |= ((env->cp15.hcr_el2 & HCR_TGE) == HCR_TGE);
6564
6565 /* Perform a table-lookup for the target EL given the current state */
6566 target_el = target_el_table[is64][scr][rw][hcr][secure][cur_el];
6567
6568 assert(target_el > 0);
6569
6570 return target_el;
6571}
6572
fd592d89
PM
6573static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value,
6574 ARMMMUIdx mmu_idx, bool ignfault)
9ee6e8bb 6575{
fd592d89
PM
6576 CPUState *cs = CPU(cpu);
6577 CPUARMState *env = &cpu->env;
6578 MemTxAttrs attrs = {};
6579 MemTxResult txres;
6580 target_ulong page_size;
6581 hwaddr physaddr;
6582 int prot;
ab44c7b7 6583 ARMMMUFaultInfo fi = {};
fd592d89
PM
6584 bool secure = mmu_idx & ARM_MMU_IDX_M_S;
6585 int exc;
6586 bool exc_secure;
6587
6588 if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr,
6589 &attrs, &prot, &page_size, &fi, NULL)) {
6590 /* MPU/SAU lookup failed */
6591 if (fi.type == ARMFault_QEMU_SFault) {
6592 qemu_log_mask(CPU_LOG_INT,
6593 "...SecureFault with SFSR.AUVIOL during stacking\n");
6594 env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK;
6595 env->v7m.sfar = addr;
6596 exc = ARMV7M_EXCP_SECURE;
6597 exc_secure = false;
6598 } else {
6599 qemu_log_mask(CPU_LOG_INT, "...MemManageFault with CFSR.MSTKERR\n");
6600 env->v7m.cfsr[secure] |= R_V7M_CFSR_MSTKERR_MASK;
6601 exc = ARMV7M_EXCP_MEM;
6602 exc_secure = secure;
6603 }
6604 goto pend_fault;
6605 }
6606 address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value,
6607 attrs, &txres);
6608 if (txres != MEMTX_OK) {
6609 /* BusFault trying to write the data */
6610 qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.STKERR\n");
6611 env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_STKERR_MASK;
6612 exc = ARMV7M_EXCP_BUS;
6613 exc_secure = false;
6614 goto pend_fault;
6615 }
6616 return true;
70d74660 6617
fd592d89
PM
6618pend_fault:
6619 /* By pending the exception at this point we are making
6620 * the IMPDEF choice "overridden exceptions pended" (see the
6621 * MergeExcInfo() pseudocode). The other choice would be to not
6622 * pend them now and then make a choice about which to throw away
6623 * later if we have two derived exceptions.
6624 * The only case when we must not pend the exception but instead
6625 * throw it away is if we are doing the push of the callee registers
6626 * and we've already generated a derived exception. Even in this
6627 * case we will still update the fault status registers.
6628 */
6629 if (!ignfault) {
6630 armv7m_nvic_set_pending_derived(env->nvic, exc, exc_secure);
6631 }
6632 return false;
9ee6e8bb
PB
6633}
6634
95695eff
PM
6635static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr,
6636 ARMMMUIdx mmu_idx)
6637{
6638 CPUState *cs = CPU(cpu);
6639 CPUARMState *env = &cpu->env;
6640 MemTxAttrs attrs = {};
6641 MemTxResult txres;
6642 target_ulong page_size;
6643 hwaddr physaddr;
6644 int prot;
ab44c7b7 6645 ARMMMUFaultInfo fi = {};
95695eff
PM
6646 bool secure = mmu_idx & ARM_MMU_IDX_M_S;
6647 int exc;
6648 bool exc_secure;
6649 uint32_t value;
6650
6651 if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr,
6652 &attrs, &prot, &page_size, &fi, NULL)) {
6653 /* MPU/SAU lookup failed */
6654 if (fi.type == ARMFault_QEMU_SFault) {
6655 qemu_log_mask(CPU_LOG_INT,
6656 "...SecureFault with SFSR.AUVIOL during unstack\n");
6657 env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK;
6658 env->v7m.sfar = addr;
6659 exc = ARMV7M_EXCP_SECURE;
6660 exc_secure = false;
6661 } else {
6662 qemu_log_mask(CPU_LOG_INT,
6663 "...MemManageFault with CFSR.MUNSTKERR\n");
6664 env->v7m.cfsr[secure] |= R_V7M_CFSR_MUNSTKERR_MASK;
6665 exc = ARMV7M_EXCP_MEM;
6666 exc_secure = secure;
6667 }
6668 goto pend_fault;
6669 }
6670
6671 value = address_space_ldl(arm_addressspace(cs, attrs), physaddr,
6672 attrs, &txres);
6673 if (txres != MEMTX_OK) {
6674 /* BusFault trying to read the data */
6675 qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n");
6676 env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_UNSTKERR_MASK;
6677 exc = ARMV7M_EXCP_BUS;
6678 exc_secure = false;
6679 goto pend_fault;
6680 }
6681
6682 *dest = value;
6683 return true;
6684
6685pend_fault:
6686 /* By pending the exception at this point we are making
6687 * the IMPDEF choice "overridden exceptions pended" (see the
6688 * MergeExcInfo() pseudocode). The other choice would be to not
6689 * pend them now and then make a choice about which to throw away
6690 * later if we have two derived exceptions.
6691 */
6692 armv7m_nvic_set_pending(env->nvic, exc, exc_secure);
6693 return false;
6694}
6695
3f0cddee
PM
6696/* Write to v7M CONTROL.SPSEL bit for the specified security bank.
6697 * This may change the current stack pointer between Main and Process
6698 * stack pointers if it is done for the CONTROL register for the current
6699 * security state.
de2db7ec 6700 */
3f0cddee
PM
6701static void write_v7m_control_spsel_for_secstate(CPUARMState *env,
6702 bool new_spsel,
6703 bool secstate)
9ee6e8bb 6704{
3f0cddee 6705 bool old_is_psp = v7m_using_psp(env);
de2db7ec 6706
3f0cddee
PM
6707 env->v7m.control[secstate] =
6708 deposit32(env->v7m.control[secstate],
de2db7ec
PM
6709 R_V7M_CONTROL_SPSEL_SHIFT,
6710 R_V7M_CONTROL_SPSEL_LENGTH, new_spsel);
6711
3f0cddee
PM
6712 if (secstate == env->v7m.secure) {
6713 bool new_is_psp = v7m_using_psp(env);
6714 uint32_t tmp;
abc24d86 6715
3f0cddee
PM
6716 if (old_is_psp != new_is_psp) {
6717 tmp = env->v7m.other_sp;
6718 env->v7m.other_sp = env->regs[13];
6719 env->regs[13] = tmp;
6720 }
de2db7ec
PM
6721 }
6722}
6723
3f0cddee
PM
6724/* Write to v7M CONTROL.SPSEL bit. This may change the current
6725 * stack pointer between Main and Process stack pointers.
6726 */
6727static void write_v7m_control_spsel(CPUARMState *env, bool new_spsel)
6728{
6729 write_v7m_control_spsel_for_secstate(env, new_spsel, env->v7m.secure);
6730}
6731
de2db7ec
PM
6732void write_v7m_exception(CPUARMState *env, uint32_t new_exc)
6733{
6734 /* Write a new value to v7m.exception, thus transitioning into or out
6735 * of Handler mode; this may result in a change of active stack pointer.
6736 */
6737 bool new_is_psp, old_is_psp = v7m_using_psp(env);
6738 uint32_t tmp;
abc24d86 6739
de2db7ec
PM
6740 env->v7m.exception = new_exc;
6741
6742 new_is_psp = v7m_using_psp(env);
6743
6744 if (old_is_psp != new_is_psp) {
6745 tmp = env->v7m.other_sp;
6746 env->v7m.other_sp = env->regs[13];
6747 env->regs[13] = tmp;
9ee6e8bb
PB
6748 }
6749}
6750
fb602cb7
PM
6751/* Switch M profile security state between NS and S */
6752static void switch_v7m_security_state(CPUARMState *env, bool new_secstate)
6753{
6754 uint32_t new_ss_msp, new_ss_psp;
6755
6756 if (env->v7m.secure == new_secstate) {
6757 return;
6758 }
6759
6760 /* All the banked state is accessed by looking at env->v7m.secure
6761 * except for the stack pointer; rearrange the SP appropriately.
6762 */
6763 new_ss_msp = env->v7m.other_ss_msp;
6764 new_ss_psp = env->v7m.other_ss_psp;
6765
6766 if (v7m_using_psp(env)) {
6767 env->v7m.other_ss_psp = env->regs[13];
6768 env->v7m.other_ss_msp = env->v7m.other_sp;
6769 } else {
6770 env->v7m.other_ss_msp = env->regs[13];
6771 env->v7m.other_ss_psp = env->v7m.other_sp;
6772 }
6773
6774 env->v7m.secure = new_secstate;
6775
6776 if (v7m_using_psp(env)) {
6777 env->regs[13] = new_ss_psp;
6778 env->v7m.other_sp = new_ss_msp;
6779 } else {
6780 env->regs[13] = new_ss_msp;
6781 env->v7m.other_sp = new_ss_psp;
6782 }
6783}
6784
6785void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest)
6786{
6787 /* Handle v7M BXNS:
6788 * - if the return value is a magic value, do exception return (like BX)
6789 * - otherwise bit 0 of the return value is the target security state
6790 */
d02a8698
PM
6791 uint32_t min_magic;
6792
6793 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
6794 /* Covers FNC_RETURN and EXC_RETURN magic */
6795 min_magic = FNC_RETURN_MIN_MAGIC;
6796 } else {
6797 /* EXC_RETURN magic only */
6798 min_magic = EXC_RETURN_MIN_MAGIC;
6799 }
6800
6801 if (dest >= min_magic) {
fb602cb7
PM
6802 /* This is an exception return magic value; put it where
6803 * do_v7m_exception_exit() expects and raise EXCEPTION_EXIT.
6804 * Note that if we ever add gen_ss_advance() singlestep support to
6805 * M profile this should count as an "instruction execution complete"
6806 * event (compare gen_bx_excret_final_code()).
6807 */
6808 env->regs[15] = dest & ~1;
6809 env->thumb = dest & 1;
6810 HELPER(exception_internal)(env, EXCP_EXCEPTION_EXIT);
6811 /* notreached */
6812 }
6813
6814 /* translate.c should have made BXNS UNDEF unless we're secure */
6815 assert(env->v7m.secure);
6816
6817 switch_v7m_security_state(env, dest & 1);
6818 env->thumb = 1;
6819 env->regs[15] = dest & ~1;
6820}
6821
3e3fa230
PM
6822void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest)
6823{
6824 /* Handle v7M BLXNS:
6825 * - bit 0 of the destination address is the target security state
6826 */
6827
6828 /* At this point regs[15] is the address just after the BLXNS */
6829 uint32_t nextinst = env->regs[15] | 1;
6830 uint32_t sp = env->regs[13] - 8;
6831 uint32_t saved_psr;
6832
6833 /* translate.c will have made BLXNS UNDEF unless we're secure */
6834 assert(env->v7m.secure);
6835
6836 if (dest & 1) {
6837 /* target is Secure, so this is just a normal BLX,
6838 * except that the low bit doesn't indicate Thumb/not.
6839 */
6840 env->regs[14] = nextinst;
6841 env->thumb = 1;
6842 env->regs[15] = dest & ~1;
6843 return;
6844 }
6845
6846 /* Target is non-secure: first push a stack frame */
6847 if (!QEMU_IS_ALIGNED(sp, 8)) {
6848 qemu_log_mask(LOG_GUEST_ERROR,
6849 "BLXNS with misaligned SP is UNPREDICTABLE\n");
6850 }
6851
597610eb
PM
6852 if (sp < v7m_sp_limit(env)) {
6853 raise_exception(env, EXCP_STKOF, 0, 1);
6854 }
6855
3e3fa230
PM
6856 saved_psr = env->v7m.exception;
6857 if (env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK) {
6858 saved_psr |= XPSR_SFPA;
6859 }
6860
6861 /* Note that these stores can throw exceptions on MPU faults */
6862 cpu_stl_data(env, sp, nextinst);
6863 cpu_stl_data(env, sp + 4, saved_psr);
6864
6865 env->regs[13] = sp;
6866 env->regs[14] = 0xfeffffff;
6867 if (arm_v7m_is_handler_mode(env)) {
6868 /* Write a dummy value to IPSR, to avoid leaking the current secure
6869 * exception number to non-secure code. This is guaranteed not
6870 * to cause write_v7m_exception() to actually change stacks.
6871 */
6872 write_v7m_exception(env, 1);
6873 }
6874 switch_v7m_security_state(env, 0);
6875 env->thumb = 1;
6876 env->regs[15] = dest;
6877}
6878
5b522399
PM
6879static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode,
6880 bool spsel)
6881{
6882 /* Return a pointer to the location where we currently store the
6883 * stack pointer for the requested security state and thread mode.
6884 * This pointer will become invalid if the CPU state is updated
6885 * such that the stack pointers are switched around (eg changing
6886 * the SPSEL control bit).
6887 * Compare the v8M ARM ARM pseudocode LookUpSP_with_security_mode().
6888 * Unlike that pseudocode, we require the caller to pass us in the
6889 * SPSEL control bit value; this is because we also use this
6890 * function in handling of pushing of the callee-saves registers
6891 * part of the v8M stack frame (pseudocode PushCalleeStack()),
6892 * and in the tailchain codepath the SPSEL bit comes from the exception
6893 * return magic LR value from the previous exception. The pseudocode
6894 * opencodes the stack-selection in PushCalleeStack(), but we prefer
6895 * to make this utility function generic enough to do the job.
6896 */
6897 bool want_psp = threadmode && spsel;
6898
6899 if (secure == env->v7m.secure) {
de2db7ec
PM
6900 if (want_psp == v7m_using_psp(env)) {
6901 return &env->regs[13];
6902 } else {
6903 return &env->v7m.other_sp;
6904 }
5b522399
PM
6905 } else {
6906 if (want_psp) {
6907 return &env->v7m.other_ss_psp;
6908 } else {
6909 return &env->v7m.other_ss_msp;
6910 }
6911 }
6912}
6913
600c33f2
PM
6914static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure,
6915 uint32_t *pvec)
39ae2474
PM
6916{
6917 CPUState *cs = CPU(cpu);
6918 CPUARMState *env = &cpu->env;
6919 MemTxResult result;
600c33f2
PM
6920 uint32_t addr = env->v7m.vecbase[targets_secure] + exc * 4;
6921 uint32_t vector_entry;
6922 MemTxAttrs attrs = {};
6923 ARMMMUIdx mmu_idx;
6924 bool exc_secure;
6925
6926 mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true);
39ae2474 6927
600c33f2
PM
6928 /* We don't do a get_phys_addr() here because the rules for vector
6929 * loads are special: they always use the default memory map, and
6930 * the default memory map permits reads from all addresses.
6931 * Since there's no easy way to pass through to pmsav8_mpu_lookup()
6932 * that we want this special case which would always say "yes",
6933 * we just do the SAU lookup here followed by a direct physical load.
6934 */
6935 attrs.secure = targets_secure;
6936 attrs.user = false;
6937
6938 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
6939 V8M_SAttributes sattrs = {};
6940
6941 v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs);
6942 if (sattrs.ns) {
6943 attrs.secure = false;
6944 } else if (!targets_secure) {
6945 /* NS access to S memory */
6946 goto load_fail;
6947 }
6948 }
6949
6950 vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr,
6951 attrs, &result);
39ae2474 6952 if (result != MEMTX_OK) {
600c33f2 6953 goto load_fail;
39ae2474 6954 }
600c33f2
PM
6955 *pvec = vector_entry;
6956 return true;
6957
6958load_fail:
6959 /* All vector table fetch fails are reported as HardFault, with
6960 * HFSR.VECTTBL and .FORCED set. (FORCED is set because
6961 * technically the underlying exception is a MemManage or BusFault
6962 * that is escalated to HardFault.) This is a terminal exception,
6963 * so we will either take the HardFault immediately or else enter
6964 * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()).
6965 */
6966 exc_secure = targets_secure ||
6967 !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK);
6968 env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK;
6969 armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure);
6970 return false;
39ae2474
PM
6971}
6972
65b4234f 6973static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain,
0094ca70 6974 bool ignore_faults)
d3392718
PM
6975{
6976 /* For v8M, push the callee-saves register part of the stack frame.
6977 * Compare the v8M pseudocode PushCalleeStack().
6978 * In the tailchaining case this may not be the current stack.
6979 */
6980 CPUARMState *env = &cpu->env;
d3392718
PM
6981 uint32_t *frame_sp_p;
6982 uint32_t frameptr;
65b4234f
PM
6983 ARMMMUIdx mmu_idx;
6984 bool stacked_ok;
c32da7aa
PM
6985 uint32_t limit;
6986 bool want_psp;
d3392718
PM
6987
6988 if (dotailchain) {
65b4234f
PM
6989 bool mode = lr & R_V7M_EXCRET_MODE_MASK;
6990 bool priv = !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_NPRIV_MASK) ||
6991 !mode;
6992
6993 mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv);
6994 frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode,
d3392718 6995 lr & R_V7M_EXCRET_SPSEL_MASK);
c32da7aa
PM
6996 want_psp = mode && (lr & R_V7M_EXCRET_SPSEL_MASK);
6997 if (want_psp) {
6998 limit = env->v7m.psplim[M_REG_S];
6999 } else {
7000 limit = env->v7m.msplim[M_REG_S];
7001 }
d3392718 7002 } else {
65b4234f 7003 mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
d3392718 7004 frame_sp_p = &env->regs[13];
c32da7aa 7005 limit = v7m_sp_limit(env);
d3392718
PM
7006 }
7007
7008 frameptr = *frame_sp_p - 0x28;
c32da7aa
PM
7009 if (frameptr < limit) {
7010 /*
7011 * Stack limit failure: set SP to the limit value, and generate
7012 * STKOF UsageFault. Stack pushes below the limit must not be
7013 * performed. It is IMPDEF whether pushes above the limit are
7014 * performed; we choose not to.
7015 */
7016 qemu_log_mask(CPU_LOG_INT,
7017 "...STKOF during callee-saves register stacking\n");
7018 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK;
7019 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
7020 env->v7m.secure);
7021 *frame_sp_p = limit;
7022 return true;
7023 }
d3392718 7024
65b4234f
PM
7025 /* Write as much of the stack frame as we can. A write failure may
7026 * cause us to pend a derived exception.
7027 */
7028 stacked_ok =
7029 v7m_stack_write(cpu, frameptr, 0xfefa125b, mmu_idx, ignore_faults) &&
7030 v7m_stack_write(cpu, frameptr + 0x8, env->regs[4], mmu_idx,
7031 ignore_faults) &&
7032 v7m_stack_write(cpu, frameptr + 0xc, env->regs[5], mmu_idx,
7033 ignore_faults) &&
7034 v7m_stack_write(cpu, frameptr + 0x10, env->regs[6], mmu_idx,
7035 ignore_faults) &&
7036 v7m_stack_write(cpu, frameptr + 0x14, env->regs[7], mmu_idx,
7037 ignore_faults) &&
7038 v7m_stack_write(cpu, frameptr + 0x18, env->regs[8], mmu_idx,
7039 ignore_faults) &&
7040 v7m_stack_write(cpu, frameptr + 0x1c, env->regs[9], mmu_idx,
7041 ignore_faults) &&
7042 v7m_stack_write(cpu, frameptr + 0x20, env->regs[10], mmu_idx,
7043 ignore_faults) &&
7044 v7m_stack_write(cpu, frameptr + 0x24, env->regs[11], mmu_idx,
7045 ignore_faults);
7046
c32da7aa 7047 /* Update SP regardless of whether any of the stack accesses failed. */
d3392718 7048 *frame_sp_p = frameptr;
65b4234f
PM
7049
7050 return !stacked_ok;
d3392718
PM
7051}
7052
0094ca70
PM
7053static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain,
7054 bool ignore_stackfaults)
39ae2474
PM
7055{
7056 /* Do the "take the exception" parts of exception entry,
7057 * but not the pushing of state to the stack. This is
7058 * similar to the pseudocode ExceptionTaken() function.
7059 */
7060 CPUARMState *env = &cpu->env;
7061 uint32_t addr;
d3392718 7062 bool targets_secure;
6c948518 7063 int exc;
65b4234f 7064 bool push_failed = false;
d3392718 7065
6c948518 7066 armv7m_nvic_get_pending_irq_info(env->nvic, &exc, &targets_secure);
a9074977
PM
7067 qemu_log_mask(CPU_LOG_INT, "...taking pending %s exception %d\n",
7068 targets_secure ? "secure" : "nonsecure", exc);
d3392718
PM
7069
7070 if (arm_feature(env, ARM_FEATURE_V8)) {
7071 if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
7072 (lr & R_V7M_EXCRET_S_MASK)) {
7073 /* The background code (the owner of the registers in the
7074 * exception frame) is Secure. This means it may either already
7075 * have or now needs to push callee-saves registers.
7076 */
7077 if (targets_secure) {
7078 if (dotailchain && !(lr & R_V7M_EXCRET_ES_MASK)) {
7079 /* We took an exception from Secure to NonSecure
7080 * (which means the callee-saved registers got stacked)
7081 * and are now tailchaining to a Secure exception.
7082 * Clear DCRS so eventual return from this Secure
7083 * exception unstacks the callee-saved registers.
7084 */
7085 lr &= ~R_V7M_EXCRET_DCRS_MASK;
7086 }
7087 } else {
7088 /* We're going to a non-secure exception; push the
7089 * callee-saves registers to the stack now, if they're
7090 * not already saved.
7091 */
7092 if (lr & R_V7M_EXCRET_DCRS_MASK &&
7b73a1ca 7093 !(dotailchain && !(lr & R_V7M_EXCRET_ES_MASK))) {
65b4234f
PM
7094 push_failed = v7m_push_callee_stack(cpu, lr, dotailchain,
7095 ignore_stackfaults);
d3392718
PM
7096 }
7097 lr |= R_V7M_EXCRET_DCRS_MASK;
7098 }
7099 }
7100
7101 lr &= ~R_V7M_EXCRET_ES_MASK;
7102 if (targets_secure || !arm_feature(env, ARM_FEATURE_M_SECURITY)) {
7103 lr |= R_V7M_EXCRET_ES_MASK;
7104 }
7105 lr &= ~R_V7M_EXCRET_SPSEL_MASK;
7106 if (env->v7m.control[targets_secure] & R_V7M_CONTROL_SPSEL_MASK) {
7107 lr |= R_V7M_EXCRET_SPSEL_MASK;
7108 }
7109
7110 /* Clear registers if necessary to prevent non-secure exception
7111 * code being able to see register values from secure code.
7112 * Where register values become architecturally UNKNOWN we leave
7113 * them with their previous values.
7114 */
7115 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
7116 if (!targets_secure) {
7117 /* Always clear the caller-saved registers (they have been
7118 * pushed to the stack earlier in v7m_push_stack()).
7119 * Clear callee-saved registers if the background code is
7120 * Secure (in which case these regs were saved in
7121 * v7m_push_callee_stack()).
7122 */
7123 int i;
7124
7125 for (i = 0; i < 13; i++) {
7126 /* r4..r11 are callee-saves, zero only if EXCRET.S == 1 */
7127 if (i < 4 || i > 11 || (lr & R_V7M_EXCRET_S_MASK)) {
7128 env->regs[i] = 0;
7129 }
7130 }
7131 /* Clear EAPSR */
7132 xpsr_write(env, 0, XPSR_NZCV | XPSR_Q | XPSR_GE | XPSR_IT);
7133 }
7134 }
7135 }
39ae2474 7136
65b4234f
PM
7137 if (push_failed && !ignore_stackfaults) {
7138 /* Derived exception on callee-saves register stacking:
7139 * we might now want to take a different exception which
7140 * targets a different security state, so try again from the top.
7141 */
a9074977
PM
7142 qemu_log_mask(CPU_LOG_INT,
7143 "...derived exception on callee-saves register stacking");
65b4234f
PM
7144 v7m_exception_taken(cpu, lr, true, true);
7145 return;
7146 }
7147
600c33f2
PM
7148 if (!arm_v7m_load_vector(cpu, exc, targets_secure, &addr)) {
7149 /* Vector load failed: derived exception */
a9074977 7150 qemu_log_mask(CPU_LOG_INT, "...derived exception on vector table load");
600c33f2
PM
7151 v7m_exception_taken(cpu, lr, true, true);
7152 return;
7153 }
6c948518
PM
7154
7155 /* Now we've done everything that might cause a derived exception
7156 * we can go ahead and activate whichever exception we're going to
7157 * take (which might now be the derived exception).
7158 */
7159 armv7m_nvic_acknowledge_irq(env->nvic);
7160
d3392718
PM
7161 /* Switch to target security state -- must do this before writing SPSEL */
7162 switch_v7m_security_state(env, targets_secure);
de2db7ec 7163 write_v7m_control_spsel(env, 0);
dc3c4c14 7164 arm_clear_exclusive(env);
39ae2474
PM
7165 /* Clear IT bits */
7166 env->condexec_bits = 0;
7167 env->regs[14] = lr;
39ae2474
PM
7168 env->regs[15] = addr & 0xfffffffe;
7169 env->thumb = addr & 1;
7170}
7171
0094ca70 7172static bool v7m_push_stack(ARMCPU *cpu)
39ae2474
PM
7173{
7174 /* Do the "set up stack frame" part of exception entry,
7175 * similar to pseudocode PushStack().
0094ca70
PM
7176 * Return true if we generate a derived exception (and so
7177 * should ignore further stack faults trying to process
7178 * that derived exception.)
39ae2474 7179 */
fd592d89 7180 bool stacked_ok;
39ae2474
PM
7181 CPUARMState *env = &cpu->env;
7182 uint32_t xpsr = xpsr_read(env);
fd592d89
PM
7183 uint32_t frameptr = env->regs[13];
7184 ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
39ae2474
PM
7185
7186 /* Align stack pointer if the guest wants that */
fd592d89 7187 if ((frameptr & 4) &&
9d40cd8a 7188 (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKALIGN_MASK)) {
fd592d89 7189 frameptr -= 4;
987ab45e 7190 xpsr |= XPSR_SPREALIGN;
39ae2474 7191 }
0094ca70 7192
fd592d89
PM
7193 frameptr -= 0x20;
7194
c32da7aa
PM
7195 if (arm_feature(env, ARM_FEATURE_V8)) {
7196 uint32_t limit = v7m_sp_limit(env);
7197
7198 if (frameptr < limit) {
7199 /*
7200 * Stack limit failure: set SP to the limit value, and generate
7201 * STKOF UsageFault. Stack pushes below the limit must not be
7202 * performed. It is IMPDEF whether pushes above the limit are
7203 * performed; we choose not to.
7204 */
7205 qemu_log_mask(CPU_LOG_INT,
7206 "...STKOF during stacking\n");
7207 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK;
7208 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
7209 env->v7m.secure);
7210 env->regs[13] = limit;
7211 return true;
7212 }
7213 }
7214
fd592d89
PM
7215 /* Write as much of the stack frame as we can. If we fail a stack
7216 * write this will result in a derived exception being pended
7217 * (which may be taken in preference to the one we started with
7218 * if it has higher priority).
7219 */
7220 stacked_ok =
7221 v7m_stack_write(cpu, frameptr, env->regs[0], mmu_idx, false) &&
7222 v7m_stack_write(cpu, frameptr + 4, env->regs[1], mmu_idx, false) &&
7223 v7m_stack_write(cpu, frameptr + 8, env->regs[2], mmu_idx, false) &&
7224 v7m_stack_write(cpu, frameptr + 12, env->regs[3], mmu_idx, false) &&
7225 v7m_stack_write(cpu, frameptr + 16, env->regs[12], mmu_idx, false) &&
7226 v7m_stack_write(cpu, frameptr + 20, env->regs[14], mmu_idx, false) &&
7227 v7m_stack_write(cpu, frameptr + 24, env->regs[15], mmu_idx, false) &&
7228 v7m_stack_write(cpu, frameptr + 28, xpsr, mmu_idx, false);
7229
c32da7aa 7230 /* Update SP regardless of whether any of the stack accesses failed. */
fd592d89
PM
7231 env->regs[13] = frameptr;
7232
7233 return !stacked_ok;
39ae2474
PM
7234}
7235
aa488fe3 7236static void do_v7m_exception_exit(ARMCPU *cpu)
9ee6e8bb 7237{
aa488fe3 7238 CPUARMState *env = &cpu->env;
351e527a 7239 uint32_t excret;
9ee6e8bb 7240 uint32_t xpsr;
aa488fe3 7241 bool ufault = false;
bfb2eb52
PM
7242 bool sfault = false;
7243 bool return_to_sp_process;
7244 bool return_to_handler;
aa488fe3 7245 bool rettobase = false;
5cb18069 7246 bool exc_secure = false;
5b522399 7247 bool return_to_secure;
aa488fe3 7248
d02a8698
PM
7249 /* If we're not in Handler mode then jumps to magic exception-exit
7250 * addresses don't have magic behaviour. However for the v8M
7251 * security extensions the magic secure-function-return has to
7252 * work in thread mode too, so to avoid doing an extra check in
7253 * the generated code we allow exception-exit magic to also cause the
7254 * internal exception and bring us here in thread mode. Correct code
7255 * will never try to do this (the following insn fetch will always
7256 * fault) so we the overhead of having taken an unnecessary exception
7257 * doesn't matter.
aa488fe3 7258 */
d02a8698
PM
7259 if (!arm_v7m_is_handler_mode(env)) {
7260 return;
7261 }
aa488fe3
PM
7262
7263 /* In the spec pseudocode ExceptionReturn() is called directly
7264 * from BXWritePC() and gets the full target PC value including
7265 * bit zero. In QEMU's implementation we treat it as a normal
7266 * jump-to-register (which is then caught later on), and so split
7267 * the target value up between env->regs[15] and env->thumb in
7268 * gen_bx(). Reconstitute it.
7269 */
351e527a 7270 excret = env->regs[15];
aa488fe3 7271 if (env->thumb) {
351e527a 7272 excret |= 1;
aa488fe3
PM
7273 }
7274
7275 qemu_log_mask(CPU_LOG_INT, "Exception return: magic PC %" PRIx32
7276 " previous exception %d\n",
351e527a 7277 excret, env->v7m.exception);
aa488fe3 7278
351e527a 7279 if ((excret & R_V7M_EXCRET_RES1_MASK) != R_V7M_EXCRET_RES1_MASK) {
aa488fe3 7280 qemu_log_mask(LOG_GUEST_ERROR, "M profile: zero high bits in exception "
351e527a
PM
7281 "exit PC value 0x%" PRIx32 " are UNPREDICTABLE\n",
7282 excret);
aa488fe3
PM
7283 }
7284
bfb2eb52
PM
7285 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
7286 /* EXC_RETURN.ES validation check (R_SMFL). We must do this before
7287 * we pick which FAULTMASK to clear.
7288 */
7289 if (!env->v7m.secure &&
7290 ((excret & R_V7M_EXCRET_ES_MASK) ||
7291 !(excret & R_V7M_EXCRET_DCRS_MASK))) {
7292 sfault = 1;
7293 /* For all other purposes, treat ES as 0 (R_HXSR) */
7294 excret &= ~R_V7M_EXCRET_ES_MASK;
7295 }
b8109608 7296 exc_secure = excret & R_V7M_EXCRET_ES_MASK;
bfb2eb52
PM
7297 }
7298
a20ee600 7299 if (env->v7m.exception != ARMV7M_EXCP_NMI) {
42a6686b
PM
7300 /* Auto-clear FAULTMASK on return from other than NMI.
7301 * If the security extension is implemented then this only
7302 * happens if the raw execution priority is >= 0; the
7303 * value of the ES bit in the exception return value indicates
7304 * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.)
7305 */
7306 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
42a6686b 7307 if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) {
5cb18069 7308 env->v7m.faultmask[exc_secure] = 0;
42a6686b
PM
7309 }
7310 } else {
7311 env->v7m.faultmask[M_REG_NS] = 0;
7312 }
a20ee600 7313 }
aa488fe3 7314
5cb18069
PM
7315 switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception,
7316 exc_secure)) {
aa488fe3
PM
7317 case -1:
7318 /* attempt to exit an exception that isn't active */
7319 ufault = true;
7320 break;
7321 case 0:
7322 /* still an irq active now */
7323 break;
7324 case 1:
7325 /* we returned to base exception level, no nesting.
7326 * (In the pseudocode this is written using "NestedActivation != 1"
7327 * where we have 'rettobase == false'.)
7328 */
7329 rettobase = true;
7330 break;
7331 default:
7332 g_assert_not_reached();
7333 }
7334
bfb2eb52
PM
7335 return_to_handler = !(excret & R_V7M_EXCRET_MODE_MASK);
7336 return_to_sp_process = excret & R_V7M_EXCRET_SPSEL_MASK;
5b522399
PM
7337 return_to_secure = arm_feature(env, ARM_FEATURE_M_SECURITY) &&
7338 (excret & R_V7M_EXCRET_S_MASK);
7339
bfb2eb52
PM
7340 if (arm_feature(env, ARM_FEATURE_V8)) {
7341 if (!arm_feature(env, ARM_FEATURE_M_SECURITY)) {
7342 /* UNPREDICTABLE if S == 1 or DCRS == 0 or ES == 1 (R_XLCP);
7343 * we choose to take the UsageFault.
7344 */
7345 if ((excret & R_V7M_EXCRET_S_MASK) ||
7346 (excret & R_V7M_EXCRET_ES_MASK) ||
7347 !(excret & R_V7M_EXCRET_DCRS_MASK)) {
7348 ufault = true;
7349 }
7350 }
7351 if (excret & R_V7M_EXCRET_RES0_MASK) {
aa488fe3
PM
7352 ufault = true;
7353 }
bfb2eb52
PM
7354 } else {
7355 /* For v7M we only recognize certain combinations of the low bits */
7356 switch (excret & 0xf) {
7357 case 1: /* Return to Handler */
7358 break;
7359 case 13: /* Return to Thread using Process stack */
7360 case 9: /* Return to Thread using Main stack */
7361 /* We only need to check NONBASETHRDENA for v7M, because in
7362 * v8M this bit does not exist (it is RES1).
7363 */
7364 if (!rettobase &&
7365 !(env->v7m.ccr[env->v7m.secure] &
7366 R_V7M_CCR_NONBASETHRDENA_MASK)) {
7367 ufault = true;
7368 }
7369 break;
7370 default:
7371 ufault = true;
7372 }
7373 }
7374
89b1fec1
PM
7375 /*
7376 * Set CONTROL.SPSEL from excret.SPSEL. Since we're still in
7377 * Handler mode (and will be until we write the new XPSR.Interrupt
7378 * field) this does not switch around the current stack pointer.
7379 * We must do this before we do any kind of tailchaining, including
7380 * for the derived exceptions on integrity check failures, or we will
7381 * give the guest an incorrect EXCRET.SPSEL value on exception entry.
7382 */
7383 write_v7m_control_spsel_for_secstate(env, return_to_sp_process, exc_secure);
7384
bfb2eb52
PM
7385 if (sfault) {
7386 env->v7m.sfsr |= R_V7M_SFSR_INVER_MASK;
7387 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
bfb2eb52
PM
7388 qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing "
7389 "stackframe: failed EXC_RETURN.ES validity check\n");
a9074977 7390 v7m_exception_taken(cpu, excret, true, false);
bfb2eb52 7391 return;
aa488fe3
PM
7392 }
7393
7394 if (ufault) {
7395 /* Bad exception return: instead of popping the exception
7396 * stack, directly take a usage fault on the current stack.
7397 */
334e8dad 7398 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
2fb50a33 7399 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
aa488fe3
PM
7400 qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
7401 "stackframe: failed exception return integrity check\n");
a9074977 7402 v7m_exception_taken(cpu, excret, true, false);
aa488fe3 7403 return;
a20ee600 7404 }
9ee6e8bb 7405
5f62d3b9
PM
7406 /*
7407 * Tailchaining: if there is currently a pending exception that
7408 * is high enough priority to preempt execution at the level we're
7409 * about to return to, then just directly take that exception now,
7410 * avoiding an unstack-and-then-stack. Note that now we have
7411 * deactivated the previous exception by calling armv7m_nvic_complete_irq()
7412 * our current execution priority is already the execution priority we are
7413 * returning to -- none of the state we would unstack or set based on
7414 * the EXCRET value affects it.
7415 */
7416 if (armv7m_nvic_can_take_pending_exception(env->nvic)) {
7417 qemu_log_mask(CPU_LOG_INT, "...tailchaining to pending exception\n");
7418 v7m_exception_taken(cpu, excret, true, false);
7419 return;
7420 }
7421
3919e60b
PM
7422 switch_v7m_security_state(env, return_to_secure);
7423
5b522399
PM
7424 {
7425 /* The stack pointer we should be reading the exception frame from
7426 * depends on bits in the magic exception return type value (and
7427 * for v8M isn't necessarily the stack pointer we will eventually
7428 * end up resuming execution with). Get a pointer to the location
7429 * in the CPU state struct where the SP we need is currently being
7430 * stored; we will use and modify it in place.
7431 * We use this limited C variable scope so we don't accidentally
7432 * use 'frame_sp_p' after we do something that makes it invalid.
fcf83ab1 7433 */
5b522399
PM
7434 uint32_t *frame_sp_p = get_v7m_sp_ptr(env,
7435 return_to_secure,
7436 !return_to_handler,
7437 return_to_sp_process);
7438 uint32_t frameptr = *frame_sp_p;
95695eff
PM
7439 bool pop_ok = true;
7440 ARMMMUIdx mmu_idx;
2b83714d
PM
7441 bool return_to_priv = return_to_handler ||
7442 !(env->v7m.control[return_to_secure] & R_V7M_CONTROL_NPRIV_MASK);
95695eff
PM
7443
7444 mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, return_to_secure,
2b83714d 7445 return_to_priv);
5b522399 7446
cb484f9a
PM
7447 if (!QEMU_IS_ALIGNED(frameptr, 8) &&
7448 arm_feature(env, ARM_FEATURE_V8)) {
7449 qemu_log_mask(LOG_GUEST_ERROR,
7450 "M profile exception return with non-8-aligned SP "
7451 "for destination state is UNPREDICTABLE\n");
7452 }
7453
907bedb3
PM
7454 /* Do we need to pop callee-saved registers? */
7455 if (return_to_secure &&
7456 ((excret & R_V7M_EXCRET_ES_MASK) == 0 ||
7457 (excret & R_V7M_EXCRET_DCRS_MASK) == 0)) {
7458 uint32_t expected_sig = 0xfefa125b;
4818bad9
PM
7459 uint32_t actual_sig;
7460
7461 pop_ok = v7m_stack_read(cpu, &actual_sig, frameptr, mmu_idx);
907bedb3 7462
4818bad9 7463 if (pop_ok && expected_sig != actual_sig) {
907bedb3
PM
7464 /* Take a SecureFault on the current stack */
7465 env->v7m.sfsr |= R_V7M_SFSR_INVIS_MASK;
7466 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
907bedb3
PM
7467 qemu_log_mask(CPU_LOG_INT, "...taking SecureFault on existing "
7468 "stackframe: failed exception return integrity "
7469 "signature check\n");
a9074977 7470 v7m_exception_taken(cpu, excret, true, false);
907bedb3
PM
7471 return;
7472 }
7473
4818bad9 7474 pop_ok = pop_ok &&
95695eff
PM
7475 v7m_stack_read(cpu, &env->regs[4], frameptr + 0x8, mmu_idx) &&
7476 v7m_stack_read(cpu, &env->regs[5], frameptr + 0xc, mmu_idx) &&
7477 v7m_stack_read(cpu, &env->regs[6], frameptr + 0x10, mmu_idx) &&
7478 v7m_stack_read(cpu, &env->regs[7], frameptr + 0x14, mmu_idx) &&
7479 v7m_stack_read(cpu, &env->regs[8], frameptr + 0x18, mmu_idx) &&
7480 v7m_stack_read(cpu, &env->regs[9], frameptr + 0x1c, mmu_idx) &&
7481 v7m_stack_read(cpu, &env->regs[10], frameptr + 0x20, mmu_idx) &&
7482 v7m_stack_read(cpu, &env->regs[11], frameptr + 0x24, mmu_idx);
907bedb3
PM
7483
7484 frameptr += 0x28;
7485 }
7486
95695eff
PM
7487 /* Pop registers */
7488 pop_ok = pop_ok &&
7489 v7m_stack_read(cpu, &env->regs[0], frameptr, mmu_idx) &&
7490 v7m_stack_read(cpu, &env->regs[1], frameptr + 0x4, mmu_idx) &&
7491 v7m_stack_read(cpu, &env->regs[2], frameptr + 0x8, mmu_idx) &&
7492 v7m_stack_read(cpu, &env->regs[3], frameptr + 0xc, mmu_idx) &&
7493 v7m_stack_read(cpu, &env->regs[12], frameptr + 0x10, mmu_idx) &&
7494 v7m_stack_read(cpu, &env->regs[14], frameptr + 0x14, mmu_idx) &&
7495 v7m_stack_read(cpu, &env->regs[15], frameptr + 0x18, mmu_idx) &&
7496 v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx);
7497
7498 if (!pop_ok) {
7499 /* v7m_stack_read() pended a fault, so take it (as a tail
7500 * chained exception on the same stack frame)
7501 */
a9074977 7502 qemu_log_mask(CPU_LOG_INT, "...derived exception on unstacking\n");
95695eff
PM
7503 v7m_exception_taken(cpu, excret, true, false);
7504 return;
7505 }
4e4259d3
PM
7506
7507 /* Returning from an exception with a PC with bit 0 set is defined
7508 * behaviour on v8M (bit 0 is ignored), but for v7M it was specified
7509 * to be UNPREDICTABLE. In practice actual v7M hardware seems to ignore
7510 * the lsbit, and there are several RTOSes out there which incorrectly
7511 * assume the r15 in the stack frame should be a Thumb-style "lsbit
7512 * indicates ARM/Thumb" value, so ignore the bit on v7M as well, but
7513 * complain about the badly behaved guest.
7514 */
5b522399 7515 if (env->regs[15] & 1) {
5b522399 7516 env->regs[15] &= ~1U;
4e4259d3
PM
7517 if (!arm_feature(env, ARM_FEATURE_V8)) {
7518 qemu_log_mask(LOG_GUEST_ERROR,
7519 "M profile return from interrupt with misaligned "
7520 "PC is UNPREDICTABLE on v7M\n");
7521 }
5b522399 7522 }
4e4259d3 7523
224e0c30
PM
7524 if (arm_feature(env, ARM_FEATURE_V8)) {
7525 /* For v8M we have to check whether the xPSR exception field
7526 * matches the EXCRET value for return to handler/thread
7527 * before we commit to changing the SP and xPSR.
7528 */
7529 bool will_be_handler = (xpsr & XPSR_EXCP) != 0;
7530 if (return_to_handler != will_be_handler) {
7531 /* Take an INVPC UsageFault on the current stack.
7532 * By this point we will have switched to the security state
7533 * for the background state, so this UsageFault will target
7534 * that state.
7535 */
7536 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
7537 env->v7m.secure);
7538 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
224e0c30
PM
7539 qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing "
7540 "stackframe: failed exception return integrity "
7541 "check\n");
a9074977 7542 v7m_exception_taken(cpu, excret, true, false);
224e0c30
PM
7543 return;
7544 }
7545 }
7546
5b522399
PM
7547 /* Commit to consuming the stack frame */
7548 frameptr += 0x20;
7549 /* Undo stack alignment (the SPREALIGN bit indicates that the original
7550 * pre-exception SP was not 8-aligned and we added a padding word to
7551 * align it, so we undo this by ORing in the bit that increases it
7552 * from the current 8-aligned value to the 8-unaligned value. (Adding 4
7553 * would work too but a logical OR is how the pseudocode specifies it.)
7554 */
7555 if (xpsr & XPSR_SPREALIGN) {
7556 frameptr |= 4;
7557 }
7558 *frame_sp_p = frameptr;
fcf83ab1 7559 }
5b522399 7560 /* This xpsr_write() will invalidate frame_sp_p as it may switch stack */
987ab45e 7561 xpsr_write(env, xpsr, ~XPSR_SPREALIGN);
aa488fe3
PM
7562
7563 /* The restored xPSR exception field will be zero if we're
7564 * resuming in Thread mode. If that doesn't match what the
351e527a 7565 * exception return excret specified then this is a UsageFault.
224e0c30 7566 * v7M requires we make this check here; v8M did it earlier.
aa488fe3 7567 */
15b3f556 7568 if (return_to_handler != arm_v7m_is_handler_mode(env)) {
224e0c30
PM
7569 /* Take an INVPC UsageFault by pushing the stack again;
7570 * we know we're v7M so this is never a Secure UsageFault.
2fb50a33 7571 */
0094ca70
PM
7572 bool ignore_stackfaults;
7573
224e0c30 7574 assert(!arm_feature(env, ARM_FEATURE_V8));
2fb50a33 7575 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false);
334e8dad 7576 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
0094ca70 7577 ignore_stackfaults = v7m_push_stack(cpu);
aa488fe3
PM
7578 qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on new stackframe: "
7579 "failed exception return integrity check\n");
a9074977 7580 v7m_exception_taken(cpu, excret, false, ignore_stackfaults);
aa488fe3
PM
7581 return;
7582 }
7583
7584 /* Otherwise, we have a successful exception exit. */
dc3c4c14 7585 arm_clear_exclusive(env);
aa488fe3 7586 qemu_log_mask(CPU_LOG_INT, "...successful exception return\n");
9ee6e8bb
PB
7587}
7588
d02a8698
PM
7589static bool do_v7m_function_return(ARMCPU *cpu)
7590{
7591 /* v8M security extensions magic function return.
7592 * We may either:
7593 * (1) throw an exception (longjump)
7594 * (2) return true if we successfully handled the function return
7595 * (3) return false if we failed a consistency check and have
7596 * pended a UsageFault that needs to be taken now
7597 *
7598 * At this point the magic return value is split between env->regs[15]
7599 * and env->thumb. We don't bother to reconstitute it because we don't
7600 * need it (all values are handled the same way).
7601 */
7602 CPUARMState *env = &cpu->env;
7603 uint32_t newpc, newpsr, newpsr_exc;
7604
7605 qemu_log_mask(CPU_LOG_INT, "...really v7M secure function return\n");
7606
7607 {
7608 bool threadmode, spsel;
7609 TCGMemOpIdx oi;
7610 ARMMMUIdx mmu_idx;
7611 uint32_t *frame_sp_p;
7612 uint32_t frameptr;
7613
7614 /* Pull the return address and IPSR from the Secure stack */
7615 threadmode = !arm_v7m_is_handler_mode(env);
7616 spsel = env->v7m.control[M_REG_S] & R_V7M_CONTROL_SPSEL_MASK;
7617
7618 frame_sp_p = get_v7m_sp_ptr(env, true, threadmode, spsel);
7619 frameptr = *frame_sp_p;
7620
7621 /* These loads may throw an exception (for MPU faults). We want to
7622 * do them as secure, so work out what MMU index that is.
7623 */
7624 mmu_idx = arm_v7m_mmu_idx_for_secstate(env, true);
7625 oi = make_memop_idx(MO_LE, arm_to_core_mmu_idx(mmu_idx));
7626 newpc = helper_le_ldul_mmu(env, frameptr, oi, 0);
7627 newpsr = helper_le_ldul_mmu(env, frameptr + 4, oi, 0);
7628
7629 /* Consistency checks on new IPSR */
7630 newpsr_exc = newpsr & XPSR_EXCP;
7631 if (!((env->v7m.exception == 0 && newpsr_exc == 0) ||
7632 (env->v7m.exception == 1 && newpsr_exc != 0))) {
7633 /* Pend the fault and tell our caller to take it */
7634 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK;
7635 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE,
7636 env->v7m.secure);
7637 qemu_log_mask(CPU_LOG_INT,
7638 "...taking INVPC UsageFault: "
7639 "IPSR consistency check failed\n");
7640 return false;
7641 }
7642
7643 *frame_sp_p = frameptr + 8;
7644 }
7645
7646 /* This invalidates frame_sp_p */
7647 switch_v7m_security_state(env, true);
7648 env->v7m.exception = newpsr_exc;
7649 env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK;
7650 if (newpsr & XPSR_SFPA) {
7651 env->v7m.control[M_REG_S] |= R_V7M_CONTROL_SFPA_MASK;
7652 }
7653 xpsr_write(env, 0, XPSR_IT);
7654 env->thumb = newpc & 1;
7655 env->regs[15] = newpc & ~1;
7656
7657 qemu_log_mask(CPU_LOG_INT, "...function return successful\n");
7658 return true;
7659}
7660
27a7ea8a
PB
7661static void arm_log_exception(int idx)
7662{
7663 if (qemu_loglevel_mask(CPU_LOG_INT)) {
7664 const char *exc = NULL;
2c4a7cc5
PM
7665 static const char * const excnames[] = {
7666 [EXCP_UDEF] = "Undefined Instruction",
7667 [EXCP_SWI] = "SVC",
7668 [EXCP_PREFETCH_ABORT] = "Prefetch Abort",
7669 [EXCP_DATA_ABORT] = "Data Abort",
7670 [EXCP_IRQ] = "IRQ",
7671 [EXCP_FIQ] = "FIQ",
7672 [EXCP_BKPT] = "Breakpoint",
7673 [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit",
7674 [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage",
7675 [EXCP_HVC] = "Hypervisor Call",
7676 [EXCP_HYP_TRAP] = "Hypervisor Trap",
7677 [EXCP_SMC] = "Secure Monitor Call",
7678 [EXCP_VIRQ] = "Virtual IRQ",
7679 [EXCP_VFIQ] = "Virtual FIQ",
7680 [EXCP_SEMIHOST] = "Semihosting call",
7681 [EXCP_NOCP] = "v7M NOCP UsageFault",
7682 [EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
86f026de 7683 [EXCP_STKOF] = "v8M STKOF UsageFault",
2c4a7cc5 7684 };
27a7ea8a
PB
7685
7686 if (idx >= 0 && idx < ARRAY_SIZE(excnames)) {
7687 exc = excnames[idx];
7688 }
7689 if (!exc) {
7690 exc = "unknown";
7691 }
7692 qemu_log_mask(CPU_LOG_INT, "Taking exception %d [%s]\n", idx, exc);
7693 }
7694}
7695
333e10c5
PM
7696static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx,
7697 uint32_t addr, uint16_t *insn)
7698{
7699 /* Load a 16-bit portion of a v7M instruction, returning true on success,
7700 * or false on failure (in which case we will have pended the appropriate
7701 * exception).
7702 * We need to do the instruction fetch's MPU and SAU checks
7703 * like this because there is no MMU index that would allow
7704 * doing the load with a single function call. Instead we must
7705 * first check that the security attributes permit the load
7706 * and that they don't mismatch on the two halves of the instruction,
7707 * and then we do the load as a secure load (ie using the security
7708 * attributes of the address, not the CPU, as architecturally required).
7709 */
7710 CPUState *cs = CPU(cpu);
7711 CPUARMState *env = &cpu->env;
7712 V8M_SAttributes sattrs = {};
7713 MemTxAttrs attrs = {};
7714 ARMMMUFaultInfo fi = {};
7715 MemTxResult txres;
7716 target_ulong page_size;
7717 hwaddr physaddr;
7718 int prot;
333e10c5
PM
7719
7720 v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs);
7721 if (!sattrs.nsc || sattrs.ns) {
7722 /* This must be the second half of the insn, and it straddles a
7723 * region boundary with the second half not being S&NSC.
7724 */
7725 env->v7m.sfsr |= R_V7M_SFSR_INVEP_MASK;
7726 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
7727 qemu_log_mask(CPU_LOG_INT,
7728 "...really SecureFault with SFSR.INVEP\n");
7729 return false;
7730 }
7731 if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx,
bc52bfeb 7732 &physaddr, &attrs, &prot, &page_size, &fi, NULL)) {
333e10c5
PM
7733 /* the MPU lookup failed */
7734 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK;
7735 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, env->v7m.secure);
7736 qemu_log_mask(CPU_LOG_INT, "...really MemManage with CFSR.IACCVIOL\n");
7737 return false;
7738 }
7739 *insn = address_space_lduw_le(arm_addressspace(cs, attrs), physaddr,
7740 attrs, &txres);
7741 if (txres != MEMTX_OK) {
7742 env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_IBUSERR_MASK;
7743 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false);
7744 qemu_log_mask(CPU_LOG_INT, "...really BusFault with CFSR.IBUSERR\n");
7745 return false;
7746 }
7747 return true;
7748}
7749
7750static bool v7m_handle_execute_nsc(ARMCPU *cpu)
7751{
7752 /* Check whether this attempt to execute code in a Secure & NS-Callable
7753 * memory region is for an SG instruction; if so, then emulate the
7754 * effect of the SG instruction and return true. Otherwise pend
7755 * the correct kind of exception and return false.
7756 */
7757 CPUARMState *env = &cpu->env;
7758 ARMMMUIdx mmu_idx;
7759 uint16_t insn;
7760
7761 /* We should never get here unless get_phys_addr_pmsav8() caused
7762 * an exception for NS executing in S&NSC memory.
7763 */
7764 assert(!env->v7m.secure);
7765 assert(arm_feature(env, ARM_FEATURE_M_SECURITY));
7766
7767 /* We want to do the MPU lookup as secure; work out what mmu_idx that is */
7768 mmu_idx = arm_v7m_mmu_idx_for_secstate(env, true);
7769
7770 if (!v7m_read_half_insn(cpu, mmu_idx, env->regs[15], &insn)) {
7771 return false;
7772 }
7773
7774 if (!env->thumb) {
7775 goto gen_invep;
7776 }
7777
7778 if (insn != 0xe97f) {
7779 /* Not an SG instruction first half (we choose the IMPDEF
7780 * early-SG-check option).
7781 */
7782 goto gen_invep;
7783 }
7784
7785 if (!v7m_read_half_insn(cpu, mmu_idx, env->regs[15] + 2, &insn)) {
7786 return false;
7787 }
7788
7789 if (insn != 0xe97f) {
7790 /* Not an SG instruction second half (yes, both halves of the SG
7791 * insn have the same hex value)
7792 */
7793 goto gen_invep;
7794 }
7795
7796 /* OK, we have confirmed that we really have an SG instruction.
7797 * We know we're NS in S memory so don't need to repeat those checks.
7798 */
7799 qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32
7800 ", executing it\n", env->regs[15]);
7801 env->regs[14] &= ~1;
7802 switch_v7m_security_state(env, true);
7803 xpsr_write(env, 0, XPSR_IT);
7804 env->regs[15] += 4;
7805 return true;
7806
7807gen_invep:
7808 env->v7m.sfsr |= R_V7M_SFSR_INVEP_MASK;
7809 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
7810 qemu_log_mask(CPU_LOG_INT,
7811 "...really SecureFault with SFSR.INVEP\n");
7812 return false;
7813}
7814
e6f010cc 7815void arm_v7m_cpu_do_interrupt(CPUState *cs)
9ee6e8bb 7816{
e6f010cc
AF
7817 ARMCPU *cpu = ARM_CPU(cs);
7818 CPUARMState *env = &cpu->env;
9ee6e8bb 7819 uint32_t lr;
0094ca70 7820 bool ignore_stackfaults;
9ee6e8bb 7821
27103424 7822 arm_log_exception(cs->exception_index);
3f1beaca 7823
9ee6e8bb
PB
7824 /* For exceptions we just mark as pending on the NVIC, and let that
7825 handle it. */
27103424 7826 switch (cs->exception_index) {
9ee6e8bb 7827 case EXCP_UDEF:
2fb50a33 7828 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
334e8dad 7829 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK;
a25dc805 7830 break;
7517748e 7831 case EXCP_NOCP:
2fb50a33 7832 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
334e8dad 7833 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK;
a25dc805 7834 break;
e13886e3 7835 case EXCP_INVSTATE:
2fb50a33 7836 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
334e8dad 7837 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK;
e13886e3 7838 break;
86f026de
PM
7839 case EXCP_STKOF:
7840 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure);
7841 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_STKOF_MASK;
7842 break;
9ee6e8bb 7843 case EXCP_SWI:
314e2296 7844 /* The PC already points to the next instruction. */
2fb50a33 7845 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure);
a25dc805 7846 break;
9ee6e8bb
PB
7847 case EXCP_PREFETCH_ABORT:
7848 case EXCP_DATA_ABORT:
5dd0641d
MD
7849 /* Note that for M profile we don't have a guest facing FSR, but
7850 * the env->exception.fsr will be populated by the code that
7851 * raises the fault, in the A profile short-descriptor format.
abf1172f 7852 */
5dd0641d 7853 switch (env->exception.fsr & 0xf) {
35337cc3
PM
7854 case M_FAKE_FSR_NSC_EXEC:
7855 /* Exception generated when we try to execute code at an address
7856 * which is marked as Secure & Non-Secure Callable and the CPU
7857 * is in the Non-Secure state. The only instruction which can
7858 * be executed like this is SG (and that only if both halves of
7859 * the SG instruction have the same security attributes.)
7860 * Everything else must generate an INVEP SecureFault, so we
7861 * emulate the SG instruction here.
35337cc3 7862 */
333e10c5
PM
7863 if (v7m_handle_execute_nsc(cpu)) {
7864 return;
7865 }
35337cc3
PM
7866 break;
7867 case M_FAKE_FSR_SFAULT:
7868 /* Various flavours of SecureFault for attempts to execute or
7869 * access data in the wrong security state.
7870 */
7871 switch (cs->exception_index) {
7872 case EXCP_PREFETCH_ABORT:
7873 if (env->v7m.secure) {
7874 env->v7m.sfsr |= R_V7M_SFSR_INVTRAN_MASK;
7875 qemu_log_mask(CPU_LOG_INT,
7876 "...really SecureFault with SFSR.INVTRAN\n");
7877 } else {
7878 env->v7m.sfsr |= R_V7M_SFSR_INVEP_MASK;
7879 qemu_log_mask(CPU_LOG_INT,
7880 "...really SecureFault with SFSR.INVEP\n");
7881 }
7882 break;
7883 case EXCP_DATA_ABORT:
7884 /* This must be an NS access to S memory */
7885 env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK;
7886 qemu_log_mask(CPU_LOG_INT,
7887 "...really SecureFault with SFSR.AUVIOL\n");
7888 break;
7889 }
7890 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false);
7891 break;
5dd0641d
MD
7892 case 0x8: /* External Abort */
7893 switch (cs->exception_index) {
7894 case EXCP_PREFETCH_ABORT:
c6158878
PM
7895 env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_IBUSERR_MASK;
7896 qemu_log_mask(CPU_LOG_INT, "...with CFSR.IBUSERR\n");
5dd0641d
MD
7897 break;
7898 case EXCP_DATA_ABORT:
334e8dad 7899 env->v7m.cfsr[M_REG_NS] |=
c6158878 7900 (R_V7M_CFSR_PRECISERR_MASK | R_V7M_CFSR_BFARVALID_MASK);
5dd0641d
MD
7901 env->v7m.bfar = env->exception.vaddress;
7902 qemu_log_mask(CPU_LOG_INT,
c6158878 7903 "...with CFSR.PRECISERR and BFAR 0x%x\n",
5dd0641d
MD
7904 env->v7m.bfar);
7905 break;
7906 }
2fb50a33 7907 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false);
5dd0641d
MD
7908 break;
7909 default:
7910 /* All other FSR values are either MPU faults or "can't happen
7911 * for M profile" cases.
7912 */
7913 switch (cs->exception_index) {
7914 case EXCP_PREFETCH_ABORT:
334e8dad 7915 env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK;
5dd0641d
MD
7916 qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n");
7917 break;
7918 case EXCP_DATA_ABORT:
334e8dad 7919 env->v7m.cfsr[env->v7m.secure] |=
5dd0641d 7920 (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK);
c51a5cfc 7921 env->v7m.mmfar[env->v7m.secure] = env->exception.vaddress;
5dd0641d
MD
7922 qemu_log_mask(CPU_LOG_INT,
7923 "...with CFSR.DACCVIOL and MMFAR 0x%x\n",
c51a5cfc 7924 env->v7m.mmfar[env->v7m.secure]);
5dd0641d
MD
7925 break;
7926 }
2fb50a33
PM
7927 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM,
7928 env->v7m.secure);
5dd0641d
MD
7929 break;
7930 }
a25dc805 7931 break;
9ee6e8bb 7932 case EXCP_BKPT:
cfe67cef 7933 if (semihosting_enabled()) {
2ad207d4 7934 int nr;
f9fd40eb 7935 nr = arm_lduw_code(env, env->regs[15], arm_sctlr_b(env)) & 0xff;
2ad207d4
PB
7936 if (nr == 0xab) {
7937 env->regs[15] += 2;
205ace55
CC
7938 qemu_log_mask(CPU_LOG_INT,
7939 "...handling as semihosting call 0x%x\n",
7940 env->regs[0]);
2ad207d4
PB
7941 env->regs[0] = do_arm_semihosting(env);
7942 return;
7943 }
7944 }
2fb50a33 7945 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false);
a25dc805 7946 break;
9ee6e8bb 7947 case EXCP_IRQ:
9ee6e8bb
PB
7948 break;
7949 case EXCP_EXCEPTION_EXIT:
d02a8698
PM
7950 if (env->regs[15] < EXC_RETURN_MIN_MAGIC) {
7951 /* Must be v8M security extension function return */
7952 assert(env->regs[15] >= FNC_RETURN_MIN_MAGIC);
7953 assert(arm_feature(env, ARM_FEATURE_M_SECURITY));
7954 if (do_v7m_function_return(cpu)) {
7955 return;
7956 }
7957 } else {
7958 do_v7m_exception_exit(cpu);
7959 return;
7960 }
7961 break;
9ee6e8bb 7962 default:
a47dddd7 7963 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
9ee6e8bb
PB
7964 return; /* Never happens. Keep compiler happy. */
7965 }
7966
d3392718
PM
7967 if (arm_feature(env, ARM_FEATURE_V8)) {
7968 lr = R_V7M_EXCRET_RES1_MASK |
7969 R_V7M_EXCRET_DCRS_MASK |
7970 R_V7M_EXCRET_FTYPE_MASK;
7971 /* The S bit indicates whether we should return to Secure
7972 * or NonSecure (ie our current state).
7973 * The ES bit indicates whether we're taking this exception
7974 * to Secure or NonSecure (ie our target state). We set it
7975 * later, in v7m_exception_taken().
7976 * The SPSEL bit is also set in v7m_exception_taken() for v8M.
7977 * This corresponds to the ARM ARM pseudocode for v8M setting
7978 * some LR bits in PushStack() and some in ExceptionTaken();
7979 * the distinction matters for the tailchain cases where we
7980 * can take an exception without pushing the stack.
7981 */
7982 if (env->v7m.secure) {
7983 lr |= R_V7M_EXCRET_S_MASK;
7984 }
7985 } else {
7986 lr = R_V7M_EXCRET_RES1_MASK |
7987 R_V7M_EXCRET_S_MASK |
7988 R_V7M_EXCRET_DCRS_MASK |
7989 R_V7M_EXCRET_FTYPE_MASK |
7990 R_V7M_EXCRET_ES_MASK;
7991 if (env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK) {
7992 lr |= R_V7M_EXCRET_SPSEL_MASK;
7993 }
bd70b29b 7994 }
15b3f556 7995 if (!arm_v7m_is_handler_mode(env)) {
4d1e7a47 7996 lr |= R_V7M_EXCRET_MODE_MASK;
bd70b29b
PM
7997 }
7998
0094ca70
PM
7999 ignore_stackfaults = v7m_push_stack(cpu);
8000 v7m_exception_taken(cpu, lr, false, ignore_stackfaults);
9ee6e8bb
PB
8001}
8002
ce02049d
GB
8003/* Function used to synchronize QEMU's AArch64 register set with AArch32
8004 * register set. This is necessary when switching between AArch32 and AArch64
8005 * execution state.
8006 */
8007void aarch64_sync_32_to_64(CPUARMState *env)
8008{
8009 int i;
8010 uint32_t mode = env->uncached_cpsr & CPSR_M;
8011
8012 /* We can blanket copy R[0:7] to X[0:7] */
8013 for (i = 0; i < 8; i++) {
8014 env->xregs[i] = env->regs[i];
8015 }
8016
8017 /* Unless we are in FIQ mode, x8-x12 come from the user registers r8-r12.
8018 * Otherwise, they come from the banked user regs.
8019 */
8020 if (mode == ARM_CPU_MODE_FIQ) {
8021 for (i = 8; i < 13; i++) {
8022 env->xregs[i] = env->usr_regs[i - 8];
8023 }
8024 } else {
8025 for (i = 8; i < 13; i++) {
8026 env->xregs[i] = env->regs[i];
8027 }
8028 }
8029
8030 /* Registers x13-x23 are the various mode SP and FP registers. Registers
8031 * r13 and r14 are only copied if we are in that mode, otherwise we copy
8032 * from the mode banked register.
8033 */
8034 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
8035 env->xregs[13] = env->regs[13];
8036 env->xregs[14] = env->regs[14];
8037 } else {
8038 env->xregs[13] = env->banked_r13[bank_number(ARM_CPU_MODE_USR)];
8039 /* HYP is an exception in that it is copied from r14 */
8040 if (mode == ARM_CPU_MODE_HYP) {
8041 env->xregs[14] = env->regs[14];
8042 } else {
8043 env->xregs[14] = env->banked_r14[bank_number(ARM_CPU_MODE_USR)];
8044 }
8045 }
8046
8047 if (mode == ARM_CPU_MODE_HYP) {
8048 env->xregs[15] = env->regs[13];
8049 } else {
8050 env->xregs[15] = env->banked_r13[bank_number(ARM_CPU_MODE_HYP)];
8051 }
8052
8053 if (mode == ARM_CPU_MODE_IRQ) {
3a9148d0
SS
8054 env->xregs[16] = env->regs[14];
8055 env->xregs[17] = env->regs[13];
ce02049d 8056 } else {
3a9148d0
SS
8057 env->xregs[16] = env->banked_r14[bank_number(ARM_CPU_MODE_IRQ)];
8058 env->xregs[17] = env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)];
ce02049d
GB
8059 }
8060
8061 if (mode == ARM_CPU_MODE_SVC) {
3a9148d0
SS
8062 env->xregs[18] = env->regs[14];
8063 env->xregs[19] = env->regs[13];
ce02049d 8064 } else {
3a9148d0
SS
8065 env->xregs[18] = env->banked_r14[bank_number(ARM_CPU_MODE_SVC)];
8066 env->xregs[19] = env->banked_r13[bank_number(ARM_CPU_MODE_SVC)];
ce02049d
GB
8067 }
8068
8069 if (mode == ARM_CPU_MODE_ABT) {
3a9148d0
SS
8070 env->xregs[20] = env->regs[14];
8071 env->xregs[21] = env->regs[13];
ce02049d 8072 } else {
3a9148d0
SS
8073 env->xregs[20] = env->banked_r14[bank_number(ARM_CPU_MODE_ABT)];
8074 env->xregs[21] = env->banked_r13[bank_number(ARM_CPU_MODE_ABT)];
ce02049d
GB
8075 }
8076
8077 if (mode == ARM_CPU_MODE_UND) {
3a9148d0
SS
8078 env->xregs[22] = env->regs[14];
8079 env->xregs[23] = env->regs[13];
ce02049d 8080 } else {
3a9148d0
SS
8081 env->xregs[22] = env->banked_r14[bank_number(ARM_CPU_MODE_UND)];
8082 env->xregs[23] = env->banked_r13[bank_number(ARM_CPU_MODE_UND)];
ce02049d
GB
8083 }
8084
8085 /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
8086 * mode, then we can copy from r8-r14. Otherwise, we copy from the
8087 * FIQ bank for r8-r14.
8088 */
8089 if (mode == ARM_CPU_MODE_FIQ) {
8090 for (i = 24; i < 31; i++) {
8091 env->xregs[i] = env->regs[i - 16]; /* X[24:30] <- R[8:14] */
8092 }
8093 } else {
8094 for (i = 24; i < 29; i++) {
8095 env->xregs[i] = env->fiq_regs[i - 24];
8096 }
8097 env->xregs[29] = env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)];
8098 env->xregs[30] = env->banked_r14[bank_number(ARM_CPU_MODE_FIQ)];
8099 }
8100
8101 env->pc = env->regs[15];
8102}
8103
8104/* Function used to synchronize QEMU's AArch32 register set with AArch64
8105 * register set. This is necessary when switching between AArch32 and AArch64
8106 * execution state.
8107 */
8108void aarch64_sync_64_to_32(CPUARMState *env)
8109{
8110 int i;
8111 uint32_t mode = env->uncached_cpsr & CPSR_M;
8112
8113 /* We can blanket copy X[0:7] to R[0:7] */
8114 for (i = 0; i < 8; i++) {
8115 env->regs[i] = env->xregs[i];
8116 }
8117
8118 /* Unless we are in FIQ mode, r8-r12 come from the user registers x8-x12.
8119 * Otherwise, we copy x8-x12 into the banked user regs.
8120 */
8121 if (mode == ARM_CPU_MODE_FIQ) {
8122 for (i = 8; i < 13; i++) {
8123 env->usr_regs[i - 8] = env->xregs[i];
8124 }
8125 } else {
8126 for (i = 8; i < 13; i++) {
8127 env->regs[i] = env->xregs[i];
8128 }
8129 }
8130
8131 /* Registers r13 & r14 depend on the current mode.
8132 * If we are in a given mode, we copy the corresponding x registers to r13
8133 * and r14. Otherwise, we copy the x register to the banked r13 and r14
8134 * for the mode.
8135 */
8136 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
8137 env->regs[13] = env->xregs[13];
8138 env->regs[14] = env->xregs[14];
8139 } else {
8140 env->banked_r13[bank_number(ARM_CPU_MODE_USR)] = env->xregs[13];
8141
8142 /* HYP is an exception in that it does not have its own banked r14 but
8143 * shares the USR r14
8144 */
8145 if (mode == ARM_CPU_MODE_HYP) {
8146 env->regs[14] = env->xregs[14];
8147 } else {
8148 env->banked_r14[bank_number(ARM_CPU_MODE_USR)] = env->xregs[14];
8149 }
8150 }
8151
8152 if (mode == ARM_CPU_MODE_HYP) {
8153 env->regs[13] = env->xregs[15];
8154 } else {
8155 env->banked_r13[bank_number(ARM_CPU_MODE_HYP)] = env->xregs[15];
8156 }
8157
8158 if (mode == ARM_CPU_MODE_IRQ) {
3a9148d0
SS
8159 env->regs[14] = env->xregs[16];
8160 env->regs[13] = env->xregs[17];
ce02049d 8161 } else {
3a9148d0
SS
8162 env->banked_r14[bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[16];
8163 env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[17];
ce02049d
GB
8164 }
8165
8166 if (mode == ARM_CPU_MODE_SVC) {
3a9148d0
SS
8167 env->regs[14] = env->xregs[18];
8168 env->regs[13] = env->xregs[19];
ce02049d 8169 } else {
3a9148d0
SS
8170 env->banked_r14[bank_number(ARM_CPU_MODE_SVC)] = env->xregs[18];
8171 env->banked_r13[bank_number(ARM_CPU_MODE_SVC)] = env->xregs[19];
ce02049d
GB
8172 }
8173
8174 if (mode == ARM_CPU_MODE_ABT) {
3a9148d0
SS
8175 env->regs[14] = env->xregs[20];
8176 env->regs[13] = env->xregs[21];
ce02049d 8177 } else {
3a9148d0
SS
8178 env->banked_r14[bank_number(ARM_CPU_MODE_ABT)] = env->xregs[20];
8179 env->banked_r13[bank_number(ARM_CPU_MODE_ABT)] = env->xregs[21];
ce02049d
GB
8180 }
8181
8182 if (mode == ARM_CPU_MODE_UND) {
3a9148d0
SS
8183 env->regs[14] = env->xregs[22];
8184 env->regs[13] = env->xregs[23];
ce02049d 8185 } else {
3a9148d0
SS
8186 env->banked_r14[bank_number(ARM_CPU_MODE_UND)] = env->xregs[22];
8187 env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23];
ce02049d
GB
8188 }
8189
8190 /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
8191 * mode, then we can copy to r8-r14. Otherwise, we copy to the
8192 * FIQ bank for r8-r14.
8193 */
8194 if (mode == ARM_CPU_MODE_FIQ) {
8195 for (i = 24; i < 31; i++) {
8196 env->regs[i - 16] = env->xregs[i]; /* X[24:30] -> R[8:14] */
8197 }
8198 } else {
8199 for (i = 24; i < 29; i++) {
8200 env->fiq_regs[i - 24] = env->xregs[i];
8201 }
8202 env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[29];
8203 env->banked_r14[bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[30];
8204 }
8205
8206 env->regs[15] = env->pc;
8207}
8208
dea8378b
PM
8209static void take_aarch32_exception(CPUARMState *env, int new_mode,
8210 uint32_t mask, uint32_t offset,
8211 uint32_t newpc)
8212{
8213 /* Change the CPU state so as to actually take the exception. */
8214 switch_mode(env, new_mode);
8215 /*
8216 * For exceptions taken to AArch32 we must clear the SS bit in both
8217 * PSTATE and in the old-state value we save to SPSR_<mode>, so zero it now.
8218 */
8219 env->uncached_cpsr &= ~PSTATE_SS;
8220 env->spsr = cpsr_read(env);
8221 /* Clear IT bits. */
8222 env->condexec_bits = 0;
8223 /* Switch to the new mode, and to the correct instruction set. */
8224 env->uncached_cpsr = (env->uncached_cpsr & ~CPSR_M) | new_mode;
8225 /* Set new mode endianness */
8226 env->uncached_cpsr &= ~CPSR_E;
8227 if (env->cp15.sctlr_el[arm_current_el(env)] & SCTLR_EE) {
8228 env->uncached_cpsr |= CPSR_E;
8229 }
829f9fd3
PM
8230 /* J and IL must always be cleared for exception entry */
8231 env->uncached_cpsr &= ~(CPSR_IL | CPSR_J);
dea8378b
PM
8232 env->daif |= mask;
8233
8234 if (new_mode == ARM_CPU_MODE_HYP) {
8235 env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0;
8236 env->elr_el[2] = env->regs[15];
8237 } else {
8238 /*
8239 * this is a lie, as there was no c1_sys on V4T/V5, but who cares
8240 * and we should just guard the thumb mode on V4
8241 */
8242 if (arm_feature(env, ARM_FEATURE_V4T)) {
8243 env->thumb =
8244 (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_TE) != 0;
8245 }
8246 env->regs[14] = env->regs[15] + offset;
8247 }
8248 env->regs[15] = newpc;
8249}
8250
b9bc21ff
PM
8251static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs)
8252{
8253 /*
8254 * Handle exception entry to Hyp mode; this is sufficiently
8255 * different to entry to other AArch32 modes that we handle it
8256 * separately here.
8257 *
8258 * The vector table entry used is always the 0x14 Hyp mode entry point,
8259 * unless this is an UNDEF/HVC/abort taken from Hyp to Hyp.
8260 * The offset applied to the preferred return address is always zero
8261 * (see DDI0487C.a section G1.12.3).
8262 * PSTATE A/I/F masks are set based only on the SCR.EA/IRQ/FIQ values.
8263 */
8264 uint32_t addr, mask;
8265 ARMCPU *cpu = ARM_CPU(cs);
8266 CPUARMState *env = &cpu->env;
8267
8268 switch (cs->exception_index) {
8269 case EXCP_UDEF:
8270 addr = 0x04;
8271 break;
8272 case EXCP_SWI:
8273 addr = 0x14;
8274 break;
8275 case EXCP_BKPT:
8276 /* Fall through to prefetch abort. */
8277 case EXCP_PREFETCH_ABORT:
8278 env->cp15.ifar_s = env->exception.vaddress;
8279 qemu_log_mask(CPU_LOG_INT, "...with HIFAR 0x%x\n",
8280 (uint32_t)env->exception.vaddress);
8281 addr = 0x0c;
8282 break;
8283 case EXCP_DATA_ABORT:
8284 env->cp15.dfar_s = env->exception.vaddress;
8285 qemu_log_mask(CPU_LOG_INT, "...with HDFAR 0x%x\n",
8286 (uint32_t)env->exception.vaddress);
8287 addr = 0x10;
8288 break;
8289 case EXCP_IRQ:
8290 addr = 0x18;
8291 break;
8292 case EXCP_FIQ:
8293 addr = 0x1c;
8294 break;
8295 case EXCP_HVC:
8296 addr = 0x08;
8297 break;
8298 case EXCP_HYP_TRAP:
8299 addr = 0x14;
8300 default:
8301 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
8302 }
8303
8304 if (cs->exception_index != EXCP_IRQ && cs->exception_index != EXCP_FIQ) {
2ed08180
PM
8305 if (!arm_feature(env, ARM_FEATURE_V8)) {
8306 /*
8307 * QEMU syndrome values are v8-style. v7 has the IL bit
8308 * UNK/SBZP for "field not valid" cases, where v8 uses RES1.
8309 * If this is a v7 CPU, squash the IL bit in those cases.
8310 */
8311 if (cs->exception_index == EXCP_PREFETCH_ABORT ||
8312 (cs->exception_index == EXCP_DATA_ABORT &&
8313 !(env->exception.syndrome & ARM_EL_ISV)) ||
8314 syn_get_ec(env->exception.syndrome) == EC_UNCATEGORIZED) {
8315 env->exception.syndrome &= ~ARM_EL_IL;
8316 }
8317 }
b9bc21ff
PM
8318 env->cp15.esr_el[2] = env->exception.syndrome;
8319 }
8320
8321 if (arm_current_el(env) != 2 && addr < 0x14) {
8322 addr = 0x14;
8323 }
8324
8325 mask = 0;
8326 if (!(env->cp15.scr_el3 & SCR_EA)) {
8327 mask |= CPSR_A;
8328 }
8329 if (!(env->cp15.scr_el3 & SCR_IRQ)) {
8330 mask |= CPSR_I;
8331 }
8332 if (!(env->cp15.scr_el3 & SCR_FIQ)) {
8333 mask |= CPSR_F;
8334 }
8335
8336 addr += env->cp15.hvbar;
8337
8338 take_aarch32_exception(env, ARM_CPU_MODE_HYP, mask, 0, addr);
8339}
8340
966f758c 8341static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
b5ff1b31 8342{
97a8ea5a
AF
8343 ARMCPU *cpu = ARM_CPU(cs);
8344 CPUARMState *env = &cpu->env;
b5ff1b31
FB
8345 uint32_t addr;
8346 uint32_t mask;
8347 int new_mode;
8348 uint32_t offset;
16a906fd 8349 uint32_t moe;
b5ff1b31 8350
16a906fd 8351 /* If this is a debug exception we must update the DBGDSCR.MOE bits */
64b91e3f 8352 switch (syn_get_ec(env->exception.syndrome)) {
16a906fd
PM
8353 case EC_BREAKPOINT:
8354 case EC_BREAKPOINT_SAME_EL:
8355 moe = 1;
8356 break;
8357 case EC_WATCHPOINT:
8358 case EC_WATCHPOINT_SAME_EL:
8359 moe = 10;
8360 break;
8361 case EC_AA32_BKPT:
8362 moe = 3;
8363 break;
8364 case EC_VECTORCATCH:
8365 moe = 5;
8366 break;
8367 default:
8368 moe = 0;
8369 break;
8370 }
8371
8372 if (moe) {
8373 env->cp15.mdscr_el1 = deposit64(env->cp15.mdscr_el1, 2, 4, moe);
8374 }
8375
b9bc21ff
PM
8376 if (env->exception.target_el == 2) {
8377 arm_cpu_do_interrupt_aarch32_hyp(cs);
8378 return;
8379 }
8380
27103424 8381 switch (cs->exception_index) {
b5ff1b31
FB
8382 case EXCP_UDEF:
8383 new_mode = ARM_CPU_MODE_UND;
8384 addr = 0x04;
8385 mask = CPSR_I;
8386 if (env->thumb)
8387 offset = 2;
8388 else
8389 offset = 4;
8390 break;
8391 case EXCP_SWI:
8392 new_mode = ARM_CPU_MODE_SVC;
8393 addr = 0x08;
8394 mask = CPSR_I;
601d70b9 8395 /* The PC already points to the next instruction. */
b5ff1b31
FB
8396 offset = 0;
8397 break;
06c949e6 8398 case EXCP_BKPT:
9ee6e8bb
PB
8399 /* Fall through to prefetch abort. */
8400 case EXCP_PREFETCH_ABORT:
88ca1c2d 8401 A32_BANKED_CURRENT_REG_SET(env, ifsr, env->exception.fsr);
b848ce2b 8402 A32_BANKED_CURRENT_REG_SET(env, ifar, env->exception.vaddress);
3f1beaca 8403 qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x IFAR 0x%x\n",
88ca1c2d 8404 env->exception.fsr, (uint32_t)env->exception.vaddress);
b5ff1b31
FB
8405 new_mode = ARM_CPU_MODE_ABT;
8406 addr = 0x0c;
8407 mask = CPSR_A | CPSR_I;
8408 offset = 4;
8409 break;
8410 case EXCP_DATA_ABORT:
4a7e2d73 8411 A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr);
b848ce2b 8412 A32_BANKED_CURRENT_REG_SET(env, dfar, env->exception.vaddress);
3f1beaca 8413 qemu_log_mask(CPU_LOG_INT, "...with DFSR 0x%x DFAR 0x%x\n",
4a7e2d73 8414 env->exception.fsr,
6cd8a264 8415 (uint32_t)env->exception.vaddress);
b5ff1b31
FB
8416 new_mode = ARM_CPU_MODE_ABT;
8417 addr = 0x10;
8418 mask = CPSR_A | CPSR_I;
8419 offset = 8;
8420 break;
8421 case EXCP_IRQ:
8422 new_mode = ARM_CPU_MODE_IRQ;
8423 addr = 0x18;
8424 /* Disable IRQ and imprecise data aborts. */
8425 mask = CPSR_A | CPSR_I;
8426 offset = 4;
de38d23b
FA
8427 if (env->cp15.scr_el3 & SCR_IRQ) {
8428 /* IRQ routed to monitor mode */
8429 new_mode = ARM_CPU_MODE_MON;
8430 mask |= CPSR_F;
8431 }
b5ff1b31
FB
8432 break;
8433 case EXCP_FIQ:
8434 new_mode = ARM_CPU_MODE_FIQ;
8435 addr = 0x1c;
8436 /* Disable FIQ, IRQ and imprecise data aborts. */
8437 mask = CPSR_A | CPSR_I | CPSR_F;
de38d23b
FA
8438 if (env->cp15.scr_el3 & SCR_FIQ) {
8439 /* FIQ routed to monitor mode */
8440 new_mode = ARM_CPU_MODE_MON;
8441 }
b5ff1b31
FB
8442 offset = 4;
8443 break;
87a4b270
PM
8444 case EXCP_VIRQ:
8445 new_mode = ARM_CPU_MODE_IRQ;
8446 addr = 0x18;
8447 /* Disable IRQ and imprecise data aborts. */
8448 mask = CPSR_A | CPSR_I;
8449 offset = 4;
8450 break;
8451 case EXCP_VFIQ:
8452 new_mode = ARM_CPU_MODE_FIQ;
8453 addr = 0x1c;
8454 /* Disable FIQ, IRQ and imprecise data aborts. */
8455 mask = CPSR_A | CPSR_I | CPSR_F;
8456 offset = 4;
8457 break;
dbe9d163
FA
8458 case EXCP_SMC:
8459 new_mode = ARM_CPU_MODE_MON;
8460 addr = 0x08;
8461 mask = CPSR_A | CPSR_I | CPSR_F;
8462 offset = 0;
8463 break;
b5ff1b31 8464 default:
a47dddd7 8465 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
b5ff1b31
FB
8466 return; /* Never happens. Keep compiler happy. */
8467 }
e89e51a1
FA
8468
8469 if (new_mode == ARM_CPU_MODE_MON) {
8470 addr += env->cp15.mvbar;
137feaa9 8471 } else if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
e89e51a1 8472 /* High vectors. When enabled, base address cannot be remapped. */
b5ff1b31 8473 addr += 0xffff0000;
8641136c
NR
8474 } else {
8475 /* ARM v7 architectures provide a vector base address register to remap
8476 * the interrupt vector table.
e89e51a1 8477 * This register is only followed in non-monitor mode, and is banked.
8641136c
NR
8478 * Note: only bits 31:5 are valid.
8479 */
fb6c91ba 8480 addr += A32_BANKED_CURRENT_REG_GET(env, vbar);
b5ff1b31 8481 }
dbe9d163
FA
8482
8483 if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
8484 env->cp15.scr_el3 &= ~SCR_NS;
8485 }
8486
dea8378b 8487 take_aarch32_exception(env, new_mode, mask, offset, addr);
b5ff1b31
FB
8488}
8489
966f758c
PM
8490/* Handle exception entry to a target EL which is using AArch64 */
8491static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
f3a9b694
PM
8492{
8493 ARMCPU *cpu = ARM_CPU(cs);
8494 CPUARMState *env = &cpu->env;
8495 unsigned int new_el = env->exception.target_el;
8496 target_ulong addr = env->cp15.vbar_el[new_el];
8497 unsigned int new_mode = aarch64_pstate_mode(new_el, true);
0ab5953b
RH
8498 unsigned int cur_el = arm_current_el(env);
8499
9a05f7b6
RH
8500 /*
8501 * Note that new_el can never be 0. If cur_el is 0, then
8502 * el0_a64 is is_a64(), else el0_a64 is ignored.
8503 */
8504 aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
f3a9b694 8505
0ab5953b 8506 if (cur_el < new_el) {
3d6f7617
PM
8507 /* Entry vector offset depends on whether the implemented EL
8508 * immediately lower than the target level is using AArch32 or AArch64
8509 */
8510 bool is_aa64;
8511
8512 switch (new_el) {
8513 case 3:
8514 is_aa64 = (env->cp15.scr_el3 & SCR_RW) != 0;
8515 break;
8516 case 2:
8517 is_aa64 = (env->cp15.hcr_el2 & HCR_RW) != 0;
8518 break;
8519 case 1:
8520 is_aa64 = is_a64(env);
8521 break;
8522 default:
8523 g_assert_not_reached();
8524 }
8525
8526 if (is_aa64) {
f3a9b694
PM
8527 addr += 0x400;
8528 } else {
8529 addr += 0x600;
8530 }
8531 } else if (pstate_read(env) & PSTATE_SP) {
8532 addr += 0x200;
8533 }
8534
f3a9b694
PM
8535 switch (cs->exception_index) {
8536 case EXCP_PREFETCH_ABORT:
8537 case EXCP_DATA_ABORT:
8538 env->cp15.far_el[new_el] = env->exception.vaddress;
8539 qemu_log_mask(CPU_LOG_INT, "...with FAR 0x%" PRIx64 "\n",
8540 env->cp15.far_el[new_el]);
8541 /* fall through */
8542 case EXCP_BKPT:
8543 case EXCP_UDEF:
8544 case EXCP_SWI:
8545 case EXCP_HVC:
8546 case EXCP_HYP_TRAP:
8547 case EXCP_SMC:
4be42f40
PM
8548 if (syn_get_ec(env->exception.syndrome) == EC_ADVSIMDFPACCESSTRAP) {
8549 /*
8550 * QEMU internal FP/SIMD syndromes from AArch32 include the
8551 * TA and coproc fields which are only exposed if the exception
8552 * is taken to AArch32 Hyp mode. Mask them out to get a valid
8553 * AArch64 format syndrome.
8554 */
8555 env->exception.syndrome &= ~MAKE_64BIT_MASK(0, 20);
8556 }
f3a9b694
PM
8557 env->cp15.esr_el[new_el] = env->exception.syndrome;
8558 break;
8559 case EXCP_IRQ:
8560 case EXCP_VIRQ:
8561 addr += 0x80;
8562 break;
8563 case EXCP_FIQ:
8564 case EXCP_VFIQ:
8565 addr += 0x100;
8566 break;
8567 case EXCP_SEMIHOST:
8568 qemu_log_mask(CPU_LOG_INT,
8569 "...handling as semihosting call 0x%" PRIx64 "\n",
8570 env->xregs[0]);
8571 env->xregs[0] = do_arm_semihosting(env);
8572 return;
8573 default:
8574 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
8575 }
8576
8577 if (is_a64(env)) {
8578 env->banked_spsr[aarch64_banked_spsr_index(new_el)] = pstate_read(env);
8579 aarch64_save_sp(env, arm_current_el(env));
8580 env->elr_el[new_el] = env->pc;
8581 } else {
8582 env->banked_spsr[aarch64_banked_spsr_index(new_el)] = cpsr_read(env);
f3a9b694
PM
8583 env->elr_el[new_el] = env->regs[15];
8584
8585 aarch64_sync_32_to_64(env);
8586
8587 env->condexec_bits = 0;
8588 }
8589 qemu_log_mask(CPU_LOG_INT, "...with ELR 0x%" PRIx64 "\n",
8590 env->elr_el[new_el]);
8591
8592 pstate_write(env, PSTATE_DAIF | new_mode);
8593 env->aarch64 = 1;
8594 aarch64_restore_sp(env, new_el);
8595
8596 env->pc = addr;
8597
8598 qemu_log_mask(CPU_LOG_INT, "...to EL%d PC 0x%" PRIx64 " PSTATE 0x%x\n",
8599 new_el, env->pc, pstate_read(env));
966f758c
PM
8600}
8601
904c04de
PM
8602static inline bool check_for_semihosting(CPUState *cs)
8603{
8604 /* Check whether this exception is a semihosting call; if so
8605 * then handle it and return true; otherwise return false.
8606 */
8607 ARMCPU *cpu = ARM_CPU(cs);
8608 CPUARMState *env = &cpu->env;
8609
8610 if (is_a64(env)) {
8611 if (cs->exception_index == EXCP_SEMIHOST) {
8612 /* This is always the 64-bit semihosting exception.
8613 * The "is this usermode" and "is semihosting enabled"
8614 * checks have been done at translate time.
8615 */
8616 qemu_log_mask(CPU_LOG_INT,
8617 "...handling as semihosting call 0x%" PRIx64 "\n",
8618 env->xregs[0]);
8619 env->xregs[0] = do_arm_semihosting(env);
8620 return true;
8621 }
8622 return false;
8623 } else {
8624 uint32_t imm;
8625
8626 /* Only intercept calls from privileged modes, to provide some
8627 * semblance of security.
8628 */
19a6e31c
PM
8629 if (cs->exception_index != EXCP_SEMIHOST &&
8630 (!semihosting_enabled() ||
8631 ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR))) {
904c04de
PM
8632 return false;
8633 }
8634
8635 switch (cs->exception_index) {
19a6e31c
PM
8636 case EXCP_SEMIHOST:
8637 /* This is always a semihosting call; the "is this usermode"
8638 * and "is semihosting enabled" checks have been done at
8639 * translate time.
8640 */
8641 break;
904c04de
PM
8642 case EXCP_SWI:
8643 /* Check for semihosting interrupt. */
8644 if (env->thumb) {
f9fd40eb 8645 imm = arm_lduw_code(env, env->regs[15] - 2, arm_sctlr_b(env))
904c04de
PM
8646 & 0xff;
8647 if (imm == 0xab) {
8648 break;
8649 }
8650 } else {
f9fd40eb 8651 imm = arm_ldl_code(env, env->regs[15] - 4, arm_sctlr_b(env))
904c04de
PM
8652 & 0xffffff;
8653 if (imm == 0x123456) {
8654 break;
8655 }
8656 }
8657 return false;
8658 case EXCP_BKPT:
8659 /* See if this is a semihosting syscall. */
8660 if (env->thumb) {
f9fd40eb 8661 imm = arm_lduw_code(env, env->regs[15], arm_sctlr_b(env))
904c04de
PM
8662 & 0xff;
8663 if (imm == 0xab) {
8664 env->regs[15] += 2;
8665 break;
8666 }
8667 }
8668 return false;
8669 default:
8670 return false;
8671 }
8672
8673 qemu_log_mask(CPU_LOG_INT,
8674 "...handling as semihosting call 0x%x\n",
8675 env->regs[0]);
8676 env->regs[0] = do_arm_semihosting(env);
8677 return true;
8678 }
8679}
8680
966f758c
PM
8681/* Handle a CPU exception for A and R profile CPUs.
8682 * Do any appropriate logging, handle PSCI calls, and then hand off
8683 * to the AArch64-entry or AArch32-entry function depending on the
8684 * target exception level's register width.
8685 */
8686void arm_cpu_do_interrupt(CPUState *cs)
8687{
8688 ARMCPU *cpu = ARM_CPU(cs);
8689 CPUARMState *env = &cpu->env;
8690 unsigned int new_el = env->exception.target_el;
8691
531c60a9 8692 assert(!arm_feature(env, ARM_FEATURE_M));
966f758c
PM
8693
8694 arm_log_exception(cs->exception_index);
8695 qemu_log_mask(CPU_LOG_INT, "...from EL%d to EL%d\n", arm_current_el(env),
8696 new_el);
8697 if (qemu_loglevel_mask(CPU_LOG_INT)
8698 && !excp_is_internal(cs->exception_index)) {
6568da45 8699 qemu_log_mask(CPU_LOG_INT, "...with ESR 0x%x/0x%" PRIx32 "\n",
64b91e3f 8700 syn_get_ec(env->exception.syndrome),
966f758c
PM
8701 env->exception.syndrome);
8702 }
8703
8704 if (arm_is_psci_call(cpu, cs->exception_index)) {
8705 arm_handle_psci_call(cpu);
8706 qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n");
8707 return;
8708 }
8709
904c04de
PM
8710 /* Semihosting semantics depend on the register width of the
8711 * code that caused the exception, not the target exception level,
8712 * so must be handled here.
966f758c 8713 */
904c04de
PM
8714 if (check_for_semihosting(cs)) {
8715 return;
8716 }
8717
b5c53d1b
AL
8718 /* Hooks may change global state so BQL should be held, also the
8719 * BQL needs to be held for any modification of
8720 * cs->interrupt_request.
8721 */
8722 g_assert(qemu_mutex_iothread_locked());
8723
8724 arm_call_pre_el_change_hook(cpu);
8725
904c04de
PM
8726 assert(!excp_is_internal(cs->exception_index));
8727 if (arm_el_is_aa64(env, new_el)) {
966f758c
PM
8728 arm_cpu_do_interrupt_aarch64(cs);
8729 } else {
8730 arm_cpu_do_interrupt_aarch32(cs);
8731 }
f3a9b694 8732
bd7d00fc
PM
8733 arm_call_el_change_hook(cpu);
8734
f3a9b694
PM
8735 if (!kvm_enabled()) {
8736 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
8737 }
8738}
0480f69a
PM
8739
8740/* Return the exception level which controls this address translation regime */
8741static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx)
8742{
8743 switch (mmu_idx) {
8744 case ARMMMUIdx_S2NS:
8745 case ARMMMUIdx_S1E2:
8746 return 2;
8747 case ARMMMUIdx_S1E3:
8748 return 3;
8749 case ARMMMUIdx_S1SE0:
8750 return arm_el_is_aa64(env, 3) ? 1 : 3;
8751 case ARMMMUIdx_S1SE1:
8752 case ARMMMUIdx_S1NSE0:
8753 case ARMMMUIdx_S1NSE1:
62593718
PM
8754 case ARMMMUIdx_MPrivNegPri:
8755 case ARMMMUIdx_MUserNegPri:
e7b921c2
PM
8756 case ARMMMUIdx_MPriv:
8757 case ARMMMUIdx_MUser:
62593718
PM
8758 case ARMMMUIdx_MSPrivNegPri:
8759 case ARMMMUIdx_MSUserNegPri:
66787c78 8760 case ARMMMUIdx_MSPriv:
66787c78 8761 case ARMMMUIdx_MSUser:
0480f69a
PM
8762 return 1;
8763 default:
8764 g_assert_not_reached();
8765 }
8766}
8767
8768/* Return the SCTLR value which controls this address translation regime */
8769static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx)
8770{
8771 return env->cp15.sctlr_el[regime_el(env, mmu_idx)];
8772}
8773
8774/* Return true if the specified stage of address translation is disabled */
8775static inline bool regime_translation_disabled(CPUARMState *env,
8776 ARMMMUIdx mmu_idx)
8777{
29c483a5 8778 if (arm_feature(env, ARM_FEATURE_M)) {
ecf5e8ea 8779 switch (env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] &
3bef7012
PM
8780 (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) {
8781 case R_V7M_MPU_CTRL_ENABLE_MASK:
8782 /* Enabled, but not for HardFault and NMI */
62593718 8783 return mmu_idx & ARM_MMU_IDX_M_NEGPRI;
3bef7012
PM
8784 case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK:
8785 /* Enabled for all cases */
8786 return false;
8787 case 0:
8788 default:
8789 /* HFNMIENA set and ENABLE clear is UNPREDICTABLE, but
8790 * we warned about that in armv7m_nvic.c when the guest set it.
8791 */
8792 return true;
8793 }
29c483a5
MD
8794 }
8795
0480f69a 8796 if (mmu_idx == ARMMMUIdx_S2NS) {
9d1bab33
PM
8797 /* HCR.DC means HCR.VM behaves as 1 */
8798 return (env->cp15.hcr_el2 & (HCR_DC | HCR_VM)) == 0;
0480f69a 8799 }
3d0e3080
PM
8800
8801 if (env->cp15.hcr_el2 & HCR_TGE) {
8802 /* TGE means that NS EL0/1 act as if SCTLR_EL1.M is zero */
8803 if (!regime_is_secure(env, mmu_idx) && regime_el(env, mmu_idx) == 1) {
8804 return true;
8805 }
8806 }
8807
9d1bab33
PM
8808 if ((env->cp15.hcr_el2 & HCR_DC) &&
8809 (mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1)) {
8810 /* HCR.DC means SCTLR_EL1.M behaves as 0 */
8811 return true;
8812 }
8813
0480f69a
PM
8814 return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0;
8815}
8816
73462ddd
PC
8817static inline bool regime_translation_big_endian(CPUARMState *env,
8818 ARMMMUIdx mmu_idx)
8819{
8820 return (regime_sctlr(env, mmu_idx) & SCTLR_EE) != 0;
8821}
8822
0480f69a
PM
8823/* Return the TCR controlling this translation regime */
8824static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx)
8825{
8826 if (mmu_idx == ARMMMUIdx_S2NS) {
68e9c2fe 8827 return &env->cp15.vtcr_el2;
0480f69a
PM
8828 }
8829 return &env->cp15.tcr_el[regime_el(env, mmu_idx)];
8830}
8831
8bd5c820
PM
8832/* Convert a possible stage1+2 MMU index into the appropriate
8833 * stage 1 MMU index
8834 */
8835static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx)
8836{
8837 if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) {
8838 mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_S12NSE0);
8839 }
8840 return mmu_idx;
8841}
8842
86fb3fa4
TH
8843/* Returns TBI0 value for current regime el */
8844uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx)
8845{
8846 TCR *tcr;
8847 uint32_t el;
8848
8849 /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert
8bd5c820
PM
8850 * a stage 1+2 mmu index into the appropriate stage 1 mmu index.
8851 */
8852 mmu_idx = stage_1_mmu_idx(mmu_idx);
86fb3fa4
TH
8853
8854 tcr = regime_tcr(env, mmu_idx);
8855 el = regime_el(env, mmu_idx);
8856
8857 if (el > 1) {
8858 return extract64(tcr->raw_tcr, 20, 1);
8859 } else {
8860 return extract64(tcr->raw_tcr, 37, 1);
8861 }
8862}
8863
8864/* Returns TBI1 value for current regime el */
8865uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx)
8866{
8867 TCR *tcr;
8868 uint32_t el;
8869
8870 /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert
8bd5c820
PM
8871 * a stage 1+2 mmu index into the appropriate stage 1 mmu index.
8872 */
8873 mmu_idx = stage_1_mmu_idx(mmu_idx);
86fb3fa4
TH
8874
8875 tcr = regime_tcr(env, mmu_idx);
8876 el = regime_el(env, mmu_idx);
8877
8878 if (el > 1) {
8879 return 0;
8880 } else {
8881 return extract64(tcr->raw_tcr, 38, 1);
8882 }
8883}
8884
aef878be
GB
8885/* Return the TTBR associated with this translation regime */
8886static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx,
8887 int ttbrn)
8888{
8889 if (mmu_idx == ARMMMUIdx_S2NS) {
b698e9cf 8890 return env->cp15.vttbr_el2;
aef878be
GB
8891 }
8892 if (ttbrn == 0) {
8893 return env->cp15.ttbr0_el[regime_el(env, mmu_idx)];
8894 } else {
8895 return env->cp15.ttbr1_el[regime_el(env, mmu_idx)];
8896 }
8897}
8898
0480f69a
PM
8899/* Return true if the translation regime is using LPAE format page tables */
8900static inline bool regime_using_lpae_format(CPUARMState *env,
8901 ARMMMUIdx mmu_idx)
8902{
8903 int el = regime_el(env, mmu_idx);
8904 if (el == 2 || arm_el_is_aa64(env, el)) {
8905 return true;
8906 }
8907 if (arm_feature(env, ARM_FEATURE_LPAE)
8908 && (regime_tcr(env, mmu_idx)->raw_tcr & TTBCR_EAE)) {
8909 return true;
8910 }
8911 return false;
8912}
8913
deb2db99
AR
8914/* Returns true if the stage 1 translation regime is using LPAE format page
8915 * tables. Used when raising alignment exceptions, whose FSR changes depending
8916 * on whether the long or short descriptor format is in use. */
8917bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx)
30901475 8918{
8bd5c820 8919 mmu_idx = stage_1_mmu_idx(mmu_idx);
deb2db99 8920
30901475
AB
8921 return regime_using_lpae_format(env, mmu_idx);
8922}
8923
0480f69a
PM
8924static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx)
8925{
8926 switch (mmu_idx) {
8927 case ARMMMUIdx_S1SE0:
8928 case ARMMMUIdx_S1NSE0:
e7b921c2 8929 case ARMMMUIdx_MUser:
871bec7c 8930 case ARMMMUIdx_MSUser:
62593718
PM
8931 case ARMMMUIdx_MUserNegPri:
8932 case ARMMMUIdx_MSUserNegPri:
0480f69a
PM
8933 return true;
8934 default:
8935 return false;
8936 case ARMMMUIdx_S12NSE0:
8937 case ARMMMUIdx_S12NSE1:
8938 g_assert_not_reached();
8939 }
8940}
8941
0fbf5238
AJ
8942/* Translate section/page access permissions to page
8943 * R/W protection flags
d76951b6
AJ
8944 *
8945 * @env: CPUARMState
8946 * @mmu_idx: MMU index indicating required translation regime
8947 * @ap: The 3-bit access permissions (AP[2:0])
8948 * @domain_prot: The 2-bit domain access permissions
0fbf5238
AJ
8949 */
8950static inline int ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx,
8951 int ap, int domain_prot)
8952{
554b0b09
PM
8953 bool is_user = regime_is_user(env, mmu_idx);
8954
8955 if (domain_prot == 3) {
8956 return PAGE_READ | PAGE_WRITE;
8957 }
8958
554b0b09
PM
8959 switch (ap) {
8960 case 0:
8961 if (arm_feature(env, ARM_FEATURE_V7)) {
8962 return 0;
8963 }
554b0b09
PM
8964 switch (regime_sctlr(env, mmu_idx) & (SCTLR_S | SCTLR_R)) {
8965 case SCTLR_S:
8966 return is_user ? 0 : PAGE_READ;
8967 case SCTLR_R:
8968 return PAGE_READ;
8969 default:
8970 return 0;
8971 }
8972 case 1:
8973 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
8974 case 2:
87c3d486 8975 if (is_user) {
0fbf5238 8976 return PAGE_READ;
87c3d486 8977 } else {
554b0b09 8978 return PAGE_READ | PAGE_WRITE;
87c3d486 8979 }
554b0b09
PM
8980 case 3:
8981 return PAGE_READ | PAGE_WRITE;
8982 case 4: /* Reserved. */
8983 return 0;
8984 case 5:
0fbf5238 8985 return is_user ? 0 : PAGE_READ;
554b0b09 8986 case 6:
0fbf5238 8987 return PAGE_READ;
554b0b09 8988 case 7:
87c3d486 8989 if (!arm_feature(env, ARM_FEATURE_V6K)) {
554b0b09 8990 return 0;
87c3d486 8991 }
0fbf5238 8992 return PAGE_READ;
554b0b09 8993 default:
0fbf5238 8994 g_assert_not_reached();
554b0b09 8995 }
b5ff1b31
FB
8996}
8997
d76951b6
AJ
8998/* Translate section/page access permissions to page
8999 * R/W protection flags.
9000 *
d76951b6 9001 * @ap: The 2-bit simple AP (AP[2:1])
d8e052b3 9002 * @is_user: TRUE if accessing from PL0
d76951b6 9003 */
d8e052b3 9004static inline int simple_ap_to_rw_prot_is_user(int ap, bool is_user)
d76951b6 9005{
d76951b6
AJ
9006 switch (ap) {
9007 case 0:
9008 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
9009 case 1:
9010 return PAGE_READ | PAGE_WRITE;
9011 case 2:
9012 return is_user ? 0 : PAGE_READ;
9013 case 3:
9014 return PAGE_READ;
9015 default:
9016 g_assert_not_reached();
9017 }
9018}
9019
d8e052b3
AJ
9020static inline int
9021simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap)
9022{
9023 return simple_ap_to_rw_prot_is_user(ap, regime_is_user(env, mmu_idx));
9024}
9025
6ab1a5ee
EI
9026/* Translate S2 section/page access permissions to protection flags
9027 *
9028 * @env: CPUARMState
9029 * @s2ap: The 2-bit stage2 access permissions (S2AP)
9030 * @xn: XN (execute-never) bit
9031 */
9032static int get_S2prot(CPUARMState *env, int s2ap, int xn)
9033{
9034 int prot = 0;
9035
9036 if (s2ap & 1) {
9037 prot |= PAGE_READ;
9038 }
9039 if (s2ap & 2) {
9040 prot |= PAGE_WRITE;
9041 }
9042 if (!xn) {
dfda6837
SS
9043 if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) {
9044 prot |= PAGE_EXEC;
9045 }
6ab1a5ee
EI
9046 }
9047 return prot;
9048}
9049
d8e052b3
AJ
9050/* Translate section/page access permissions to protection flags
9051 *
9052 * @env: CPUARMState
9053 * @mmu_idx: MMU index indicating required translation regime
9054 * @is_aa64: TRUE if AArch64
9055 * @ap: The 2-bit simple AP (AP[2:1])
9056 * @ns: NS (non-secure) bit
9057 * @xn: XN (execute-never) bit
9058 * @pxn: PXN (privileged execute-never) bit
9059 */
9060static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64,
9061 int ap, int ns, int xn, int pxn)
9062{
9063 bool is_user = regime_is_user(env, mmu_idx);
9064 int prot_rw, user_rw;
9065 bool have_wxn;
9066 int wxn = 0;
9067
9068 assert(mmu_idx != ARMMMUIdx_S2NS);
9069
9070 user_rw = simple_ap_to_rw_prot_is_user(ap, true);
9071 if (is_user) {
9072 prot_rw = user_rw;
9073 } else {
9074 prot_rw = simple_ap_to_rw_prot_is_user(ap, false);
9075 }
9076
9077 if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) {
9078 return prot_rw;
9079 }
9080
9081 /* TODO have_wxn should be replaced with
9082 * ARM_FEATURE_V8 || (ARM_FEATURE_V7 && ARM_FEATURE_EL2)
9083 * when ARM_FEATURE_EL2 starts getting set. For now we assume all LPAE
9084 * compatible processors have EL2, which is required for [U]WXN.
9085 */
9086 have_wxn = arm_feature(env, ARM_FEATURE_LPAE);
9087
9088 if (have_wxn) {
9089 wxn = regime_sctlr(env, mmu_idx) & SCTLR_WXN;
9090 }
9091
9092 if (is_aa64) {
9093 switch (regime_el(env, mmu_idx)) {
9094 case 1:
9095 if (!is_user) {
9096 xn = pxn || (user_rw & PAGE_WRITE);
9097 }
9098 break;
9099 case 2:
9100 case 3:
9101 break;
9102 }
9103 } else if (arm_feature(env, ARM_FEATURE_V7)) {
9104 switch (regime_el(env, mmu_idx)) {
9105 case 1:
9106 case 3:
9107 if (is_user) {
9108 xn = xn || !(user_rw & PAGE_READ);
9109 } else {
9110 int uwxn = 0;
9111 if (have_wxn) {
9112 uwxn = regime_sctlr(env, mmu_idx) & SCTLR_UWXN;
9113 }
9114 xn = xn || !(prot_rw & PAGE_READ) || pxn ||
9115 (uwxn && (user_rw & PAGE_WRITE));
9116 }
9117 break;
9118 case 2:
9119 break;
9120 }
9121 } else {
9122 xn = wxn = 0;
9123 }
9124
9125 if (xn || (wxn && (prot_rw & PAGE_WRITE))) {
9126 return prot_rw;
9127 }
9128 return prot_rw | PAGE_EXEC;
9129}
9130
0480f69a
PM
9131static bool get_level1_table_address(CPUARMState *env, ARMMMUIdx mmu_idx,
9132 uint32_t *table, uint32_t address)
b2fa1797 9133{
0480f69a 9134 /* Note that we can only get here for an AArch32 PL0/PL1 lookup */
0480f69a 9135 TCR *tcr = regime_tcr(env, mmu_idx);
11f136ee 9136
11f136ee
FA
9137 if (address & tcr->mask) {
9138 if (tcr->raw_tcr & TTBCR_PD1) {
e389be16
FA
9139 /* Translation table walk disabled for TTBR1 */
9140 return false;
9141 }
aef878be 9142 *table = regime_ttbr(env, mmu_idx, 1) & 0xffffc000;
e389be16 9143 } else {
11f136ee 9144 if (tcr->raw_tcr & TTBCR_PD0) {
e389be16
FA
9145 /* Translation table walk disabled for TTBR0 */
9146 return false;
9147 }
aef878be 9148 *table = regime_ttbr(env, mmu_idx, 0) & tcr->base_mask;
e389be16
FA
9149 }
9150 *table |= (address >> 18) & 0x3ffc;
9151 return true;
b2fa1797
PB
9152}
9153
37785977
EI
9154/* Translate a S1 pagetable walk through S2 if needed. */
9155static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx,
9156 hwaddr addr, MemTxAttrs txattrs,
37785977
EI
9157 ARMMMUFaultInfo *fi)
9158{
9159 if ((mmu_idx == ARMMMUIdx_S1NSE0 || mmu_idx == ARMMMUIdx_S1NSE1) &&
9160 !regime_translation_disabled(env, ARMMMUIdx_S2NS)) {
9161 target_ulong s2size;
9162 hwaddr s2pa;
9163 int s2prot;
9164 int ret;
eadb2feb
PM
9165 ARMCacheAttrs cacheattrs = {};
9166 ARMCacheAttrs *pcacheattrs = NULL;
9167
9168 if (env->cp15.hcr_el2 & HCR_PTW) {
9169 /*
9170 * PTW means we must fault if this S1 walk touches S2 Device
9171 * memory; otherwise we don't care about the attributes and can
9172 * save the S2 translation the effort of computing them.
9173 */
9174 pcacheattrs = &cacheattrs;
9175 }
37785977
EI
9176
9177 ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_S2NS, &s2pa,
eadb2feb 9178 &txattrs, &s2prot, &s2size, fi, pcacheattrs);
37785977 9179 if (ret) {
3b39d734 9180 assert(fi->type != ARMFault_None);
37785977
EI
9181 fi->s2addr = addr;
9182 fi->stage2 = true;
9183 fi->s1ptw = true;
9184 return ~0;
9185 }
eadb2feb
PM
9186 if (pcacheattrs && (pcacheattrs->attrs & 0xf0) == 0) {
9187 /* Access was to Device memory: generate Permission fault */
9188 fi->type = ARMFault_Permission;
9189 fi->s2addr = addr;
9190 fi->stage2 = true;
9191 fi->s1ptw = true;
9192 return ~0;
9193 }
37785977
EI
9194 addr = s2pa;
9195 }
9196 return addr;
9197}
9198
14577270 9199/* All loads done in the course of a page table walk go through here. */
a614e698 9200static uint32_t arm_ldl_ptw(CPUState *cs, hwaddr addr, bool is_secure,
3795a6de 9201 ARMMMUIdx mmu_idx, ARMMMUFaultInfo *fi)
ebca90e4 9202{
a614e698
EI
9203 ARMCPU *cpu = ARM_CPU(cs);
9204 CPUARMState *env = &cpu->env;
ebca90e4 9205 MemTxAttrs attrs = {};
3b39d734 9206 MemTxResult result = MEMTX_OK;
5ce4ff65 9207 AddressSpace *as;
3b39d734 9208 uint32_t data;
ebca90e4
PM
9209
9210 attrs.secure = is_secure;
5ce4ff65 9211 as = arm_addressspace(cs, attrs);
3795a6de 9212 addr = S1_ptw_translate(env, mmu_idx, addr, attrs, fi);
a614e698
EI
9213 if (fi->s1ptw) {
9214 return 0;
9215 }
73462ddd 9216 if (regime_translation_big_endian(env, mmu_idx)) {
3b39d734 9217 data = address_space_ldl_be(as, addr, attrs, &result);
73462ddd 9218 } else {
3b39d734 9219 data = address_space_ldl_le(as, addr, attrs, &result);
73462ddd 9220 }
3b39d734
PM
9221 if (result == MEMTX_OK) {
9222 return data;
9223 }
9224 fi->type = ARMFault_SyncExternalOnWalk;
9225 fi->ea = arm_extabort_type(result);
9226 return 0;
ebca90e4
PM
9227}
9228
37785977 9229static uint64_t arm_ldq_ptw(CPUState *cs, hwaddr addr, bool is_secure,
3795a6de 9230 ARMMMUIdx mmu_idx, ARMMMUFaultInfo *fi)
ebca90e4 9231{
37785977
EI
9232 ARMCPU *cpu = ARM_CPU(cs);
9233 CPUARMState *env = &cpu->env;
ebca90e4 9234 MemTxAttrs attrs = {};
3b39d734 9235 MemTxResult result = MEMTX_OK;
5ce4ff65 9236 AddressSpace *as;
9aea1ea3 9237 uint64_t data;
ebca90e4
PM
9238
9239 attrs.secure = is_secure;
5ce4ff65 9240 as = arm_addressspace(cs, attrs);
3795a6de 9241 addr = S1_ptw_translate(env, mmu_idx, addr, attrs, fi);
37785977
EI
9242 if (fi->s1ptw) {
9243 return 0;
9244 }
73462ddd 9245 if (regime_translation_big_endian(env, mmu_idx)) {
3b39d734 9246 data = address_space_ldq_be(as, addr, attrs, &result);
73462ddd 9247 } else {
3b39d734
PM
9248 data = address_space_ldq_le(as, addr, attrs, &result);
9249 }
9250 if (result == MEMTX_OK) {
9251 return data;
73462ddd 9252 }
3b39d734
PM
9253 fi->type = ARMFault_SyncExternalOnWalk;
9254 fi->ea = arm_extabort_type(result);
9255 return 0;
ebca90e4
PM
9256}
9257
b7cc4e82 9258static bool get_phys_addr_v5(CPUARMState *env, uint32_t address,
03ae85f8 9259 MMUAccessType access_type, ARMMMUIdx mmu_idx,
b7cc4e82 9260 hwaddr *phys_ptr, int *prot,
f989983e 9261 target_ulong *page_size,
e14b5a23 9262 ARMMMUFaultInfo *fi)
b5ff1b31 9263{
70d74660 9264 CPUState *cs = CPU(arm_env_get_cpu(env));
f989983e 9265 int level = 1;
b5ff1b31
FB
9266 uint32_t table;
9267 uint32_t desc;
9268 int type;
9269 int ap;
e389be16 9270 int domain = 0;
dd4ebc2e 9271 int domain_prot;
a8170e5e 9272 hwaddr phys_addr;
0480f69a 9273 uint32_t dacr;
b5ff1b31 9274
9ee6e8bb
PB
9275 /* Pagetable walk. */
9276 /* Lookup l1 descriptor. */
0480f69a 9277 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
e389be16 9278 /* Section translation fault if page walk is disabled by PD0 or PD1 */
f989983e 9279 fi->type = ARMFault_Translation;
e389be16
FA
9280 goto do_fault;
9281 }
a614e698 9282 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
3795a6de 9283 mmu_idx, fi);
3b39d734
PM
9284 if (fi->type != ARMFault_None) {
9285 goto do_fault;
9286 }
9ee6e8bb 9287 type = (desc & 3);
dd4ebc2e 9288 domain = (desc >> 5) & 0x0f;
0480f69a
PM
9289 if (regime_el(env, mmu_idx) == 1) {
9290 dacr = env->cp15.dacr_ns;
9291 } else {
9292 dacr = env->cp15.dacr_s;
9293 }
9294 domain_prot = (dacr >> (domain * 2)) & 3;
9ee6e8bb 9295 if (type == 0) {
601d70b9 9296 /* Section translation fault. */
f989983e 9297 fi->type = ARMFault_Translation;
9ee6e8bb
PB
9298 goto do_fault;
9299 }
f989983e
PM
9300 if (type != 2) {
9301 level = 2;
9302 }
dd4ebc2e 9303 if (domain_prot == 0 || domain_prot == 2) {
f989983e 9304 fi->type = ARMFault_Domain;
9ee6e8bb
PB
9305 goto do_fault;
9306 }
9307 if (type == 2) {
9308 /* 1Mb section. */
9309 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
9310 ap = (desc >> 10) & 3;
d4c430a8 9311 *page_size = 1024 * 1024;
9ee6e8bb
PB
9312 } else {
9313 /* Lookup l2 entry. */
554b0b09
PM
9314 if (type == 1) {
9315 /* Coarse pagetable. */
9316 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
9317 } else {
9318 /* Fine pagetable. */
9319 table = (desc & 0xfffff000) | ((address >> 8) & 0xffc);
9320 }
a614e698 9321 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
3795a6de 9322 mmu_idx, fi);
3b39d734
PM
9323 if (fi->type != ARMFault_None) {
9324 goto do_fault;
9325 }
9ee6e8bb
PB
9326 switch (desc & 3) {
9327 case 0: /* Page translation fault. */
f989983e 9328 fi->type = ARMFault_Translation;
9ee6e8bb
PB
9329 goto do_fault;
9330 case 1: /* 64k page. */
9331 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
9332 ap = (desc >> (4 + ((address >> 13) & 6))) & 3;
d4c430a8 9333 *page_size = 0x10000;
ce819861 9334 break;
9ee6e8bb
PB
9335 case 2: /* 4k page. */
9336 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
c10f7fc3 9337 ap = (desc >> (4 + ((address >> 9) & 6))) & 3;
d4c430a8 9338 *page_size = 0x1000;
ce819861 9339 break;
fc1891c7 9340 case 3: /* 1k page, or ARMv6/XScale "extended small (4k) page" */
554b0b09 9341 if (type == 1) {
fc1891c7
PM
9342 /* ARMv6/XScale extended small page format */
9343 if (arm_feature(env, ARM_FEATURE_XSCALE)
9344 || arm_feature(env, ARM_FEATURE_V6)) {
554b0b09 9345 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
fc1891c7 9346 *page_size = 0x1000;
554b0b09 9347 } else {
fc1891c7
PM
9348 /* UNPREDICTABLE in ARMv5; we choose to take a
9349 * page translation fault.
9350 */
f989983e 9351 fi->type = ARMFault_Translation;
554b0b09
PM
9352 goto do_fault;
9353 }
9354 } else {
9355 phys_addr = (desc & 0xfffffc00) | (address & 0x3ff);
fc1891c7 9356 *page_size = 0x400;
554b0b09 9357 }
9ee6e8bb 9358 ap = (desc >> 4) & 3;
ce819861
PB
9359 break;
9360 default:
9ee6e8bb
PB
9361 /* Never happens, but compiler isn't smart enough to tell. */
9362 abort();
ce819861 9363 }
9ee6e8bb 9364 }
0fbf5238
AJ
9365 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
9366 *prot |= *prot ? PAGE_EXEC : 0;
9367 if (!(*prot & (1 << access_type))) {
9ee6e8bb 9368 /* Access permission fault. */
f989983e 9369 fi->type = ARMFault_Permission;
9ee6e8bb
PB
9370 goto do_fault;
9371 }
9372 *phys_ptr = phys_addr;
b7cc4e82 9373 return false;
9ee6e8bb 9374do_fault:
f989983e
PM
9375 fi->domain = domain;
9376 fi->level = level;
b7cc4e82 9377 return true;
9ee6e8bb
PB
9378}
9379
b7cc4e82 9380static bool get_phys_addr_v6(CPUARMState *env, uint32_t address,
03ae85f8 9381 MMUAccessType access_type, ARMMMUIdx mmu_idx,
b7cc4e82 9382 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
f06cf243 9383 target_ulong *page_size, ARMMMUFaultInfo *fi)
9ee6e8bb 9384{
70d74660 9385 CPUState *cs = CPU(arm_env_get_cpu(env));
f06cf243 9386 int level = 1;
9ee6e8bb
PB
9387 uint32_t table;
9388 uint32_t desc;
9389 uint32_t xn;
de9b05b8 9390 uint32_t pxn = 0;
9ee6e8bb
PB
9391 int type;
9392 int ap;
de9b05b8 9393 int domain = 0;
dd4ebc2e 9394 int domain_prot;
a8170e5e 9395 hwaddr phys_addr;
0480f69a 9396 uint32_t dacr;
8bf5b6a9 9397 bool ns;
9ee6e8bb
PB
9398
9399 /* Pagetable walk. */
9400 /* Lookup l1 descriptor. */
0480f69a 9401 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
e389be16 9402 /* Section translation fault if page walk is disabled by PD0 or PD1 */
f06cf243 9403 fi->type = ARMFault_Translation;
e389be16
FA
9404 goto do_fault;
9405 }
a614e698 9406 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
3795a6de 9407 mmu_idx, fi);
3b39d734
PM
9408 if (fi->type != ARMFault_None) {
9409 goto do_fault;
9410 }
9ee6e8bb 9411 type = (desc & 3);
de9b05b8
PM
9412 if (type == 0 || (type == 3 && !arm_feature(env, ARM_FEATURE_PXN))) {
9413 /* Section translation fault, or attempt to use the encoding
9414 * which is Reserved on implementations without PXN.
9415 */
f06cf243 9416 fi->type = ARMFault_Translation;
9ee6e8bb 9417 goto do_fault;
de9b05b8
PM
9418 }
9419 if ((type == 1) || !(desc & (1 << 18))) {
9420 /* Page or Section. */
dd4ebc2e 9421 domain = (desc >> 5) & 0x0f;
9ee6e8bb 9422 }
0480f69a
PM
9423 if (regime_el(env, mmu_idx) == 1) {
9424 dacr = env->cp15.dacr_ns;
9425 } else {
9426 dacr = env->cp15.dacr_s;
9427 }
f06cf243
PM
9428 if (type == 1) {
9429 level = 2;
9430 }
0480f69a 9431 domain_prot = (dacr >> (domain * 2)) & 3;
dd4ebc2e 9432 if (domain_prot == 0 || domain_prot == 2) {
f06cf243
PM
9433 /* Section or Page domain fault */
9434 fi->type = ARMFault_Domain;
9ee6e8bb
PB
9435 goto do_fault;
9436 }
de9b05b8 9437 if (type != 1) {
9ee6e8bb
PB
9438 if (desc & (1 << 18)) {
9439 /* Supersection. */
9440 phys_addr = (desc & 0xff000000) | (address & 0x00ffffff);
4e42a6ca
SF
9441 phys_addr |= (uint64_t)extract32(desc, 20, 4) << 32;
9442 phys_addr |= (uint64_t)extract32(desc, 5, 4) << 36;
d4c430a8 9443 *page_size = 0x1000000;
b5ff1b31 9444 } else {
9ee6e8bb
PB
9445 /* Section. */
9446 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
d4c430a8 9447 *page_size = 0x100000;
b5ff1b31 9448 }
9ee6e8bb
PB
9449 ap = ((desc >> 10) & 3) | ((desc >> 13) & 4);
9450 xn = desc & (1 << 4);
de9b05b8 9451 pxn = desc & 1;
8bf5b6a9 9452 ns = extract32(desc, 19, 1);
9ee6e8bb 9453 } else {
de9b05b8
PM
9454 if (arm_feature(env, ARM_FEATURE_PXN)) {
9455 pxn = (desc >> 2) & 1;
9456 }
8bf5b6a9 9457 ns = extract32(desc, 3, 1);
9ee6e8bb
PB
9458 /* Lookup l2 entry. */
9459 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
a614e698 9460 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
3795a6de 9461 mmu_idx, fi);
3b39d734
PM
9462 if (fi->type != ARMFault_None) {
9463 goto do_fault;
9464 }
9ee6e8bb
PB
9465 ap = ((desc >> 4) & 3) | ((desc >> 7) & 4);
9466 switch (desc & 3) {
9467 case 0: /* Page translation fault. */
f06cf243 9468 fi->type = ARMFault_Translation;
b5ff1b31 9469 goto do_fault;
9ee6e8bb
PB
9470 case 1: /* 64k page. */
9471 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
9472 xn = desc & (1 << 15);
d4c430a8 9473 *page_size = 0x10000;
9ee6e8bb
PB
9474 break;
9475 case 2: case 3: /* 4k page. */
9476 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
9477 xn = desc & 1;
d4c430a8 9478 *page_size = 0x1000;
9ee6e8bb
PB
9479 break;
9480 default:
9481 /* Never happens, but compiler isn't smart enough to tell. */
9482 abort();
b5ff1b31 9483 }
9ee6e8bb 9484 }
dd4ebc2e 9485 if (domain_prot == 3) {
c0034328
JR
9486 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
9487 } else {
0480f69a 9488 if (pxn && !regime_is_user(env, mmu_idx)) {
de9b05b8
PM
9489 xn = 1;
9490 }
f06cf243
PM
9491 if (xn && access_type == MMU_INST_FETCH) {
9492 fi->type = ARMFault_Permission;
c0034328 9493 goto do_fault;
f06cf243 9494 }
9ee6e8bb 9495
d76951b6
AJ
9496 if (arm_feature(env, ARM_FEATURE_V6K) &&
9497 (regime_sctlr(env, mmu_idx) & SCTLR_AFE)) {
9498 /* The simplified model uses AP[0] as an access control bit. */
9499 if ((ap & 1) == 0) {
9500 /* Access flag fault. */
f06cf243 9501 fi->type = ARMFault_AccessFlag;
d76951b6
AJ
9502 goto do_fault;
9503 }
9504 *prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1);
9505 } else {
9506 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
c0034328 9507 }
0fbf5238
AJ
9508 if (*prot && !xn) {
9509 *prot |= PAGE_EXEC;
9510 }
9511 if (!(*prot & (1 << access_type))) {
c0034328 9512 /* Access permission fault. */
f06cf243 9513 fi->type = ARMFault_Permission;
c0034328
JR
9514 goto do_fault;
9515 }
3ad493fc 9516 }
8bf5b6a9
PM
9517 if (ns) {
9518 /* The NS bit will (as required by the architecture) have no effect if
9519 * the CPU doesn't support TZ or this is a non-secure translation
9520 * regime, because the attribute will already be non-secure.
9521 */
9522 attrs->secure = false;
9523 }
9ee6e8bb 9524 *phys_ptr = phys_addr;
b7cc4e82 9525 return false;
b5ff1b31 9526do_fault:
f06cf243
PM
9527 fi->domain = domain;
9528 fi->level = level;
b7cc4e82 9529 return true;
b5ff1b31
FB
9530}
9531
1853d5a9 9532/*
a0e966c9 9533 * check_s2_mmu_setup
1853d5a9
EI
9534 * @cpu: ARMCPU
9535 * @is_aa64: True if the translation regime is in AArch64 state
9536 * @startlevel: Suggested starting level
9537 * @inputsize: Bitsize of IPAs
9538 * @stride: Page-table stride (See the ARM ARM)
9539 *
a0e966c9
EI
9540 * Returns true if the suggested S2 translation parameters are OK and
9541 * false otherwise.
1853d5a9 9542 */
a0e966c9
EI
9543static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level,
9544 int inputsize, int stride)
1853d5a9 9545{
98d68ec2
EI
9546 const int grainsize = stride + 3;
9547 int startsizecheck;
9548
1853d5a9
EI
9549 /* Negative levels are never allowed. */
9550 if (level < 0) {
9551 return false;
9552 }
9553
98d68ec2
EI
9554 startsizecheck = inputsize - ((3 - level) * stride + grainsize);
9555 if (startsizecheck < 1 || startsizecheck > stride + 4) {
9556 return false;
9557 }
9558
1853d5a9 9559 if (is_aa64) {
3526423e 9560 CPUARMState *env = &cpu->env;
1853d5a9
EI
9561 unsigned int pamax = arm_pamax(cpu);
9562
9563 switch (stride) {
9564 case 13: /* 64KB Pages. */
9565 if (level == 0 || (level == 1 && pamax <= 42)) {
9566 return false;
9567 }
9568 break;
9569 case 11: /* 16KB Pages. */
9570 if (level == 0 || (level == 1 && pamax <= 40)) {
9571 return false;
9572 }
9573 break;
9574 case 9: /* 4KB Pages. */
9575 if (level == 0 && pamax <= 42) {
9576 return false;
9577 }
9578 break;
9579 default:
9580 g_assert_not_reached();
9581 }
3526423e
EI
9582
9583 /* Inputsize checks. */
9584 if (inputsize > pamax &&
9585 (arm_el_is_aa64(env, 1) || inputsize > 40)) {
9586 /* This is CONSTRAINED UNPREDICTABLE and we choose to fault. */
9587 return false;
9588 }
1853d5a9 9589 } else {
1853d5a9
EI
9590 /* AArch32 only supports 4KB pages. Assert on that. */
9591 assert(stride == 9);
9592
9593 if (level == 0) {
9594 return false;
9595 }
1853d5a9
EI
9596 }
9597 return true;
9598}
9599
5b2d261d
AB
9600/* Translate from the 4-bit stage 2 representation of
9601 * memory attributes (without cache-allocation hints) to
9602 * the 8-bit representation of the stage 1 MAIR registers
9603 * (which includes allocation hints).
9604 *
9605 * ref: shared/translation/attrs/S2AttrDecode()
9606 * .../S2ConvertAttrsHints()
9607 */
9608static uint8_t convert_stage2_attrs(CPUARMState *env, uint8_t s2attrs)
9609{
9610 uint8_t hiattr = extract32(s2attrs, 2, 2);
9611 uint8_t loattr = extract32(s2attrs, 0, 2);
9612 uint8_t hihint = 0, lohint = 0;
9613
9614 if (hiattr != 0) { /* normal memory */
9615 if ((env->cp15.hcr_el2 & HCR_CD) != 0) { /* cache disabled */
9616 hiattr = loattr = 1; /* non-cacheable */
9617 } else {
9618 if (hiattr != 1) { /* Write-through or write-back */
9619 hihint = 3; /* RW allocate */
9620 }
9621 if (loattr != 1) { /* Write-through or write-back */
9622 lohint = 3; /* RW allocate */
9623 }
9624 }
9625 }
9626
9627 return (hiattr << 6) | (hihint << 4) | (loattr << 2) | lohint;
9628}
9629
b7cc4e82 9630static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address,
03ae85f8 9631 MMUAccessType access_type, ARMMMUIdx mmu_idx,
b7cc4e82 9632 hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot,
da909b2c 9633 target_ulong *page_size_ptr,
5b2d261d 9634 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs)
3dde962f 9635{
1853d5a9
EI
9636 ARMCPU *cpu = arm_env_get_cpu(env);
9637 CPUState *cs = CPU(cpu);
3dde962f 9638 /* Read an LPAE long-descriptor translation table. */
da909b2c 9639 ARMFaultType fault_type = ARMFault_Translation;
1b4093ea 9640 uint32_t level;
0c5fbf3b 9641 uint32_t epd = 0;
1f4c8c18 9642 int32_t t0sz, t1sz;
2c8dd318 9643 uint32_t tg;
3dde962f
PM
9644 uint64_t ttbr;
9645 int ttbr_select;
dddb5223 9646 hwaddr descaddr, indexmask, indexmask_grainsize;
3dde962f
PM
9647 uint32_t tableattrs;
9648 target_ulong page_size;
9649 uint32_t attrs;
973a5434 9650 int32_t stride = 9;
6e99f762 9651 int32_t addrsize;
4ca6a051 9652 int inputsize;
2c8dd318 9653 int32_t tbi = 0;
0480f69a 9654 TCR *tcr = regime_tcr(env, mmu_idx);
d8e052b3 9655 int ap, ns, xn, pxn;
88e8add8
GB
9656 uint32_t el = regime_el(env, mmu_idx);
9657 bool ttbr1_valid = true;
6109769a 9658 uint64_t descaddrmask;
6e99f762 9659 bool aarch64 = arm_el_is_aa64(env, el);
0480f69a
PM
9660
9661 /* TODO:
88e8add8
GB
9662 * This code does not handle the different format TCR for VTCR_EL2.
9663 * This code also does not support shareability levels.
9664 * Attribute and permission bit handling should also be checked when adding
9665 * support for those page table walks.
0480f69a 9666 */
6e99f762 9667 if (aarch64) {
1b4093ea 9668 level = 0;
6e99f762 9669 addrsize = 64;
88e8add8 9670 if (el > 1) {
1edee470
EI
9671 if (mmu_idx != ARMMMUIdx_S2NS) {
9672 tbi = extract64(tcr->raw_tcr, 20, 1);
9673 }
88e8add8
GB
9674 } else {
9675 if (extract64(address, 55, 1)) {
9676 tbi = extract64(tcr->raw_tcr, 38, 1);
9677 } else {
9678 tbi = extract64(tcr->raw_tcr, 37, 1);
9679 }
9680 }
2c8dd318 9681 tbi *= 8;
88e8add8
GB
9682
9683 /* If we are in 64-bit EL2 or EL3 then there is no TTBR1, so mark it
9684 * invalid.
9685 */
9686 if (el > 1) {
9687 ttbr1_valid = false;
9688 }
d0a2cbce 9689 } else {
1b4093ea 9690 level = 1;
6e99f762 9691 addrsize = 32;
d0a2cbce
PM
9692 /* There is no TTBR1 for EL2 */
9693 if (el == 2) {
9694 ttbr1_valid = false;
9695 }
2c8dd318 9696 }
3dde962f
PM
9697
9698 /* Determine whether this address is in the region controlled by
9699 * TTBR0 or TTBR1 (or if it is in neither region and should fault).
9700 * This is a Non-secure PL0/1 stage 1 translation, so controlled by
9701 * TTBCR/TTBR0/TTBR1 in accordance with ARM ARM DDI0406C table B-32:
9702 */
6e99f762 9703 if (aarch64) {
4ee38098
EI
9704 /* AArch64 translation. */
9705 t0sz = extract32(tcr->raw_tcr, 0, 6);
2c8dd318
RH
9706 t0sz = MIN(t0sz, 39);
9707 t0sz = MAX(t0sz, 16);
4ee38098
EI
9708 } else if (mmu_idx != ARMMMUIdx_S2NS) {
9709 /* AArch32 stage 1 translation. */
9710 t0sz = extract32(tcr->raw_tcr, 0, 3);
9711 } else {
9712 /* AArch32 stage 2 translation. */
9713 bool sext = extract32(tcr->raw_tcr, 4, 1);
9714 bool sign = extract32(tcr->raw_tcr, 3, 1);
6e99f762
SS
9715 /* Address size is 40-bit for a stage 2 translation,
9716 * and t0sz can be negative (from -8 to 7),
9717 * so we need to adjust it to use the TTBR selecting logic below.
9718 */
9719 addrsize = 40;
9720 t0sz = sextract32(tcr->raw_tcr, 0, 4) + 8;
4ee38098
EI
9721
9722 /* If the sign-extend bit is not the same as t0sz[3], the result
9723 * is unpredictable. Flag this as a guest error. */
9724 if (sign != sext) {
9725 qemu_log_mask(LOG_GUEST_ERROR,
39cba610 9726 "AArch32: VTCR.S / VTCR.T0SZ[3] mismatch\n");
4ee38098 9727 }
2c8dd318 9728 }
1f4c8c18 9729 t1sz = extract32(tcr->raw_tcr, 16, 6);
6e99f762 9730 if (aarch64) {
2c8dd318
RH
9731 t1sz = MIN(t1sz, 39);
9732 t1sz = MAX(t1sz, 16);
9733 }
6e99f762 9734 if (t0sz && !extract64(address, addrsize - t0sz, t0sz - tbi)) {
3dde962f
PM
9735 /* there is a ttbr0 region and we are in it (high bits all zero) */
9736 ttbr_select = 0;
88e8add8 9737 } else if (ttbr1_valid && t1sz &&
6e99f762 9738 !extract64(~address, addrsize - t1sz, t1sz - tbi)) {
3dde962f
PM
9739 /* there is a ttbr1 region and we are in it (high bits all one) */
9740 ttbr_select = 1;
9741 } else if (!t0sz) {
9742 /* ttbr0 region is "everything not in the ttbr1 region" */
9743 ttbr_select = 0;
88e8add8 9744 } else if (!t1sz && ttbr1_valid) {
3dde962f
PM
9745 /* ttbr1 region is "everything not in the ttbr0 region" */
9746 ttbr_select = 1;
9747 } else {
9748 /* in the gap between the two regions, this is a Translation fault */
da909b2c 9749 fault_type = ARMFault_Translation;
3dde962f
PM
9750 goto do_fault;
9751 }
9752
9753 /* Note that QEMU ignores shareability and cacheability attributes,
9754 * so we don't need to do anything with the SH, ORGN, IRGN fields
9755 * in the TTBCR. Similarly, TTBCR:A1 selects whether we get the
9756 * ASID from TTBR0 or TTBR1, but QEMU's TLB doesn't currently
9757 * implement any ASID-like capability so we can ignore it (instead
9758 * we will always flush the TLB any time the ASID is changed).
9759 */
9760 if (ttbr_select == 0) {
aef878be 9761 ttbr = regime_ttbr(env, mmu_idx, 0);
0c5fbf3b
EI
9762 if (el < 2) {
9763 epd = extract32(tcr->raw_tcr, 7, 1);
9764 }
6e99f762 9765 inputsize = addrsize - t0sz;
2c8dd318 9766
11f136ee 9767 tg = extract32(tcr->raw_tcr, 14, 2);
2c8dd318 9768 if (tg == 1) { /* 64KB pages */
973a5434 9769 stride = 13;
2c8dd318
RH
9770 }
9771 if (tg == 2) { /* 16KB pages */
973a5434 9772 stride = 11;
2c8dd318 9773 }
3dde962f 9774 } else {
88e8add8
GB
9775 /* We should only be here if TTBR1 is valid */
9776 assert(ttbr1_valid);
9777
aef878be 9778 ttbr = regime_ttbr(env, mmu_idx, 1);
11f136ee 9779 epd = extract32(tcr->raw_tcr, 23, 1);
6e99f762 9780 inputsize = addrsize - t1sz;
2c8dd318 9781
11f136ee 9782 tg = extract32(tcr->raw_tcr, 30, 2);
2c8dd318 9783 if (tg == 3) { /* 64KB pages */
973a5434 9784 stride = 13;
2c8dd318
RH
9785 }
9786 if (tg == 1) { /* 16KB pages */
973a5434 9787 stride = 11;
2c8dd318 9788 }
3dde962f
PM
9789 }
9790
0480f69a 9791 /* Here we should have set up all the parameters for the translation:
6e99f762 9792 * inputsize, ttbr, epd, stride, tbi
0480f69a
PM
9793 */
9794
3dde962f 9795 if (epd) {
88e8add8
GB
9796 /* Translation table walk disabled => Translation fault on TLB miss
9797 * Note: This is always 0 on 64-bit EL2 and EL3.
9798 */
3dde962f
PM
9799 goto do_fault;
9800 }
9801
1853d5a9
EI
9802 if (mmu_idx != ARMMMUIdx_S2NS) {
9803 /* The starting level depends on the virtual address size (which can
9804 * be up to 48 bits) and the translation granule size. It indicates
9805 * the number of strides (stride bits at a time) needed to
9806 * consume the bits of the input address. In the pseudocode this is:
9807 * level = 4 - RoundUp((inputsize - grainsize) / stride)
9808 * where their 'inputsize' is our 'inputsize', 'grainsize' is
9809 * our 'stride + 3' and 'stride' is our 'stride'.
9810 * Applying the usual "rounded up m/n is (m+n-1)/n" and simplifying:
9811 * = 4 - (inputsize - stride - 3 + stride - 1) / stride
9812 * = 4 - (inputsize - 4) / stride;
9813 */
9814 level = 4 - (inputsize - 4) / stride;
9815 } else {
9816 /* For stage 2 translations the starting level is specified by the
9817 * VTCR_EL2.SL0 field (whose interpretation depends on the page size)
9818 */
1b4093ea
SS
9819 uint32_t sl0 = extract32(tcr->raw_tcr, 6, 2);
9820 uint32_t startlevel;
1853d5a9
EI
9821 bool ok;
9822
6e99f762 9823 if (!aarch64 || stride == 9) {
1853d5a9 9824 /* AArch32 or 4KB pages */
1b4093ea 9825 startlevel = 2 - sl0;
1853d5a9
EI
9826 } else {
9827 /* 16KB or 64KB pages */
1b4093ea 9828 startlevel = 3 - sl0;
1853d5a9
EI
9829 }
9830
9831 /* Check that the starting level is valid. */
6e99f762 9832 ok = check_s2_mmu_setup(cpu, aarch64, startlevel,
1b4093ea 9833 inputsize, stride);
1853d5a9 9834 if (!ok) {
da909b2c 9835 fault_type = ARMFault_Translation;
1853d5a9
EI
9836 goto do_fault;
9837 }
1b4093ea 9838 level = startlevel;
1853d5a9 9839 }
3dde962f 9840
dddb5223
SS
9841 indexmask_grainsize = (1ULL << (stride + 3)) - 1;
9842 indexmask = (1ULL << (inputsize - (stride * (4 - level)))) - 1;
3dde962f
PM
9843
9844 /* Now we can extract the actual base address from the TTBR */
2c8dd318 9845 descaddr = extract64(ttbr, 0, 48);
dddb5223 9846 descaddr &= ~indexmask;
3dde962f 9847
6109769a 9848 /* The address field in the descriptor goes up to bit 39 for ARMv7
dddb5223
SS
9849 * but up to bit 47 for ARMv8, but we use the descaddrmask
9850 * up to bit 39 for AArch32, because we don't need other bits in that case
9851 * to construct next descriptor address (anyway they should be all zeroes).
6109769a 9852 */
6e99f762 9853 descaddrmask = ((1ull << (aarch64 ? 48 : 40)) - 1) &
dddb5223 9854 ~indexmask_grainsize;
6109769a 9855
ebca90e4
PM
9856 /* Secure accesses start with the page table in secure memory and
9857 * can be downgraded to non-secure at any step. Non-secure accesses
9858 * remain non-secure. We implement this by just ORing in the NSTable/NS
9859 * bits at each step.
9860 */
9861 tableattrs = regime_is_secure(env, mmu_idx) ? 0 : (1 << 4);
3dde962f
PM
9862 for (;;) {
9863 uint64_t descriptor;
ebca90e4 9864 bool nstable;
3dde962f 9865
dddb5223 9866 descaddr |= (address >> (stride * (4 - level))) & indexmask;
2c8dd318 9867 descaddr &= ~7ULL;
ebca90e4 9868 nstable = extract32(tableattrs, 4, 1);
3795a6de 9869 descriptor = arm_ldq_ptw(cs, descaddr, !nstable, mmu_idx, fi);
3b39d734 9870 if (fi->type != ARMFault_None) {
37785977
EI
9871 goto do_fault;
9872 }
9873
3dde962f
PM
9874 if (!(descriptor & 1) ||
9875 (!(descriptor & 2) && (level == 3))) {
9876 /* Invalid, or the Reserved level 3 encoding */
9877 goto do_fault;
9878 }
6109769a 9879 descaddr = descriptor & descaddrmask;
3dde962f
PM
9880
9881 if ((descriptor & 2) && (level < 3)) {
9882 /* Table entry. The top five bits are attributes which may
9883 * propagate down through lower levels of the table (and
9884 * which are all arranged so that 0 means "no effect", so
9885 * we can gather them up by ORing in the bits at each level).
9886 */
9887 tableattrs |= extract64(descriptor, 59, 5);
9888 level++;
dddb5223 9889 indexmask = indexmask_grainsize;
3dde962f
PM
9890 continue;
9891 }
9892 /* Block entry at level 1 or 2, or page entry at level 3.
9893 * These are basically the same thing, although the number
9894 * of bits we pull in from the vaddr varies.
9895 */
973a5434 9896 page_size = (1ULL << ((stride * (4 - level)) + 3));
3dde962f 9897 descaddr |= (address & (page_size - 1));
6ab1a5ee 9898 /* Extract attributes from the descriptor */
d615efac
IC
9899 attrs = extract64(descriptor, 2, 10)
9900 | (extract64(descriptor, 52, 12) << 10);
6ab1a5ee
EI
9901
9902 if (mmu_idx == ARMMMUIdx_S2NS) {
9903 /* Stage 2 table descriptors do not include any attribute fields */
9904 break;
9905 }
9906 /* Merge in attributes from table descriptors */
3dde962f
PM
9907 attrs |= extract32(tableattrs, 0, 2) << 11; /* XN, PXN */
9908 attrs |= extract32(tableattrs, 3, 1) << 5; /* APTable[1] => AP[2] */
9909 /* The sense of AP[1] vs APTable[0] is reversed, as APTable[0] == 1
9910 * means "force PL1 access only", which means forcing AP[1] to 0.
9911 */
9912 if (extract32(tableattrs, 2, 1)) {
9913 attrs &= ~(1 << 4);
9914 }
ebca90e4 9915 attrs |= nstable << 3; /* NS */
3dde962f
PM
9916 break;
9917 }
9918 /* Here descaddr is the final physical address, and attributes
9919 * are all in attrs.
9920 */
da909b2c 9921 fault_type = ARMFault_AccessFlag;
3dde962f
PM
9922 if ((attrs & (1 << 8)) == 0) {
9923 /* Access flag */
9924 goto do_fault;
9925 }
d8e052b3
AJ
9926
9927 ap = extract32(attrs, 4, 2);
d8e052b3 9928 xn = extract32(attrs, 12, 1);
d8e052b3 9929
6ab1a5ee
EI
9930 if (mmu_idx == ARMMMUIdx_S2NS) {
9931 ns = true;
9932 *prot = get_S2prot(env, ap, xn);
9933 } else {
9934 ns = extract32(attrs, 3, 1);
9935 pxn = extract32(attrs, 11, 1);
6e99f762 9936 *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn);
6ab1a5ee 9937 }
d8e052b3 9938
da909b2c 9939 fault_type = ARMFault_Permission;
d8e052b3 9940 if (!(*prot & (1 << access_type))) {
3dde962f
PM
9941 goto do_fault;
9942 }
3dde962f 9943
8bf5b6a9
PM
9944 if (ns) {
9945 /* The NS bit will (as required by the architecture) have no effect if
9946 * the CPU doesn't support TZ or this is a non-secure translation
9947 * regime, because the attribute will already be non-secure.
9948 */
9949 txattrs->secure = false;
9950 }
5b2d261d
AB
9951
9952 if (cacheattrs != NULL) {
9953 if (mmu_idx == ARMMMUIdx_S2NS) {
9954 cacheattrs->attrs = convert_stage2_attrs(env,
9955 extract32(attrs, 0, 4));
9956 } else {
9957 /* Index into MAIR registers for cache attributes */
9958 uint8_t attrindx = extract32(attrs, 0, 3);
9959 uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)];
9960 assert(attrindx <= 7);
9961 cacheattrs->attrs = extract64(mair, attrindx * 8, 8);
9962 }
9963 cacheattrs->shareability = extract32(attrs, 6, 2);
9964 }
9965
3dde962f
PM
9966 *phys_ptr = descaddr;
9967 *page_size_ptr = page_size;
b7cc4e82 9968 return false;
3dde962f
PM
9969
9970do_fault:
da909b2c
PM
9971 fi->type = fault_type;
9972 fi->level = level;
37785977
EI
9973 /* Tag the error as S2 for failed S1 PTW at S2 or ordinary S2. */
9974 fi->stage2 = fi->s1ptw || (mmu_idx == ARMMMUIdx_S2NS);
b7cc4e82 9975 return true;
3dde962f
PM
9976}
9977
f6bda88f
PC
9978static inline void get_phys_addr_pmsav7_default(CPUARMState *env,
9979 ARMMMUIdx mmu_idx,
9980 int32_t address, int *prot)
9981{
3a00d560
MD
9982 if (!arm_feature(env, ARM_FEATURE_M)) {
9983 *prot = PAGE_READ | PAGE_WRITE;
9984 switch (address) {
9985 case 0xF0000000 ... 0xFFFFFFFF:
9986 if (regime_sctlr(env, mmu_idx) & SCTLR_V) {
9987 /* hivecs execing is ok */
9988 *prot |= PAGE_EXEC;
9989 }
9990 break;
9991 case 0x00000000 ... 0x7FFFFFFF:
f6bda88f 9992 *prot |= PAGE_EXEC;
3a00d560
MD
9993 break;
9994 }
9995 } else {
9996 /* Default system address map for M profile cores.
9997 * The architecture specifies which regions are execute-never;
9998 * at the MPU level no other checks are defined.
9999 */
10000 switch (address) {
10001 case 0x00000000 ... 0x1fffffff: /* ROM */
10002 case 0x20000000 ... 0x3fffffff: /* SRAM */
10003 case 0x60000000 ... 0x7fffffff: /* RAM */
10004 case 0x80000000 ... 0x9fffffff: /* RAM */
10005 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
10006 break;
10007 case 0x40000000 ... 0x5fffffff: /* Peripheral */
10008 case 0xa0000000 ... 0xbfffffff: /* Device */
10009 case 0xc0000000 ... 0xdfffffff: /* Device */
10010 case 0xe0000000 ... 0xffffffff: /* System */
10011 *prot = PAGE_READ | PAGE_WRITE;
10012 break;
10013 default:
10014 g_assert_not_reached();
f6bda88f 10015 }
f6bda88f 10016 }
f6bda88f
PC
10017}
10018
29c483a5
MD
10019static bool pmsav7_use_background_region(ARMCPU *cpu,
10020 ARMMMUIdx mmu_idx, bool is_user)
10021{
10022 /* Return true if we should use the default memory map as a
10023 * "background" region if there are no hits against any MPU regions.
10024 */
10025 CPUARMState *env = &cpu->env;
10026
10027 if (is_user) {
10028 return false;
10029 }
10030
10031 if (arm_feature(env, ARM_FEATURE_M)) {
ecf5e8ea
PM
10032 return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)]
10033 & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
29c483a5
MD
10034 } else {
10035 return regime_sctlr(env, mmu_idx) & SCTLR_BR;
10036 }
10037}
10038
38aaa60c
PM
10039static inline bool m_is_ppb_region(CPUARMState *env, uint32_t address)
10040{
10041 /* True if address is in the M profile PPB region 0xe0000000 - 0xe00fffff */
10042 return arm_feature(env, ARM_FEATURE_M) &&
10043 extract32(address, 20, 12) == 0xe00;
10044}
10045
bf446a11
PM
10046static inline bool m_is_system_region(CPUARMState *env, uint32_t address)
10047{
10048 /* True if address is in the M profile system region
10049 * 0xe0000000 - 0xffffffff
10050 */
10051 return arm_feature(env, ARM_FEATURE_M) && extract32(address, 29, 3) == 0x7;
10052}
10053
f6bda88f 10054static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
03ae85f8 10055 MMUAccessType access_type, ARMMMUIdx mmu_idx,
9375ad15 10056 hwaddr *phys_ptr, int *prot,
e5e40999 10057 target_ulong *page_size,
9375ad15 10058 ARMMMUFaultInfo *fi)
f6bda88f
PC
10059{
10060 ARMCPU *cpu = arm_env_get_cpu(env);
10061 int n;
10062 bool is_user = regime_is_user(env, mmu_idx);
10063
10064 *phys_ptr = address;
e5e40999 10065 *page_size = TARGET_PAGE_SIZE;
f6bda88f
PC
10066 *prot = 0;
10067
38aaa60c
PM
10068 if (regime_translation_disabled(env, mmu_idx) ||
10069 m_is_ppb_region(env, address)) {
10070 /* MPU disabled or M profile PPB access: use default memory map.
10071 * The other case which uses the default memory map in the
10072 * v7M ARM ARM pseudocode is exception vector reads from the vector
10073 * table. In QEMU those accesses are done in arm_v7m_load_vector(),
10074 * which always does a direct read using address_space_ldl(), rather
10075 * than going via this function, so we don't need to check that here.
10076 */
f6bda88f
PC
10077 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
10078 } else { /* MPU enabled */
10079 for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
10080 /* region search */
10081 uint32_t base = env->pmsav7.drbar[n];
10082 uint32_t rsize = extract32(env->pmsav7.drsr[n], 1, 5);
10083 uint32_t rmask;
10084 bool srdis = false;
10085
10086 if (!(env->pmsav7.drsr[n] & 0x1)) {
10087 continue;
10088 }
10089
10090 if (!rsize) {
c9f9f124
MD
10091 qemu_log_mask(LOG_GUEST_ERROR,
10092 "DRSR[%d]: Rsize field cannot be 0\n", n);
f6bda88f
PC
10093 continue;
10094 }
10095 rsize++;
10096 rmask = (1ull << rsize) - 1;
10097
10098 if (base & rmask) {
c9f9f124
MD
10099 qemu_log_mask(LOG_GUEST_ERROR,
10100 "DRBAR[%d]: 0x%" PRIx32 " misaligned "
10101 "to DRSR region size, mask = 0x%" PRIx32 "\n",
10102 n, base, rmask);
f6bda88f
PC
10103 continue;
10104 }
10105
10106 if (address < base || address > base + rmask) {
9d2b5a58
PM
10107 /*
10108 * Address not in this region. We must check whether the
10109 * region covers addresses in the same page as our address.
10110 * In that case we must not report a size that covers the
10111 * whole page for a subsequent hit against a different MPU
10112 * region or the background region, because it would result in
10113 * incorrect TLB hits for subsequent accesses to addresses that
10114 * are in this MPU region.
10115 */
10116 if (ranges_overlap(base, rmask,
10117 address & TARGET_PAGE_MASK,
10118 TARGET_PAGE_SIZE)) {
10119 *page_size = 1;
10120 }
f6bda88f
PC
10121 continue;
10122 }
10123
10124 /* Region matched */
10125
10126 if (rsize >= 8) { /* no subregions for regions < 256 bytes */
10127 int i, snd;
10128 uint32_t srdis_mask;
10129
10130 rsize -= 3; /* sub region size (power of 2) */
10131 snd = ((address - base) >> rsize) & 0x7;
10132 srdis = extract32(env->pmsav7.drsr[n], snd + 8, 1);
10133
10134 srdis_mask = srdis ? 0x3 : 0x0;
10135 for (i = 2; i <= 8 && rsize < TARGET_PAGE_BITS; i *= 2) {
10136 /* This will check in groups of 2, 4 and then 8, whether
10137 * the subregion bits are consistent. rsize is incremented
10138 * back up to give the region size, considering consistent
10139 * adjacent subregions as one region. Stop testing if rsize
10140 * is already big enough for an entire QEMU page.
10141 */
10142 int snd_rounded = snd & ~(i - 1);
10143 uint32_t srdis_multi = extract32(env->pmsav7.drsr[n],
10144 snd_rounded + 8, i);
10145 if (srdis_mask ^ srdis_multi) {
10146 break;
10147 }
10148 srdis_mask = (srdis_mask << i) | srdis_mask;
10149 rsize++;
10150 }
10151 }
f6bda88f
PC
10152 if (srdis) {
10153 continue;
10154 }
e5e40999
PM
10155 if (rsize < TARGET_PAGE_BITS) {
10156 *page_size = 1 << rsize;
10157 }
f6bda88f
PC
10158 break;
10159 }
10160
10161 if (n == -1) { /* no hits */
29c483a5 10162 if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) {
f6bda88f 10163 /* background fault */
9375ad15 10164 fi->type = ARMFault_Background;
f6bda88f
PC
10165 return true;
10166 }
10167 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
10168 } else { /* a MPU hit! */
10169 uint32_t ap = extract32(env->pmsav7.dracr[n], 8, 3);
bf446a11
PM
10170 uint32_t xn = extract32(env->pmsav7.dracr[n], 12, 1);
10171
10172 if (m_is_system_region(env, address)) {
10173 /* System space is always execute never */
10174 xn = 1;
10175 }
f6bda88f
PC
10176
10177 if (is_user) { /* User mode AP bit decoding */
10178 switch (ap) {
10179 case 0:
10180 case 1:
10181 case 5:
10182 break; /* no access */
10183 case 3:
10184 *prot |= PAGE_WRITE;
10185 /* fall through */
10186 case 2:
10187 case 6:
10188 *prot |= PAGE_READ | PAGE_EXEC;
10189 break;
8638f1ad
PM
10190 case 7:
10191 /* for v7M, same as 6; for R profile a reserved value */
10192 if (arm_feature(env, ARM_FEATURE_M)) {
10193 *prot |= PAGE_READ | PAGE_EXEC;
10194 break;
10195 }
10196 /* fall through */
f6bda88f
PC
10197 default:
10198 qemu_log_mask(LOG_GUEST_ERROR,
c9f9f124
MD
10199 "DRACR[%d]: Bad value for AP bits: 0x%"
10200 PRIx32 "\n", n, ap);
f6bda88f
PC
10201 }
10202 } else { /* Priv. mode AP bits decoding */
10203 switch (ap) {
10204 case 0:
10205 break; /* no access */
10206 case 1:
10207 case 2:
10208 case 3:
10209 *prot |= PAGE_WRITE;
10210 /* fall through */
10211 case 5:
10212 case 6:
10213 *prot |= PAGE_READ | PAGE_EXEC;
10214 break;
8638f1ad
PM
10215 case 7:
10216 /* for v7M, same as 6; for R profile a reserved value */
10217 if (arm_feature(env, ARM_FEATURE_M)) {
10218 *prot |= PAGE_READ | PAGE_EXEC;
10219 break;
10220 }
10221 /* fall through */
f6bda88f
PC
10222 default:
10223 qemu_log_mask(LOG_GUEST_ERROR,
c9f9f124
MD
10224 "DRACR[%d]: Bad value for AP bits: 0x%"
10225 PRIx32 "\n", n, ap);
f6bda88f
PC
10226 }
10227 }
10228
10229 /* execute never */
bf446a11 10230 if (xn) {
f6bda88f
PC
10231 *prot &= ~PAGE_EXEC;
10232 }
10233 }
10234 }
10235
9375ad15
PM
10236 fi->type = ARMFault_Permission;
10237 fi->level = 1;
f6bda88f
PC
10238 return !(*prot & (1 << access_type));
10239}
10240
35337cc3
PM
10241static bool v8m_is_sau_exempt(CPUARMState *env,
10242 uint32_t address, MMUAccessType access_type)
10243{
10244 /* The architecture specifies that certain address ranges are
10245 * exempt from v8M SAU/IDAU checks.
10246 */
10247 return
10248 (access_type == MMU_INST_FETCH && m_is_system_region(env, address)) ||
10249 (address >= 0xe0000000 && address <= 0xe0002fff) ||
10250 (address >= 0xe000e000 && address <= 0xe000efff) ||
10251 (address >= 0xe002e000 && address <= 0xe002efff) ||
10252 (address >= 0xe0040000 && address <= 0xe0041fff) ||
10253 (address >= 0xe00ff000 && address <= 0xe00fffff);
10254}
10255
10256static void v8m_security_lookup(CPUARMState *env, uint32_t address,
10257 MMUAccessType access_type, ARMMMUIdx mmu_idx,
10258 V8M_SAttributes *sattrs)
10259{
10260 /* Look up the security attributes for this address. Compare the
10261 * pseudocode SecurityCheck() function.
10262 * We assume the caller has zero-initialized *sattrs.
10263 */
10264 ARMCPU *cpu = arm_env_get_cpu(env);
10265 int r;
181962fd
PM
10266 bool idau_exempt = false, idau_ns = true, idau_nsc = true;
10267 int idau_region = IREGION_NOTVALID;
72042435
PM
10268 uint32_t addr_page_base = address & TARGET_PAGE_MASK;
10269 uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
35337cc3 10270
181962fd
PM
10271 if (cpu->idau) {
10272 IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(cpu->idau);
10273 IDAUInterface *ii = IDAU_INTERFACE(cpu->idau);
10274
10275 iic->check(ii, address, &idau_region, &idau_exempt, &idau_ns,
10276 &idau_nsc);
10277 }
35337cc3
PM
10278
10279 if (access_type == MMU_INST_FETCH && extract32(address, 28, 4) == 0xf) {
10280 /* 0xf0000000..0xffffffff is always S for insn fetches */
10281 return;
10282 }
10283
181962fd 10284 if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) {
35337cc3
PM
10285 sattrs->ns = !regime_is_secure(env, mmu_idx);
10286 return;
10287 }
10288
181962fd
PM
10289 if (idau_region != IREGION_NOTVALID) {
10290 sattrs->irvalid = true;
10291 sattrs->iregion = idau_region;
10292 }
10293
35337cc3
PM
10294 switch (env->sau.ctrl & 3) {
10295 case 0: /* SAU.ENABLE == 0, SAU.ALLNS == 0 */
10296 break;
10297 case 2: /* SAU.ENABLE == 0, SAU.ALLNS == 1 */
10298 sattrs->ns = true;
10299 break;
10300 default: /* SAU.ENABLE == 1 */
10301 for (r = 0; r < cpu->sau_sregion; r++) {
10302 if (env->sau.rlar[r] & 1) {
10303 uint32_t base = env->sau.rbar[r] & ~0x1f;
10304 uint32_t limit = env->sau.rlar[r] | 0x1f;
10305
10306 if (base <= address && limit >= address) {
72042435
PM
10307 if (base > addr_page_base || limit < addr_page_limit) {
10308 sattrs->subpage = true;
10309 }
35337cc3
PM
10310 if (sattrs->srvalid) {
10311 /* If we hit in more than one region then we must report
10312 * as Secure, not NS-Callable, with no valid region
10313 * number info.
10314 */
10315 sattrs->ns = false;
10316 sattrs->nsc = false;
10317 sattrs->sregion = 0;
10318 sattrs->srvalid = false;
10319 break;
10320 } else {
10321 if (env->sau.rlar[r] & 2) {
10322 sattrs->nsc = true;
10323 } else {
10324 sattrs->ns = true;
10325 }
10326 sattrs->srvalid = true;
10327 sattrs->sregion = r;
10328 }
9d2b5a58
PM
10329 } else {
10330 /*
10331 * Address not in this region. We must check whether the
10332 * region covers addresses in the same page as our address.
10333 * In that case we must not report a size that covers the
10334 * whole page for a subsequent hit against a different MPU
10335 * region or the background region, because it would result
10336 * in incorrect TLB hits for subsequent accesses to
10337 * addresses that are in this MPU region.
10338 */
10339 if (limit >= base &&
10340 ranges_overlap(base, limit - base + 1,
10341 addr_page_base,
10342 TARGET_PAGE_SIZE)) {
10343 sattrs->subpage = true;
10344 }
35337cc3
PM
10345 }
10346 }
10347 }
10348
181962fd
PM
10349 /* The IDAU will override the SAU lookup results if it specifies
10350 * higher security than the SAU does.
10351 */
10352 if (!idau_ns) {
10353 if (sattrs->ns || (!idau_nsc && sattrs->nsc)) {
10354 sattrs->ns = false;
10355 sattrs->nsc = idau_nsc;
10356 }
10357 }
35337cc3
PM
10358 break;
10359 }
10360}
10361
54317c0f
PM
10362static bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
10363 MMUAccessType access_type, ARMMMUIdx mmu_idx,
10364 hwaddr *phys_ptr, MemTxAttrs *txattrs,
72042435
PM
10365 int *prot, bool *is_subpage,
10366 ARMMMUFaultInfo *fi, uint32_t *mregion)
54317c0f
PM
10367{
10368 /* Perform a PMSAv8 MPU lookup (without also doing the SAU check
10369 * that a full phys-to-virt translation does).
10370 * mregion is (if not NULL) set to the region number which matched,
10371 * or -1 if no region number is returned (MPU off, address did not
10372 * hit a region, address hit in multiple regions).
72042435
PM
10373 * We set is_subpage to true if the region hit doesn't cover the
10374 * entire TARGET_PAGE the address is within.
54317c0f 10375 */
504e3cc3
PM
10376 ARMCPU *cpu = arm_env_get_cpu(env);
10377 bool is_user = regime_is_user(env, mmu_idx);
62c58ee0 10378 uint32_t secure = regime_is_secure(env, mmu_idx);
504e3cc3
PM
10379 int n;
10380 int matchregion = -1;
10381 bool hit = false;
72042435
PM
10382 uint32_t addr_page_base = address & TARGET_PAGE_MASK;
10383 uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
504e3cc3 10384
72042435 10385 *is_subpage = false;
504e3cc3
PM
10386 *phys_ptr = address;
10387 *prot = 0;
54317c0f
PM
10388 if (mregion) {
10389 *mregion = -1;
35337cc3
PM
10390 }
10391
504e3cc3
PM
10392 /* Unlike the ARM ARM pseudocode, we don't need to check whether this
10393 * was an exception vector read from the vector table (which is always
10394 * done using the default system address map), because those accesses
10395 * are done in arm_v7m_load_vector(), which always does a direct
10396 * read using address_space_ldl(), rather than going via this function.
10397 */
10398 if (regime_translation_disabled(env, mmu_idx)) { /* MPU disabled */
10399 hit = true;
10400 } else if (m_is_ppb_region(env, address)) {
10401 hit = true;
10402 } else if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) {
10403 hit = true;
10404 } else {
10405 for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
10406 /* region search */
10407 /* Note that the base address is bits [31:5] from the register
10408 * with bits [4:0] all zeroes, but the limit address is bits
10409 * [31:5] from the register with bits [4:0] all ones.
10410 */
62c58ee0
PM
10411 uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f;
10412 uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f;
504e3cc3 10413
62c58ee0 10414 if (!(env->pmsav8.rlar[secure][n] & 0x1)) {
504e3cc3
PM
10415 /* Region disabled */
10416 continue;
10417 }
10418
10419 if (address < base || address > limit) {
9d2b5a58
PM
10420 /*
10421 * Address not in this region. We must check whether the
10422 * region covers addresses in the same page as our address.
10423 * In that case we must not report a size that covers the
10424 * whole page for a subsequent hit against a different MPU
10425 * region or the background region, because it would result in
10426 * incorrect TLB hits for subsequent accesses to addresses that
10427 * are in this MPU region.
10428 */
10429 if (limit >= base &&
10430 ranges_overlap(base, limit - base + 1,
10431 addr_page_base,
10432 TARGET_PAGE_SIZE)) {
10433 *is_subpage = true;
10434 }
504e3cc3
PM
10435 continue;
10436 }
10437
72042435
PM
10438 if (base > addr_page_base || limit < addr_page_limit) {
10439 *is_subpage = true;
10440 }
10441
504e3cc3
PM
10442 if (hit) {
10443 /* Multiple regions match -- always a failure (unlike
10444 * PMSAv7 where highest-numbered-region wins)
10445 */
3f551b5b
PM
10446 fi->type = ARMFault_Permission;
10447 fi->level = 1;
504e3cc3
PM
10448 return true;
10449 }
10450
10451 matchregion = n;
10452 hit = true;
504e3cc3
PM
10453 }
10454 }
10455
10456 if (!hit) {
10457 /* background fault */
3f551b5b 10458 fi->type = ARMFault_Background;
504e3cc3
PM
10459 return true;
10460 }
10461
10462 if (matchregion == -1) {
10463 /* hit using the background region */
10464 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
10465 } else {
62c58ee0
PM
10466 uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2);
10467 uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1);
504e3cc3
PM
10468
10469 if (m_is_system_region(env, address)) {
10470 /* System space is always execute never */
10471 xn = 1;
10472 }
10473
10474 *prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
10475 if (*prot && !xn) {
10476 *prot |= PAGE_EXEC;
10477 }
10478 /* We don't need to look the attribute up in the MAIR0/MAIR1
10479 * registers because that only tells us about cacheability.
10480 */
54317c0f
PM
10481 if (mregion) {
10482 *mregion = matchregion;
10483 }
504e3cc3
PM
10484 }
10485
3f551b5b
PM
10486 fi->type = ARMFault_Permission;
10487 fi->level = 1;
504e3cc3
PM
10488 return !(*prot & (1 << access_type));
10489}
10490
54317c0f
PM
10491
10492static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
10493 MMUAccessType access_type, ARMMMUIdx mmu_idx,
10494 hwaddr *phys_ptr, MemTxAttrs *txattrs,
72042435
PM
10495 int *prot, target_ulong *page_size,
10496 ARMMMUFaultInfo *fi)
54317c0f
PM
10497{
10498 uint32_t secure = regime_is_secure(env, mmu_idx);
10499 V8M_SAttributes sattrs = {};
72042435
PM
10500 bool ret;
10501 bool mpu_is_subpage;
54317c0f
PM
10502
10503 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
10504 v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs);
10505 if (access_type == MMU_INST_FETCH) {
10506 /* Instruction fetches always use the MMU bank and the
10507 * transaction attribute determined by the fetch address,
10508 * regardless of CPU state. This is painful for QEMU
10509 * to handle, because it would mean we need to encode
10510 * into the mmu_idx not just the (user, negpri) information
10511 * for the current security state but also that for the
10512 * other security state, which would balloon the number
10513 * of mmu_idx values needed alarmingly.
10514 * Fortunately we can avoid this because it's not actually
10515 * possible to arbitrarily execute code from memory with
10516 * the wrong security attribute: it will always generate
10517 * an exception of some kind or another, apart from the
10518 * special case of an NS CPU executing an SG instruction
10519 * in S&NSC memory. So we always just fail the translation
10520 * here and sort things out in the exception handler
10521 * (including possibly emulating an SG instruction).
10522 */
10523 if (sattrs.ns != !secure) {
3f551b5b
PM
10524 if (sattrs.nsc) {
10525 fi->type = ARMFault_QEMU_NSCExec;
10526 } else {
10527 fi->type = ARMFault_QEMU_SFault;
10528 }
72042435 10529 *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE;
54317c0f
PM
10530 *phys_ptr = address;
10531 *prot = 0;
10532 return true;
10533 }
10534 } else {
10535 /* For data accesses we always use the MMU bank indicated
10536 * by the current CPU state, but the security attributes
10537 * might downgrade a secure access to nonsecure.
10538 */
10539 if (sattrs.ns) {
10540 txattrs->secure = false;
10541 } else if (!secure) {
10542 /* NS access to S memory must fault.
10543 * Architecturally we should first check whether the
10544 * MPU information for this address indicates that we
10545 * are doing an unaligned access to Device memory, which
10546 * should generate a UsageFault instead. QEMU does not
10547 * currently check for that kind of unaligned access though.
10548 * If we added it we would need to do so as a special case
10549 * for M_FAKE_FSR_SFAULT in arm_v7m_cpu_do_interrupt().
10550 */
3f551b5b 10551 fi->type = ARMFault_QEMU_SFault;
72042435 10552 *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE;
54317c0f
PM
10553 *phys_ptr = address;
10554 *prot = 0;
10555 return true;
10556 }
10557 }
10558 }
10559
72042435
PM
10560 ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, phys_ptr,
10561 txattrs, prot, &mpu_is_subpage, fi, NULL);
72042435
PM
10562 *page_size = sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE;
10563 return ret;
54317c0f
PM
10564}
10565
13689d43 10566static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address,
03ae85f8 10567 MMUAccessType access_type, ARMMMUIdx mmu_idx,
53a4e5c5
PM
10568 hwaddr *phys_ptr, int *prot,
10569 ARMMMUFaultInfo *fi)
9ee6e8bb
PB
10570{
10571 int n;
10572 uint32_t mask;
10573 uint32_t base;
0480f69a 10574 bool is_user = regime_is_user(env, mmu_idx);
9ee6e8bb 10575
3279adb9
PM
10576 if (regime_translation_disabled(env, mmu_idx)) {
10577 /* MPU disabled. */
10578 *phys_ptr = address;
10579 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
10580 return false;
10581 }
10582
9ee6e8bb
PB
10583 *phys_ptr = address;
10584 for (n = 7; n >= 0; n--) {
554b0b09 10585 base = env->cp15.c6_region[n];
87c3d486 10586 if ((base & 1) == 0) {
554b0b09 10587 continue;
87c3d486 10588 }
554b0b09
PM
10589 mask = 1 << ((base >> 1) & 0x1f);
10590 /* Keep this shift separate from the above to avoid an
10591 (undefined) << 32. */
10592 mask = (mask << 1) - 1;
87c3d486 10593 if (((base ^ address) & ~mask) == 0) {
554b0b09 10594 break;
87c3d486 10595 }
9ee6e8bb 10596 }
87c3d486 10597 if (n < 0) {
53a4e5c5 10598 fi->type = ARMFault_Background;
b7cc4e82 10599 return true;
87c3d486 10600 }
9ee6e8bb 10601
03ae85f8 10602 if (access_type == MMU_INST_FETCH) {
7e09797c 10603 mask = env->cp15.pmsav5_insn_ap;
9ee6e8bb 10604 } else {
7e09797c 10605 mask = env->cp15.pmsav5_data_ap;
9ee6e8bb
PB
10606 }
10607 mask = (mask >> (n * 4)) & 0xf;
10608 switch (mask) {
10609 case 0:
53a4e5c5
PM
10610 fi->type = ARMFault_Permission;
10611 fi->level = 1;
b7cc4e82 10612 return true;
9ee6e8bb 10613 case 1:
87c3d486 10614 if (is_user) {
53a4e5c5
PM
10615 fi->type = ARMFault_Permission;
10616 fi->level = 1;
b7cc4e82 10617 return true;
87c3d486 10618 }
554b0b09
PM
10619 *prot = PAGE_READ | PAGE_WRITE;
10620 break;
9ee6e8bb 10621 case 2:
554b0b09 10622 *prot = PAGE_READ;
87c3d486 10623 if (!is_user) {
554b0b09 10624 *prot |= PAGE_WRITE;
87c3d486 10625 }
554b0b09 10626 break;
9ee6e8bb 10627 case 3:
554b0b09
PM
10628 *prot = PAGE_READ | PAGE_WRITE;
10629 break;
9ee6e8bb 10630 case 5:
87c3d486 10631 if (is_user) {
53a4e5c5
PM
10632 fi->type = ARMFault_Permission;
10633 fi->level = 1;
b7cc4e82 10634 return true;
87c3d486 10635 }
554b0b09
PM
10636 *prot = PAGE_READ;
10637 break;
9ee6e8bb 10638 case 6:
554b0b09
PM
10639 *prot = PAGE_READ;
10640 break;
9ee6e8bb 10641 default:
554b0b09 10642 /* Bad permission. */
53a4e5c5
PM
10643 fi->type = ARMFault_Permission;
10644 fi->level = 1;
b7cc4e82 10645 return true;
9ee6e8bb 10646 }
3ad493fc 10647 *prot |= PAGE_EXEC;
b7cc4e82 10648 return false;
9ee6e8bb
PB
10649}
10650
5b2d261d
AB
10651/* Combine either inner or outer cacheability attributes for normal
10652 * memory, according to table D4-42 and pseudocode procedure
10653 * CombineS1S2AttrHints() of ARM DDI 0487B.b (the ARMv8 ARM).
10654 *
10655 * NB: only stage 1 includes allocation hints (RW bits), leading to
10656 * some asymmetry.
10657 */
10658static uint8_t combine_cacheattr_nibble(uint8_t s1, uint8_t s2)
10659{
10660 if (s1 == 4 || s2 == 4) {
10661 /* non-cacheable has precedence */
10662 return 4;
10663 } else if (extract32(s1, 2, 2) == 0 || extract32(s1, 2, 2) == 2) {
10664 /* stage 1 write-through takes precedence */
10665 return s1;
10666 } else if (extract32(s2, 2, 2) == 2) {
10667 /* stage 2 write-through takes precedence, but the allocation hint
10668 * is still taken from stage 1
10669 */
10670 return (2 << 2) | extract32(s1, 0, 2);
10671 } else { /* write-back */
10672 return s1;
10673 }
10674}
10675
10676/* Combine S1 and S2 cacheability/shareability attributes, per D4.5.4
10677 * and CombineS1S2Desc()
10678 *
10679 * @s1: Attributes from stage 1 walk
10680 * @s2: Attributes from stage 2 walk
10681 */
10682static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2)
10683{
10684 uint8_t s1lo = extract32(s1.attrs, 0, 4), s2lo = extract32(s2.attrs, 0, 4);
10685 uint8_t s1hi = extract32(s1.attrs, 4, 4), s2hi = extract32(s2.attrs, 4, 4);
10686 ARMCacheAttrs ret;
10687
10688 /* Combine shareability attributes (table D4-43) */
10689 if (s1.shareability == 2 || s2.shareability == 2) {
10690 /* if either are outer-shareable, the result is outer-shareable */
10691 ret.shareability = 2;
10692 } else if (s1.shareability == 3 || s2.shareability == 3) {
10693 /* if either are inner-shareable, the result is inner-shareable */
10694 ret.shareability = 3;
10695 } else {
10696 /* both non-shareable */
10697 ret.shareability = 0;
10698 }
10699
10700 /* Combine memory type and cacheability attributes */
10701 if (s1hi == 0 || s2hi == 0) {
10702 /* Device has precedence over normal */
10703 if (s1lo == 0 || s2lo == 0) {
10704 /* nGnRnE has precedence over anything */
10705 ret.attrs = 0;
10706 } else if (s1lo == 4 || s2lo == 4) {
10707 /* non-Reordering has precedence over Reordering */
10708 ret.attrs = 4; /* nGnRE */
10709 } else if (s1lo == 8 || s2lo == 8) {
10710 /* non-Gathering has precedence over Gathering */
10711 ret.attrs = 8; /* nGRE */
10712 } else {
10713 ret.attrs = 0xc; /* GRE */
10714 }
10715
10716 /* Any location for which the resultant memory type is any
10717 * type of Device memory is always treated as Outer Shareable.
10718 */
10719 ret.shareability = 2;
10720 } else { /* Normal memory */
10721 /* Outer/inner cacheability combine independently */
10722 ret.attrs = combine_cacheattr_nibble(s1hi, s2hi) << 4
10723 | combine_cacheattr_nibble(s1lo, s2lo);
10724
10725 if (ret.attrs == 0x44) {
10726 /* Any location for which the resultant memory type is Normal
10727 * Inner Non-cacheable, Outer Non-cacheable is always treated
10728 * as Outer Shareable.
10729 */
10730 ret.shareability = 2;
10731 }
10732 }
10733
10734 return ret;
10735}
10736
10737
702a9357
PM
10738/* get_phys_addr - get the physical address for this virtual address
10739 *
10740 * Find the physical address corresponding to the given virtual address,
10741 * by doing a translation table walk on MMU based systems or using the
10742 * MPU state on MPU based systems.
10743 *
b7cc4e82
PC
10744 * Returns false if the translation was successful. Otherwise, phys_ptr, attrs,
10745 * prot and page_size may not be filled in, and the populated fsr value provides
702a9357
PM
10746 * information on why the translation aborted, in the format of a
10747 * DFSR/IFSR fault register, with the following caveats:
10748 * * we honour the short vs long DFSR format differences.
10749 * * the WnR bit is never set (the caller must do this).
f6bda88f 10750 * * for PSMAv5 based systems we don't bother to return a full FSR format
702a9357
PM
10751 * value.
10752 *
10753 * @env: CPUARMState
10754 * @address: virtual address to get physical address for
10755 * @access_type: 0 for read, 1 for write, 2 for execute
d3649702 10756 * @mmu_idx: MMU index indicating required translation regime
702a9357 10757 * @phys_ptr: set to the physical address corresponding to the virtual address
8bf5b6a9 10758 * @attrs: set to the memory transaction attributes to use
702a9357
PM
10759 * @prot: set to the permissions for the page containing phys_ptr
10760 * @page_size: set to the size of the page containing phys_ptr
5b2d261d
AB
10761 * @fi: set to fault info if the translation fails
10762 * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes
702a9357 10763 */
af51f566 10764static bool get_phys_addr(CPUARMState *env, target_ulong address,
03ae85f8 10765 MMUAccessType access_type, ARMMMUIdx mmu_idx,
af51f566 10766 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
bc52bfeb 10767 target_ulong *page_size,
5b2d261d 10768 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs)
9ee6e8bb 10769{
0480f69a 10770 if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) {
9b539263
EI
10771 /* Call ourselves recursively to do the stage 1 and then stage 2
10772 * translations.
0480f69a 10773 */
9b539263
EI
10774 if (arm_feature(env, ARM_FEATURE_EL2)) {
10775 hwaddr ipa;
10776 int s2_prot;
10777 int ret;
5b2d261d 10778 ARMCacheAttrs cacheattrs2 = {};
9b539263
EI
10779
10780 ret = get_phys_addr(env, address, access_type,
8bd5c820 10781 stage_1_mmu_idx(mmu_idx), &ipa, attrs,
bc52bfeb 10782 prot, page_size, fi, cacheattrs);
9b539263
EI
10783
10784 /* If S1 fails or S2 is disabled, return early. */
10785 if (ret || regime_translation_disabled(env, ARMMMUIdx_S2NS)) {
10786 *phys_ptr = ipa;
10787 return ret;
10788 }
10789
10790 /* S1 is done. Now do S2 translation. */
10791 ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_S2NS,
10792 phys_ptr, attrs, &s2_prot,
da909b2c 10793 page_size, fi,
5b2d261d 10794 cacheattrs != NULL ? &cacheattrs2 : NULL);
9b539263
EI
10795 fi->s2addr = ipa;
10796 /* Combine the S1 and S2 perms. */
10797 *prot &= s2_prot;
5b2d261d
AB
10798
10799 /* Combine the S1 and S2 cache attributes, if needed */
10800 if (!ret && cacheattrs != NULL) {
9d1bab33
PM
10801 if (env->cp15.hcr_el2 & HCR_DC) {
10802 /*
10803 * HCR.DC forces the first stage attributes to
10804 * Normal Non-Shareable,
10805 * Inner Write-Back Read-Allocate Write-Allocate,
10806 * Outer Write-Back Read-Allocate Write-Allocate.
10807 */
10808 cacheattrs->attrs = 0xff;
10809 cacheattrs->shareability = 0;
10810 }
5b2d261d
AB
10811 *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2);
10812 }
10813
9b539263
EI
10814 return ret;
10815 } else {
10816 /*
10817 * For non-EL2 CPUs a stage1+stage2 translation is just stage 1.
10818 */
8bd5c820 10819 mmu_idx = stage_1_mmu_idx(mmu_idx);
9b539263 10820 }
0480f69a 10821 }
d3649702 10822
8bf5b6a9
PM
10823 /* The page table entries may downgrade secure to non-secure, but
10824 * cannot upgrade an non-secure translation regime's attributes
10825 * to secure.
10826 */
10827 attrs->secure = regime_is_secure(env, mmu_idx);
0995bf8c 10828 attrs->user = regime_is_user(env, mmu_idx);
8bf5b6a9 10829
0480f69a
PM
10830 /* Fast Context Switch Extension. This doesn't exist at all in v8.
10831 * In v7 and earlier it affects all stage 1 translations.
10832 */
10833 if (address < 0x02000000 && mmu_idx != ARMMMUIdx_S2NS
10834 && !arm_feature(env, ARM_FEATURE_V8)) {
10835 if (regime_el(env, mmu_idx) == 3) {
10836 address += env->cp15.fcseidr_s;
10837 } else {
10838 address += env->cp15.fcseidr_ns;
10839 }
54bf36ed 10840 }
9ee6e8bb 10841
3279adb9 10842 if (arm_feature(env, ARM_FEATURE_PMSA)) {
c9f9f124 10843 bool ret;
f6bda88f 10844 *page_size = TARGET_PAGE_SIZE;
3279adb9 10845
504e3cc3
PM
10846 if (arm_feature(env, ARM_FEATURE_V8)) {
10847 /* PMSAv8 */
10848 ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx,
72042435 10849 phys_ptr, attrs, prot, page_size, fi);
504e3cc3 10850 } else if (arm_feature(env, ARM_FEATURE_V7)) {
3279adb9
PM
10851 /* PMSAv7 */
10852 ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx,
e5e40999 10853 phys_ptr, prot, page_size, fi);
3279adb9
PM
10854 } else {
10855 /* Pre-v7 MPU */
10856 ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx,
53a4e5c5 10857 phys_ptr, prot, fi);
3279adb9
PM
10858 }
10859 qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32
c9f9f124 10860 " mmu_idx %u -> %s (prot %c%c%c)\n",
709e4407
PM
10861 access_type == MMU_DATA_LOAD ? "reading" :
10862 (access_type == MMU_DATA_STORE ? "writing" : "execute"),
c9f9f124
MD
10863 (uint32_t)address, mmu_idx,
10864 ret ? "Miss" : "Hit",
10865 *prot & PAGE_READ ? 'r' : '-',
10866 *prot & PAGE_WRITE ? 'w' : '-',
10867 *prot & PAGE_EXEC ? 'x' : '-');
10868
10869 return ret;
f6bda88f
PC
10870 }
10871
3279adb9
PM
10872 /* Definitely a real MMU, not an MPU */
10873
0480f69a 10874 if (regime_translation_disabled(env, mmu_idx)) {
3279adb9 10875 /* MMU disabled. */
9ee6e8bb 10876 *phys_ptr = address;
3ad493fc 10877 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
d4c430a8 10878 *page_size = TARGET_PAGE_SIZE;
9ee6e8bb 10879 return 0;
0480f69a
PM
10880 }
10881
0480f69a 10882 if (regime_using_lpae_format(env, mmu_idx)) {
bc52bfeb
PM
10883 return get_phys_addr_lpae(env, address, access_type, mmu_idx,
10884 phys_ptr, attrs, prot, page_size,
10885 fi, cacheattrs);
0480f69a 10886 } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) {
bc52bfeb
PM
10887 return get_phys_addr_v6(env, address, access_type, mmu_idx,
10888 phys_ptr, attrs, prot, page_size, fi);
9ee6e8bb 10889 } else {
bc52bfeb 10890 return get_phys_addr_v5(env, address, access_type, mmu_idx,
f989983e 10891 phys_ptr, prot, page_size, fi);
9ee6e8bb
PB
10892 }
10893}
10894
8c6084bf 10895/* Walk the page table and (if the mapping exists) add the page
b7cc4e82
PC
10896 * to the TLB. Return false on success, or true on failure. Populate
10897 * fsr with ARM DFSR/IFSR fault register format value on failure.
8c6084bf 10898 */
b7cc4e82 10899bool arm_tlb_fill(CPUState *cs, vaddr address,
bc52bfeb 10900 MMUAccessType access_type, int mmu_idx,
e14b5a23 10901 ARMMMUFaultInfo *fi)
b5ff1b31 10902{
7510454e
AF
10903 ARMCPU *cpu = ARM_CPU(cs);
10904 CPUARMState *env = &cpu->env;
a8170e5e 10905 hwaddr phys_addr;
d4c430a8 10906 target_ulong page_size;
b5ff1b31 10907 int prot;
d3649702 10908 int ret;
8bf5b6a9 10909 MemTxAttrs attrs = {};
b5ff1b31 10910
8bd5c820
PM
10911 ret = get_phys_addr(env, address, access_type,
10912 core_to_arm_mmu_idx(env, mmu_idx), &phys_addr,
bc52bfeb 10913 &attrs, &prot, &page_size, fi, NULL);
b7cc4e82 10914 if (!ret) {
e5e40999
PM
10915 /*
10916 * Map a single [sub]page. Regions smaller than our declared
10917 * target page size are handled specially, so for those we
10918 * pass in the exact addresses.
10919 */
10920 if (page_size >= TARGET_PAGE_SIZE) {
10921 phys_addr &= TARGET_PAGE_MASK;
10922 address &= TARGET_PAGE_MASK;
10923 }
8bf5b6a9
PM
10924 tlb_set_page_with_attrs(cs, address, phys_addr, attrs,
10925 prot, mmu_idx, page_size);
d4c430a8 10926 return 0;
b5ff1b31
FB
10927 }
10928
8c6084bf 10929 return ret;
b5ff1b31
FB
10930}
10931
0faea0c7
PM
10932hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr,
10933 MemTxAttrs *attrs)
b5ff1b31 10934{
00b941e5 10935 ARMCPU *cpu = ARM_CPU(cs);
d3649702 10936 CPUARMState *env = &cpu->env;
a8170e5e 10937 hwaddr phys_addr;
d4c430a8 10938 target_ulong page_size;
b5ff1b31 10939 int prot;
b7cc4e82 10940 bool ret;
e14b5a23 10941 ARMMMUFaultInfo fi = {};
8bd5c820 10942 ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
b5ff1b31 10943
0faea0c7
PM
10944 *attrs = (MemTxAttrs) {};
10945
8bd5c820 10946 ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr,
bc52bfeb 10947 attrs, &prot, &page_size, &fi, NULL);
b5ff1b31 10948
b7cc4e82 10949 if (ret) {
b5ff1b31 10950 return -1;
00b941e5 10951 }
b5ff1b31
FB
10952 return phys_addr;
10953}
10954
0ecb72a5 10955uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
9ee6e8bb 10956{
58117c9b
MD
10957 uint32_t mask;
10958 unsigned el = arm_current_el(env);
10959
10960 /* First handle registers which unprivileged can read */
10961
10962 switch (reg) {
10963 case 0 ... 7: /* xPSR sub-fields */
10964 mask = 0;
10965 if ((reg & 1) && el) {
987ab45e 10966 mask |= XPSR_EXCP; /* IPSR (unpriv. reads as zero) */
58117c9b
MD
10967 }
10968 if (!(reg & 4)) {
987ab45e 10969 mask |= XPSR_NZCV | XPSR_Q; /* APSR */
58117c9b
MD
10970 }
10971 /* EPSR reads as zero */
10972 return xpsr_read(env) & mask;
10973 break;
10974 case 20: /* CONTROL */
8bfc26ea 10975 return env->v7m.control[env->v7m.secure];
50f11062
PM
10976 case 0x94: /* CONTROL_NS */
10977 /* We have to handle this here because unprivileged Secure code
10978 * can read the NS CONTROL register.
10979 */
10980 if (!env->v7m.secure) {
10981 return 0;
10982 }
10983 return env->v7m.control[M_REG_NS];
58117c9b
MD
10984 }
10985
10986 if (el == 0) {
10987 return 0; /* unprivileged reads others as zero */
10988 }
a47dddd7 10989
50f11062
PM
10990 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
10991 switch (reg) {
10992 case 0x88: /* MSP_NS */
10993 if (!env->v7m.secure) {
10994 return 0;
10995 }
10996 return env->v7m.other_ss_msp;
10997 case 0x89: /* PSP_NS */
10998 if (!env->v7m.secure) {
10999 return 0;
11000 }
11001 return env->v7m.other_ss_psp;
57bb3156
PM
11002 case 0x8a: /* MSPLIM_NS */
11003 if (!env->v7m.secure) {
11004 return 0;
11005 }
11006 return env->v7m.msplim[M_REG_NS];
11007 case 0x8b: /* PSPLIM_NS */
11008 if (!env->v7m.secure) {
11009 return 0;
11010 }
11011 return env->v7m.psplim[M_REG_NS];
50f11062
PM
11012 case 0x90: /* PRIMASK_NS */
11013 if (!env->v7m.secure) {
11014 return 0;
11015 }
11016 return env->v7m.primask[M_REG_NS];
11017 case 0x91: /* BASEPRI_NS */
11018 if (!env->v7m.secure) {
11019 return 0;
11020 }
11021 return env->v7m.basepri[M_REG_NS];
11022 case 0x93: /* FAULTMASK_NS */
11023 if (!env->v7m.secure) {
11024 return 0;
11025 }
11026 return env->v7m.faultmask[M_REG_NS];
11027 case 0x98: /* SP_NS */
11028 {
11029 /* This gives the non-secure SP selected based on whether we're
11030 * currently in handler mode or not, using the NS CONTROL.SPSEL.
11031 */
11032 bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK;
11033
11034 if (!env->v7m.secure) {
11035 return 0;
11036 }
11037 if (!arm_v7m_is_handler_mode(env) && spsel) {
11038 return env->v7m.other_ss_psp;
11039 } else {
11040 return env->v7m.other_ss_msp;
11041 }
11042 }
11043 default:
11044 break;
11045 }
11046 }
11047
9ee6e8bb 11048 switch (reg) {
9ee6e8bb 11049 case 8: /* MSP */
1169d3aa 11050 return v7m_using_psp(env) ? env->v7m.other_sp : env->regs[13];
9ee6e8bb 11051 case 9: /* PSP */
1169d3aa 11052 return v7m_using_psp(env) ? env->regs[13] : env->v7m.other_sp;
57bb3156
PM
11053 case 10: /* MSPLIM */
11054 if (!arm_feature(env, ARM_FEATURE_V8)) {
11055 goto bad_reg;
11056 }
11057 return env->v7m.msplim[env->v7m.secure];
11058 case 11: /* PSPLIM */
11059 if (!arm_feature(env, ARM_FEATURE_V8)) {
11060 goto bad_reg;
11061 }
11062 return env->v7m.psplim[env->v7m.secure];
9ee6e8bb 11063 case 16: /* PRIMASK */
6d804834 11064 return env->v7m.primask[env->v7m.secure];
82845826
SH
11065 case 17: /* BASEPRI */
11066 case 18: /* BASEPRI_MAX */
acf94941 11067 return env->v7m.basepri[env->v7m.secure];
82845826 11068 case 19: /* FAULTMASK */
42a6686b 11069 return env->v7m.faultmask[env->v7m.secure];
9ee6e8bb 11070 default:
57bb3156 11071 bad_reg:
58117c9b
MD
11072 qemu_log_mask(LOG_GUEST_ERROR, "Attempt to read unknown special"
11073 " register %d\n", reg);
9ee6e8bb
PB
11074 return 0;
11075 }
11076}
11077
b28b3377
PM
11078void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val)
11079{
11080 /* We're passed bits [11..0] of the instruction; extract
11081 * SYSm and the mask bits.
11082 * Invalid combinations of SYSm and mask are UNPREDICTABLE;
11083 * we choose to treat them as if the mask bits were valid.
11084 * NB that the pseudocode 'mask' variable is bits [11..10],
11085 * whereas ours is [11..8].
11086 */
11087 uint32_t mask = extract32(maskreg, 8, 4);
11088 uint32_t reg = extract32(maskreg, 0, 8);
11089
58117c9b
MD
11090 if (arm_current_el(env) == 0 && reg > 7) {
11091 /* only xPSR sub-fields may be written by unprivileged */
11092 return;
11093 }
a47dddd7 11094
50f11062
PM
11095 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
11096 switch (reg) {
11097 case 0x88: /* MSP_NS */
11098 if (!env->v7m.secure) {
11099 return;
11100 }
11101 env->v7m.other_ss_msp = val;
11102 return;
11103 case 0x89: /* PSP_NS */
11104 if (!env->v7m.secure) {
11105 return;
11106 }
11107 env->v7m.other_ss_psp = val;
11108 return;
57bb3156
PM
11109 case 0x8a: /* MSPLIM_NS */
11110 if (!env->v7m.secure) {
11111 return;
11112 }
11113 env->v7m.msplim[M_REG_NS] = val & ~7;
11114 return;
11115 case 0x8b: /* PSPLIM_NS */
11116 if (!env->v7m.secure) {
11117 return;
11118 }
11119 env->v7m.psplim[M_REG_NS] = val & ~7;
11120 return;
50f11062
PM
11121 case 0x90: /* PRIMASK_NS */
11122 if (!env->v7m.secure) {
11123 return;
11124 }
11125 env->v7m.primask[M_REG_NS] = val & 1;
11126 return;
11127 case 0x91: /* BASEPRI_NS */
22ab3460 11128 if (!env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_MAIN)) {
50f11062
PM
11129 return;
11130 }
11131 env->v7m.basepri[M_REG_NS] = val & 0xff;
11132 return;
11133 case 0x93: /* FAULTMASK_NS */
22ab3460 11134 if (!env->v7m.secure || !arm_feature(env, ARM_FEATURE_M_MAIN)) {
50f11062
PM
11135 return;
11136 }
11137 env->v7m.faultmask[M_REG_NS] = val & 1;
11138 return;
6eb3a64e
PM
11139 case 0x94: /* CONTROL_NS */
11140 if (!env->v7m.secure) {
11141 return;
11142 }
11143 write_v7m_control_spsel_for_secstate(env,
11144 val & R_V7M_CONTROL_SPSEL_MASK,
11145 M_REG_NS);
def18344
JS
11146 if (arm_feature(env, ARM_FEATURE_M_MAIN)) {
11147 env->v7m.control[M_REG_NS] &= ~R_V7M_CONTROL_NPRIV_MASK;
11148 env->v7m.control[M_REG_NS] |= val & R_V7M_CONTROL_NPRIV_MASK;
11149 }
6eb3a64e 11150 return;
50f11062
PM
11151 case 0x98: /* SP_NS */
11152 {
11153 /* This gives the non-secure SP selected based on whether we're
11154 * currently in handler mode or not, using the NS CONTROL.SPSEL.
11155 */
11156 bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK;
167765f0
PM
11157 bool is_psp = !arm_v7m_is_handler_mode(env) && spsel;
11158 uint32_t limit;
50f11062
PM
11159
11160 if (!env->v7m.secure) {
11161 return;
11162 }
167765f0
PM
11163
11164 limit = is_psp ? env->v7m.psplim[false] : env->v7m.msplim[false];
11165
11166 if (val < limit) {
11167 CPUState *cs = CPU(arm_env_get_cpu(env));
11168
11169 cpu_restore_state(cs, GETPC(), true);
11170 raise_exception(env, EXCP_STKOF, 0, 1);
11171 }
11172
11173 if (is_psp) {
50f11062
PM
11174 env->v7m.other_ss_psp = val;
11175 } else {
11176 env->v7m.other_ss_msp = val;
11177 }
11178 return;
11179 }
11180 default:
11181 break;
11182 }
11183 }
11184
9ee6e8bb 11185 switch (reg) {
58117c9b
MD
11186 case 0 ... 7: /* xPSR sub-fields */
11187 /* only APSR is actually writable */
b28b3377
PM
11188 if (!(reg & 4)) {
11189 uint32_t apsrmask = 0;
11190
11191 if (mask & 8) {
987ab45e 11192 apsrmask |= XPSR_NZCV | XPSR_Q;
b28b3377
PM
11193 }
11194 if ((mask & 4) && arm_feature(env, ARM_FEATURE_THUMB_DSP)) {
987ab45e 11195 apsrmask |= XPSR_GE;
b28b3377
PM
11196 }
11197 xpsr_write(env, val, apsrmask);
58117c9b 11198 }
9ee6e8bb
PB
11199 break;
11200 case 8: /* MSP */
1169d3aa 11201 if (v7m_using_psp(env)) {
9ee6e8bb 11202 env->v7m.other_sp = val;
abc24d86 11203 } else {
9ee6e8bb 11204 env->regs[13] = val;
abc24d86 11205 }
9ee6e8bb
PB
11206 break;
11207 case 9: /* PSP */
1169d3aa 11208 if (v7m_using_psp(env)) {
9ee6e8bb 11209 env->regs[13] = val;
abc24d86 11210 } else {
9ee6e8bb 11211 env->v7m.other_sp = val;
abc24d86 11212 }
9ee6e8bb 11213 break;
57bb3156
PM
11214 case 10: /* MSPLIM */
11215 if (!arm_feature(env, ARM_FEATURE_V8)) {
11216 goto bad_reg;
11217 }
11218 env->v7m.msplim[env->v7m.secure] = val & ~7;
11219 break;
11220 case 11: /* PSPLIM */
11221 if (!arm_feature(env, ARM_FEATURE_V8)) {
11222 goto bad_reg;
11223 }
11224 env->v7m.psplim[env->v7m.secure] = val & ~7;
11225 break;
9ee6e8bb 11226 case 16: /* PRIMASK */
6d804834 11227 env->v7m.primask[env->v7m.secure] = val & 1;
9ee6e8bb 11228 break;
82845826 11229 case 17: /* BASEPRI */
22ab3460
JS
11230 if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
11231 goto bad_reg;
11232 }
acf94941 11233 env->v7m.basepri[env->v7m.secure] = val & 0xff;
9ee6e8bb 11234 break;
82845826 11235 case 18: /* BASEPRI_MAX */
22ab3460
JS
11236 if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
11237 goto bad_reg;
11238 }
9ee6e8bb 11239 val &= 0xff;
acf94941
PM
11240 if (val != 0 && (val < env->v7m.basepri[env->v7m.secure]
11241 || env->v7m.basepri[env->v7m.secure] == 0)) {
11242 env->v7m.basepri[env->v7m.secure] = val;
11243 }
9ee6e8bb 11244 break;
82845826 11245 case 19: /* FAULTMASK */
22ab3460
JS
11246 if (!arm_feature(env, ARM_FEATURE_M_MAIN)) {
11247 goto bad_reg;
11248 }
42a6686b 11249 env->v7m.faultmask[env->v7m.secure] = val & 1;
82845826 11250 break;
9ee6e8bb 11251 case 20: /* CONTROL */
792dac30
PM
11252 /* Writing to the SPSEL bit only has an effect if we are in
11253 * thread mode; other bits can be updated by any privileged code.
de2db7ec 11254 * write_v7m_control_spsel() deals with updating the SPSEL bit in
792dac30 11255 * env->v7m.control, so we only need update the others.
83d7f86d
PM
11256 * For v7M, we must just ignore explicit writes to SPSEL in handler
11257 * mode; for v8M the write is permitted but will have no effect.
792dac30 11258 */
83d7f86d
PM
11259 if (arm_feature(env, ARM_FEATURE_V8) ||
11260 !arm_v7m_is_handler_mode(env)) {
de2db7ec 11261 write_v7m_control_spsel(env, (val & R_V7M_CONTROL_SPSEL_MASK) != 0);
792dac30 11262 }
def18344
JS
11263 if (arm_feature(env, ARM_FEATURE_M_MAIN)) {
11264 env->v7m.control[env->v7m.secure] &= ~R_V7M_CONTROL_NPRIV_MASK;
11265 env->v7m.control[env->v7m.secure] |= val & R_V7M_CONTROL_NPRIV_MASK;
11266 }
9ee6e8bb
PB
11267 break;
11268 default:
57bb3156 11269 bad_reg:
58117c9b
MD
11270 qemu_log_mask(LOG_GUEST_ERROR, "Attempt to write unknown special"
11271 " register %d\n", reg);
9ee6e8bb
PB
11272 return;
11273 }
11274}
11275
5158de24
PM
11276uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op)
11277{
11278 /* Implement the TT instruction. op is bits [7:6] of the insn. */
11279 bool forceunpriv = op & 1;
11280 bool alt = op & 2;
11281 V8M_SAttributes sattrs = {};
11282 uint32_t tt_resp;
11283 bool r, rw, nsr, nsrw, mrvalid;
11284 int prot;
3f551b5b 11285 ARMMMUFaultInfo fi = {};
5158de24
PM
11286 MemTxAttrs attrs = {};
11287 hwaddr phys_addr;
5158de24
PM
11288 ARMMMUIdx mmu_idx;
11289 uint32_t mregion;
11290 bool targetpriv;
11291 bool targetsec = env->v7m.secure;
72042435 11292 bool is_subpage;
5158de24
PM
11293
11294 /* Work out what the security state and privilege level we're
11295 * interested in is...
11296 */
11297 if (alt) {
11298 targetsec = !targetsec;
11299 }
11300
11301 if (forceunpriv) {
11302 targetpriv = false;
11303 } else {
11304 targetpriv = arm_v7m_is_handler_mode(env) ||
11305 !(env->v7m.control[targetsec] & R_V7M_CONTROL_NPRIV_MASK);
11306 }
11307
11308 /* ...and then figure out which MMU index this is */
11309 mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targetsec, targetpriv);
11310
11311 /* We know that the MPU and SAU don't care about the access type
11312 * for our purposes beyond that we don't want to claim to be
11313 * an insn fetch, so we arbitrarily call this a read.
11314 */
11315
11316 /* MPU region info only available for privileged or if
11317 * inspecting the other MPU state.
11318 */
11319 if (arm_current_el(env) != 0 || alt) {
11320 /* We can ignore the return value as prot is always set */
11321 pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx,
72042435
PM
11322 &phys_addr, &attrs, &prot, &is_subpage,
11323 &fi, &mregion);
5158de24
PM
11324 if (mregion == -1) {
11325 mrvalid = false;
11326 mregion = 0;
11327 } else {
11328 mrvalid = true;
11329 }
11330 r = prot & PAGE_READ;
11331 rw = prot & PAGE_WRITE;
11332 } else {
11333 r = false;
11334 rw = false;
11335 mrvalid = false;
11336 mregion = 0;
11337 }
11338
11339 if (env->v7m.secure) {
11340 v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs);
11341 nsr = sattrs.ns && r;
11342 nsrw = sattrs.ns && rw;
11343 } else {
11344 sattrs.ns = true;
11345 nsr = false;
11346 nsrw = false;
11347 }
11348
11349 tt_resp = (sattrs.iregion << 24) |
11350 (sattrs.irvalid << 23) |
11351 ((!sattrs.ns) << 22) |
11352 (nsrw << 21) |
11353 (nsr << 20) |
11354 (rw << 19) |
11355 (r << 18) |
11356 (sattrs.srvalid << 17) |
11357 (mrvalid << 16) |
11358 (sattrs.sregion << 8) |
11359 mregion;
11360
11361 return tt_resp;
11362}
11363
b5ff1b31 11364#endif
6ddbc6e4 11365
aca3f40b
PM
11366void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in)
11367{
11368 /* Implement DC ZVA, which zeroes a fixed-length block of memory.
11369 * Note that we do not implement the (architecturally mandated)
11370 * alignment fault for attempts to use this on Device memory
11371 * (which matches the usual QEMU behaviour of not implementing either
11372 * alignment faults or any memory attribute handling).
11373 */
11374
11375 ARMCPU *cpu = arm_env_get_cpu(env);
11376 uint64_t blocklen = 4 << cpu->dcz_blocksize;
11377 uint64_t vaddr = vaddr_in & ~(blocklen - 1);
11378
11379#ifndef CONFIG_USER_ONLY
11380 {
11381 /* Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than
11382 * the block size so we might have to do more than one TLB lookup.
11383 * We know that in fact for any v8 CPU the page size is at least 4K
11384 * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only
11385 * 1K as an artefact of legacy v5 subpage support being present in the
11386 * same QEMU executable.
11387 */
11388 int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE);
11389 void *hostaddr[maxidx];
11390 int try, i;
97ed5ccd 11391 unsigned mmu_idx = cpu_mmu_index(env, false);
3972ef6f 11392 TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx);
aca3f40b
PM
11393
11394 for (try = 0; try < 2; try++) {
11395
11396 for (i = 0; i < maxidx; i++) {
11397 hostaddr[i] = tlb_vaddr_to_host(env,
11398 vaddr + TARGET_PAGE_SIZE * i,
3972ef6f 11399 1, mmu_idx);
aca3f40b
PM
11400 if (!hostaddr[i]) {
11401 break;
11402 }
11403 }
11404 if (i == maxidx) {
11405 /* If it's all in the TLB it's fair game for just writing to;
11406 * we know we don't need to update dirty status, etc.
11407 */
11408 for (i = 0; i < maxidx - 1; i++) {
11409 memset(hostaddr[i], 0, TARGET_PAGE_SIZE);
11410 }
11411 memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE));
11412 return;
11413 }
11414 /* OK, try a store and see if we can populate the tlb. This
11415 * might cause an exception if the memory isn't writable,
11416 * in which case we will longjmp out of here. We must for
11417 * this purpose use the actual register value passed to us
11418 * so that we get the fault address right.
11419 */
01ecaf43 11420 helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC());
aca3f40b
PM
11421 /* Now we can populate the other TLB entries, if any */
11422 for (i = 0; i < maxidx; i++) {
11423 uint64_t va = vaddr + TARGET_PAGE_SIZE * i;
11424 if (va != (vaddr_in & TARGET_PAGE_MASK)) {
01ecaf43 11425 helper_ret_stb_mmu(env, va, 0, oi, GETPC());
aca3f40b
PM
11426 }
11427 }
11428 }
11429
11430 /* Slow path (probably attempt to do this to an I/O device or
11431 * similar, or clearing of a block of code we have translations
11432 * cached for). Just do a series of byte writes as the architecture
11433 * demands. It's not worth trying to use a cpu_physical_memory_map(),
11434 * memset(), unmap() sequence here because:
11435 * + we'd need to account for the blocksize being larger than a page
11436 * + the direct-RAM access case is almost always going to be dealt
11437 * with in the fastpath code above, so there's no speed benefit
11438 * + we would have to deal with the map returning NULL because the
11439 * bounce buffer was in use
11440 */
11441 for (i = 0; i < blocklen; i++) {
01ecaf43 11442 helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC());
aca3f40b
PM
11443 }
11444 }
11445#else
11446 memset(g2h(vaddr), 0, blocklen);
11447#endif
11448}
11449
6ddbc6e4
PB
11450/* Note that signed overflow is undefined in C. The following routines are
11451 careful to use unsigned types where modulo arithmetic is required.
11452 Failure to do so _will_ break on newer gcc. */
11453
11454/* Signed saturating arithmetic. */
11455
1654b2d6 11456/* Perform 16-bit signed saturating addition. */
6ddbc6e4
PB
11457static inline uint16_t add16_sat(uint16_t a, uint16_t b)
11458{
11459 uint16_t res;
11460
11461 res = a + b;
11462 if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
11463 if (a & 0x8000)
11464 res = 0x8000;
11465 else
11466 res = 0x7fff;
11467 }
11468 return res;
11469}
11470
1654b2d6 11471/* Perform 8-bit signed saturating addition. */
6ddbc6e4
PB
11472static inline uint8_t add8_sat(uint8_t a, uint8_t b)
11473{
11474 uint8_t res;
11475
11476 res = a + b;
11477 if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
11478 if (a & 0x80)
11479 res = 0x80;
11480 else
11481 res = 0x7f;
11482 }
11483 return res;
11484}
11485
1654b2d6 11486/* Perform 16-bit signed saturating subtraction. */
6ddbc6e4
PB
11487static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
11488{
11489 uint16_t res;
11490
11491 res = a - b;
11492 if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
11493 if (a & 0x8000)
11494 res = 0x8000;
11495 else
11496 res = 0x7fff;
11497 }
11498 return res;
11499}
11500
1654b2d6 11501/* Perform 8-bit signed saturating subtraction. */
6ddbc6e4
PB
11502static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
11503{
11504 uint8_t res;
11505
11506 res = a - b;
11507 if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
11508 if (a & 0x80)
11509 res = 0x80;
11510 else
11511 res = 0x7f;
11512 }
11513 return res;
11514}
11515
11516#define ADD16(a, b, n) RESULT(add16_sat(a, b), n, 16);
11517#define SUB16(a, b, n) RESULT(sub16_sat(a, b), n, 16);
11518#define ADD8(a, b, n) RESULT(add8_sat(a, b), n, 8);
11519#define SUB8(a, b, n) RESULT(sub8_sat(a, b), n, 8);
11520#define PFX q
11521
11522#include "op_addsub.h"
11523
11524/* Unsigned saturating arithmetic. */
460a09c1 11525static inline uint16_t add16_usat(uint16_t a, uint16_t b)
6ddbc6e4
PB
11526{
11527 uint16_t res;
11528 res = a + b;
11529 if (res < a)
11530 res = 0xffff;
11531 return res;
11532}
11533
460a09c1 11534static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
6ddbc6e4 11535{
4c4fd3f8 11536 if (a > b)
6ddbc6e4
PB
11537 return a - b;
11538 else
11539 return 0;
11540}
11541
11542static inline uint8_t add8_usat(uint8_t a, uint8_t b)
11543{
11544 uint8_t res;
11545 res = a + b;
11546 if (res < a)
11547 res = 0xff;
11548 return res;
11549}
11550
11551static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
11552{
4c4fd3f8 11553 if (a > b)
6ddbc6e4
PB
11554 return a - b;
11555 else
11556 return 0;
11557}
11558
11559#define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
11560#define SUB16(a, b, n) RESULT(sub16_usat(a, b), n, 16);
11561#define ADD8(a, b, n) RESULT(add8_usat(a, b), n, 8);
11562#define SUB8(a, b, n) RESULT(sub8_usat(a, b), n, 8);
11563#define PFX uq
11564
11565#include "op_addsub.h"
11566
11567/* Signed modulo arithmetic. */
11568#define SARITH16(a, b, n, op) do { \
11569 int32_t sum; \
db6e2e65 11570 sum = (int32_t)(int16_t)(a) op (int32_t)(int16_t)(b); \
6ddbc6e4
PB
11571 RESULT(sum, n, 16); \
11572 if (sum >= 0) \
11573 ge |= 3 << (n * 2); \
11574 } while(0)
11575
11576#define SARITH8(a, b, n, op) do { \
11577 int32_t sum; \
db6e2e65 11578 sum = (int32_t)(int8_t)(a) op (int32_t)(int8_t)(b); \
6ddbc6e4
PB
11579 RESULT(sum, n, 8); \
11580 if (sum >= 0) \
11581 ge |= 1 << n; \
11582 } while(0)
11583
11584
11585#define ADD16(a, b, n) SARITH16(a, b, n, +)
11586#define SUB16(a, b, n) SARITH16(a, b, n, -)
11587#define ADD8(a, b, n) SARITH8(a, b, n, +)
11588#define SUB8(a, b, n) SARITH8(a, b, n, -)
11589#define PFX s
11590#define ARITH_GE
11591
11592#include "op_addsub.h"
11593
11594/* Unsigned modulo arithmetic. */
11595#define ADD16(a, b, n) do { \
11596 uint32_t sum; \
11597 sum = (uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b); \
11598 RESULT(sum, n, 16); \
a87aa10b 11599 if ((sum >> 16) == 1) \
6ddbc6e4
PB
11600 ge |= 3 << (n * 2); \
11601 } while(0)
11602
11603#define ADD8(a, b, n) do { \
11604 uint32_t sum; \
11605 sum = (uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b); \
11606 RESULT(sum, n, 8); \
a87aa10b
AZ
11607 if ((sum >> 8) == 1) \
11608 ge |= 1 << n; \
6ddbc6e4
PB
11609 } while(0)
11610
11611#define SUB16(a, b, n) do { \
11612 uint32_t sum; \
11613 sum = (uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b); \
11614 RESULT(sum, n, 16); \
11615 if ((sum >> 16) == 0) \
11616 ge |= 3 << (n * 2); \
11617 } while(0)
11618
11619#define SUB8(a, b, n) do { \
11620 uint32_t sum; \
11621 sum = (uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b); \
11622 RESULT(sum, n, 8); \
11623 if ((sum >> 8) == 0) \
a87aa10b 11624 ge |= 1 << n; \
6ddbc6e4
PB
11625 } while(0)
11626
11627#define PFX u
11628#define ARITH_GE
11629
11630#include "op_addsub.h"
11631
11632/* Halved signed arithmetic. */
11633#define ADD16(a, b, n) \
11634 RESULT(((int32_t)(int16_t)(a) + (int32_t)(int16_t)(b)) >> 1, n, 16)
11635#define SUB16(a, b, n) \
11636 RESULT(((int32_t)(int16_t)(a) - (int32_t)(int16_t)(b)) >> 1, n, 16)
11637#define ADD8(a, b, n) \
11638 RESULT(((int32_t)(int8_t)(a) + (int32_t)(int8_t)(b)) >> 1, n, 8)
11639#define SUB8(a, b, n) \
11640 RESULT(((int32_t)(int8_t)(a) - (int32_t)(int8_t)(b)) >> 1, n, 8)
11641#define PFX sh
11642
11643#include "op_addsub.h"
11644
11645/* Halved unsigned arithmetic. */
11646#define ADD16(a, b, n) \
11647 RESULT(((uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b)) >> 1, n, 16)
11648#define SUB16(a, b, n) \
11649 RESULT(((uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b)) >> 1, n, 16)
11650#define ADD8(a, b, n) \
11651 RESULT(((uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b)) >> 1, n, 8)
11652#define SUB8(a, b, n) \
11653 RESULT(((uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b)) >> 1, n, 8)
11654#define PFX uh
11655
11656#include "op_addsub.h"
11657
11658static inline uint8_t do_usad(uint8_t a, uint8_t b)
11659{
11660 if (a > b)
11661 return a - b;
11662 else
11663 return b - a;
11664}
11665
11666/* Unsigned sum of absolute byte differences. */
11667uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
11668{
11669 uint32_t sum;
11670 sum = do_usad(a, b);
11671 sum += do_usad(a >> 8, b >> 8);
11672 sum += do_usad(a >> 16, b >>16);
11673 sum += do_usad(a >> 24, b >> 24);
11674 return sum;
11675}
11676
11677/* For ARMv6 SEL instruction. */
11678uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
11679{
11680 uint32_t mask;
11681
11682 mask = 0;
11683 if (flags & 1)
11684 mask |= 0xff;
11685 if (flags & 2)
11686 mask |= 0xff00;
11687 if (flags & 4)
11688 mask |= 0xff0000;
11689 if (flags & 8)
11690 mask |= 0xff000000;
11691 return (a & mask) | (b & ~mask);
11692}
11693
b90372ad
PM
11694/* VFP support. We follow the convention used for VFP instructions:
11695 Single precision routines have a "s" suffix, double precision a
4373f3ce
PB
11696 "d" suffix. */
11697
11698/* Convert host exception flags to vfp form. */
11699static inline int vfp_exceptbits_from_host(int host_bits)
11700{
11701 int target_bits = 0;
11702
11703 if (host_bits & float_flag_invalid)
11704 target_bits |= 1;
11705 if (host_bits & float_flag_divbyzero)
11706 target_bits |= 2;
11707 if (host_bits & float_flag_overflow)
11708 target_bits |= 4;
36802b6b 11709 if (host_bits & (float_flag_underflow | float_flag_output_denormal))
4373f3ce
PB
11710 target_bits |= 8;
11711 if (host_bits & float_flag_inexact)
11712 target_bits |= 0x10;
cecd8504
PM
11713 if (host_bits & float_flag_input_denormal)
11714 target_bits |= 0x80;
4373f3ce
PB
11715 return target_bits;
11716}
11717
0ecb72a5 11718uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env)
4373f3ce
PB
11719{
11720 int i;
11721 uint32_t fpscr;
11722
11723 fpscr = (env->vfp.xregs[ARM_VFP_FPSCR] & 0xffc8ffff)
11724 | (env->vfp.vec_len << 16)
11725 | (env->vfp.vec_stride << 20);
19062c16 11726
4373f3ce 11727 i = get_float_exception_flags(&env->vfp.fp_status);
3a492f3a 11728 i |= get_float_exception_flags(&env->vfp.standard_fp_status);
19062c16
RH
11729 /* FZ16 does not generate an input denormal exception. */
11730 i |= (get_float_exception_flags(&env->vfp.fp_status_f16)
11731 & ~float_flag_input_denormal);
11732
4373f3ce
PB
11733 fpscr |= vfp_exceptbits_from_host(i);
11734 return fpscr;
11735}
11736
0ecb72a5 11737uint32_t vfp_get_fpscr(CPUARMState *env)
01653295
PM
11738{
11739 return HELPER(vfp_get_fpscr)(env);
11740}
11741
4373f3ce
PB
11742/* Convert vfp exception flags to target form. */
11743static inline int vfp_exceptbits_to_host(int target_bits)
11744{
11745 int host_bits = 0;
11746
11747 if (target_bits & 1)
11748 host_bits |= float_flag_invalid;
11749 if (target_bits & 2)
11750 host_bits |= float_flag_divbyzero;
11751 if (target_bits & 4)
11752 host_bits |= float_flag_overflow;
11753 if (target_bits & 8)
11754 host_bits |= float_flag_underflow;
11755 if (target_bits & 0x10)
11756 host_bits |= float_flag_inexact;
cecd8504
PM
11757 if (target_bits & 0x80)
11758 host_bits |= float_flag_input_denormal;
4373f3ce
PB
11759 return host_bits;
11760}
11761
0ecb72a5 11762void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val)
4373f3ce
PB
11763{
11764 int i;
11765 uint32_t changed;
11766
0b62159b 11767 /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */
5763190f 11768 if (!cpu_isar_feature(aa64_fp16, arm_env_get_cpu(env))) {
0b62159b
RH
11769 val &= ~FPCR_FZ16;
11770 }
11771
4373f3ce
PB
11772 changed = env->vfp.xregs[ARM_VFP_FPSCR];
11773 env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff);
11774 env->vfp.vec_len = (val >> 16) & 7;
11775 env->vfp.vec_stride = (val >> 20) & 3;
11776
11777 changed ^= val;
11778 if (changed & (3 << 22)) {
11779 i = (val >> 22) & 3;
11780 switch (i) {
4d3da0f3 11781 case FPROUNDING_TIEEVEN:
4373f3ce
PB
11782 i = float_round_nearest_even;
11783 break;
4d3da0f3 11784 case FPROUNDING_POSINF:
4373f3ce
PB
11785 i = float_round_up;
11786 break;
4d3da0f3 11787 case FPROUNDING_NEGINF:
4373f3ce
PB
11788 i = float_round_down;
11789 break;
4d3da0f3 11790 case FPROUNDING_ZERO:
4373f3ce
PB
11791 i = float_round_to_zero;
11792 break;
11793 }
11794 set_float_rounding_mode(i, &env->vfp.fp_status);
d81ce0ef 11795 set_float_rounding_mode(i, &env->vfp.fp_status_f16);
4373f3ce 11796 }
d81ce0ef
AB
11797 if (changed & FPCR_FZ16) {
11798 bool ftz_enabled = val & FPCR_FZ16;
11799 set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16);
11800 set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16);
11801 }
11802 if (changed & FPCR_FZ) {
11803 bool ftz_enabled = val & FPCR_FZ;
11804 set_flush_to_zero(ftz_enabled, &env->vfp.fp_status);
11805 set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status);
11806 }
11807 if (changed & FPCR_DN) {
11808 bool dnan_enabled = val & FPCR_DN;
11809 set_default_nan_mode(dnan_enabled, &env->vfp.fp_status);
11810 set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16);
cecd8504 11811 }
4373f3ce 11812
d81ce0ef
AB
11813 /* The exception flags are ORed together when we read fpscr so we
11814 * only need to preserve the current state in one of our
11815 * float_status values.
11816 */
b12c390b 11817 i = vfp_exceptbits_to_host(val);
4373f3ce 11818 set_float_exception_flags(i, &env->vfp.fp_status);
d81ce0ef 11819 set_float_exception_flags(0, &env->vfp.fp_status_f16);
3a492f3a 11820 set_float_exception_flags(0, &env->vfp.standard_fp_status);
4373f3ce
PB
11821}
11822
0ecb72a5 11823void vfp_set_fpscr(CPUARMState *env, uint32_t val)
01653295
PM
11824{
11825 HELPER(vfp_set_fpscr)(env, val);
11826}
11827
4373f3ce
PB
11828#define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p))
11829
11830#define VFP_BINOP(name) \
ae1857ec 11831float32 VFP_HELPER(name, s)(float32 a, float32 b, void *fpstp) \
4373f3ce 11832{ \
ae1857ec
PM
11833 float_status *fpst = fpstp; \
11834 return float32_ ## name(a, b, fpst); \
4373f3ce 11835} \
ae1857ec 11836float64 VFP_HELPER(name, d)(float64 a, float64 b, void *fpstp) \
4373f3ce 11837{ \
ae1857ec
PM
11838 float_status *fpst = fpstp; \
11839 return float64_ ## name(a, b, fpst); \
4373f3ce
PB
11840}
11841VFP_BINOP(add)
11842VFP_BINOP(sub)
11843VFP_BINOP(mul)
11844VFP_BINOP(div)
f71a2ae5
PM
11845VFP_BINOP(min)
11846VFP_BINOP(max)
11847VFP_BINOP(minnum)
11848VFP_BINOP(maxnum)
4373f3ce
PB
11849#undef VFP_BINOP
11850
11851float32 VFP_HELPER(neg, s)(float32 a)
11852{
11853 return float32_chs(a);
11854}
11855
11856float64 VFP_HELPER(neg, d)(float64 a)
11857{
66230e0d 11858 return float64_chs(a);
4373f3ce
PB
11859}
11860
11861float32 VFP_HELPER(abs, s)(float32 a)
11862{
11863 return float32_abs(a);
11864}
11865
11866float64 VFP_HELPER(abs, d)(float64 a)
11867{
66230e0d 11868 return float64_abs(a);
4373f3ce
PB
11869}
11870
0ecb72a5 11871float32 VFP_HELPER(sqrt, s)(float32 a, CPUARMState *env)
4373f3ce
PB
11872{
11873 return float32_sqrt(a, &env->vfp.fp_status);
11874}
11875
0ecb72a5 11876float64 VFP_HELPER(sqrt, d)(float64 a, CPUARMState *env)
4373f3ce
PB
11877{
11878 return float64_sqrt(a, &env->vfp.fp_status);
11879}
11880
11881/* XXX: check quiet/signaling case */
11882#define DO_VFP_cmp(p, type) \
0ecb72a5 11883void VFP_HELPER(cmp, p)(type a, type b, CPUARMState *env) \
4373f3ce
PB
11884{ \
11885 uint32_t flags; \
11886 switch(type ## _compare_quiet(a, b, &env->vfp.fp_status)) { \
11887 case 0: flags = 0x6; break; \
11888 case -1: flags = 0x8; break; \
11889 case 1: flags = 0x2; break; \
11890 default: case 2: flags = 0x3; break; \
11891 } \
11892 env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
11893 | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
11894} \
0ecb72a5 11895void VFP_HELPER(cmpe, p)(type a, type b, CPUARMState *env) \
4373f3ce
PB
11896{ \
11897 uint32_t flags; \
11898 switch(type ## _compare(a, b, &env->vfp.fp_status)) { \
11899 case 0: flags = 0x6; break; \
11900 case -1: flags = 0x8; break; \
11901 case 1: flags = 0x2; break; \
11902 default: case 2: flags = 0x3; break; \
11903 } \
11904 env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
11905 | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
11906}
11907DO_VFP_cmp(s, float32)
11908DO_VFP_cmp(d, float64)
11909#undef DO_VFP_cmp
11910
5500b06c 11911/* Integer to float and float to integer conversions */
4373f3ce 11912
6c2be133
RH
11913#define CONV_ITOF(name, ftype, fsz, sign) \
11914ftype HELPER(name)(uint32_t x, void *fpstp) \
11915{ \
11916 float_status *fpst = fpstp; \
11917 return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
11918}
11919
11920#define CONV_FTOI(name, ftype, fsz, sign, round) \
df4de1af 11921sign##int32_t HELPER(name)(ftype x, void *fpstp) \
6c2be133
RH
11922{ \
11923 float_status *fpst = fpstp; \
11924 if (float##fsz##_is_any_nan(x)) { \
11925 float_raise(float_flag_invalid, fpst); \
11926 return 0; \
11927 } \
11928 return float##fsz##_to_##sign##int32##round(x, fpst); \
11929}
11930
11931#define FLOAT_CONVS(name, p, ftype, fsz, sign) \
11932 CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \
11933 CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \
11934 CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero)
11935
11936FLOAT_CONVS(si, h, uint32_t, 16, )
11937FLOAT_CONVS(si, s, float32, 32, )
11938FLOAT_CONVS(si, d, float64, 64, )
11939FLOAT_CONVS(ui, h, uint32_t, 16, u)
11940FLOAT_CONVS(ui, s, float32, 32, u)
11941FLOAT_CONVS(ui, d, float64, 64, u)
4373f3ce 11942
5500b06c
PM
11943#undef CONV_ITOF
11944#undef CONV_FTOI
11945#undef FLOAT_CONVS
4373f3ce
PB
11946
11947/* floating point conversion */
0ecb72a5 11948float64 VFP_HELPER(fcvtd, s)(float32 x, CPUARMState *env)
4373f3ce 11949{
a9d173dc 11950 return float32_to_float64(x, &env->vfp.fp_status);
4373f3ce
PB
11951}
11952
0ecb72a5 11953float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env)
4373f3ce 11954{
a9d173dc 11955 return float64_to_float32(x, &env->vfp.fp_status);
4373f3ce
PB
11956}
11957
11958/* VFP3 fixed point conversion. */
16d5b3ca 11959#define VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
8ed697e8
WN
11960float##fsz HELPER(vfp_##name##to##p)(uint##isz##_t x, uint32_t shift, \
11961 void *fpstp) \
b9b903cf 11962{ return itype##_to_##float##fsz##_scalbn(x, -shift, fpstp); }
16d5b3ca 11963
323cd490
RH
11964#define VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, ROUND, suff) \
11965uint##isz##_t HELPER(vfp_to##name##p##suff)(float##fsz x, uint32_t shift, \
11966 void *fpst) \
11967{ \
11968 if (unlikely(float##fsz##_is_any_nan(x))) { \
11969 float_raise(float_flag_invalid, fpst); \
11970 return 0; \
11971 } \
11972 return float##fsz##_to_##itype##_scalbn(x, ROUND, shift, fpst); \
622465e1
PM
11973}
11974
16d5b3ca
WN
11975#define VFP_CONV_FIX(name, p, fsz, isz, itype) \
11976VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
323cd490
RH
11977VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \
11978 float_round_to_zero, _round_to_zero) \
11979VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \
11980 get_float_rounding_mode(fpst), )
3c6a074a
WN
11981
11982#define VFP_CONV_FIX_A64(name, p, fsz, isz, itype) \
11983VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
323cd490
RH
11984VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \
11985 get_float_rounding_mode(fpst), )
16d5b3ca 11986
8ed697e8
WN
11987VFP_CONV_FIX(sh, d, 64, 64, int16)
11988VFP_CONV_FIX(sl, d, 64, 64, int32)
3c6a074a 11989VFP_CONV_FIX_A64(sq, d, 64, 64, int64)
8ed697e8
WN
11990VFP_CONV_FIX(uh, d, 64, 64, uint16)
11991VFP_CONV_FIX(ul, d, 64, 64, uint32)
3c6a074a 11992VFP_CONV_FIX_A64(uq, d, 64, 64, uint64)
8ed697e8
WN
11993VFP_CONV_FIX(sh, s, 32, 32, int16)
11994VFP_CONV_FIX(sl, s, 32, 32, int32)
3c6a074a 11995VFP_CONV_FIX_A64(sq, s, 32, 64, int64)
8ed697e8
WN
11996VFP_CONV_FIX(uh, s, 32, 32, uint16)
11997VFP_CONV_FIX(ul, s, 32, 32, uint32)
3c6a074a 11998VFP_CONV_FIX_A64(uq, s, 32, 64, uint64)
88808a02 11999
4373f3ce 12000#undef VFP_CONV_FIX
16d5b3ca
WN
12001#undef VFP_CONV_FIX_FLOAT
12002#undef VFP_CONV_FLOAT_FIX_ROUND
88808a02
RH
12003#undef VFP_CONV_FIX_A64
12004
6c2be133 12005uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst)
88808a02 12006{
b9b903cf 12007 return int32_to_float16_scalbn(x, -shift, fpst);
88808a02
RH
12008}
12009
6c2be133 12010uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst)
88808a02 12011{
b9b903cf 12012 return uint32_to_float16_scalbn(x, -shift, fpst);
88808a02
RH
12013}
12014
6c2be133 12015uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst)
564a0632 12016{
b9b903cf 12017 return int64_to_float16_scalbn(x, -shift, fpst);
564a0632
RH
12018}
12019
6c2be133 12020uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst)
564a0632 12021{
b9b903cf 12022 return uint64_to_float16_scalbn(x, -shift, fpst);
564a0632
RH
12023}
12024
323cd490 12025uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst)
88808a02 12026{
323cd490 12027 if (unlikely(float16_is_any_nan(x))) {
88808a02
RH
12028 float_raise(float_flag_invalid, fpst);
12029 return 0;
88808a02 12030 }
323cd490
RH
12031 return float16_to_int16_scalbn(x, get_float_rounding_mode(fpst),
12032 shift, fpst);
88808a02
RH
12033}
12034
6c2be133 12035uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst)
88808a02 12036{
323cd490
RH
12037 if (unlikely(float16_is_any_nan(x))) {
12038 float_raise(float_flag_invalid, fpst);
12039 return 0;
12040 }
12041 return float16_to_uint16_scalbn(x, get_float_rounding_mode(fpst),
12042 shift, fpst);
88808a02 12043}
4373f3ce 12044
6c2be133 12045uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst)
564a0632 12046{
323cd490
RH
12047 if (unlikely(float16_is_any_nan(x))) {
12048 float_raise(float_flag_invalid, fpst);
12049 return 0;
12050 }
12051 return float16_to_int32_scalbn(x, get_float_rounding_mode(fpst),
12052 shift, fpst);
564a0632
RH
12053}
12054
6c2be133 12055uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst)
564a0632 12056{
323cd490
RH
12057 if (unlikely(float16_is_any_nan(x))) {
12058 float_raise(float_flag_invalid, fpst);
12059 return 0;
12060 }
12061 return float16_to_uint32_scalbn(x, get_float_rounding_mode(fpst),
12062 shift, fpst);
564a0632
RH
12063}
12064
6c2be133 12065uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst)
564a0632 12066{
323cd490
RH
12067 if (unlikely(float16_is_any_nan(x))) {
12068 float_raise(float_flag_invalid, fpst);
12069 return 0;
12070 }
12071 return float16_to_int64_scalbn(x, get_float_rounding_mode(fpst),
12072 shift, fpst);
564a0632
RH
12073}
12074
6c2be133 12075uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst)
564a0632 12076{
323cd490
RH
12077 if (unlikely(float16_is_any_nan(x))) {
12078 float_raise(float_flag_invalid, fpst);
12079 return 0;
12080 }
12081 return float16_to_uint64_scalbn(x, get_float_rounding_mode(fpst),
12082 shift, fpst);
564a0632
RH
12083}
12084
52a1f6a3
AG
12085/* Set the current fp rounding mode and return the old one.
12086 * The argument is a softfloat float_round_ value.
12087 */
9b049916 12088uint32_t HELPER(set_rmode)(uint32_t rmode, void *fpstp)
52a1f6a3 12089{
9b049916 12090 float_status *fp_status = fpstp;
52a1f6a3
AG
12091
12092 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
12093 set_float_rounding_mode(rmode, fp_status);
12094
12095 return prev_rmode;
12096}
12097
43630e58
WN
12098/* Set the current fp rounding mode in the standard fp status and return
12099 * the old one. This is for NEON instructions that need to change the
12100 * rounding mode but wish to use the standard FPSCR values for everything
12101 * else. Always set the rounding mode back to the correct value after
12102 * modifying it.
12103 * The argument is a softfloat float_round_ value.
12104 */
12105uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env)
12106{
12107 float_status *fp_status = &env->vfp.standard_fp_status;
12108
12109 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
12110 set_float_rounding_mode(rmode, fp_status);
12111
12112 return prev_rmode;
12113}
12114
60011498 12115/* Half precision conversions. */
6c2be133 12116float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode)
60011498 12117{
0acb9e7c
AB
12118 /* Squash FZ16 to 0 for the duration of conversion. In this case,
12119 * it would affect flushing input denormals.
12120 */
12121 float_status *fpst = fpstp;
12122 flag save = get_flush_inputs_to_zero(fpst);
12123 set_flush_inputs_to_zero(false, fpst);
12124 float32 r = float16_to_float32(a, !ahp_mode, fpst);
12125 set_flush_inputs_to_zero(save, fpst);
12126 return r;
2d981da7
PM
12127}
12128
6c2be133 12129uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
2d981da7 12130{
0acb9e7c
AB
12131 /* Squash FZ16 to 0 for the duration of conversion. In this case,
12132 * it would affect flushing output denormals.
12133 */
12134 float_status *fpst = fpstp;
12135 flag save = get_flush_to_zero(fpst);
12136 set_flush_to_zero(false, fpst);
12137 float16 r = float32_to_float16(a, !ahp_mode, fpst);
12138 set_flush_to_zero(save, fpst);
12139 return r;
2d981da7
PM
12140}
12141
6c2be133 12142float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode)
2d981da7 12143{
0acb9e7c
AB
12144 /* Squash FZ16 to 0 for the duration of conversion. In this case,
12145 * it would affect flushing input denormals.
12146 */
12147 float_status *fpst = fpstp;
12148 flag save = get_flush_inputs_to_zero(fpst);
12149 set_flush_inputs_to_zero(false, fpst);
12150 float64 r = float16_to_float64(a, !ahp_mode, fpst);
12151 set_flush_inputs_to_zero(save, fpst);
12152 return r;
2d981da7
PM
12153}
12154
6c2be133 12155uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
2d981da7 12156{
0acb9e7c
AB
12157 /* Squash FZ16 to 0 for the duration of conversion. In this case,
12158 * it would affect flushing output denormals.
12159 */
12160 float_status *fpst = fpstp;
12161 flag save = get_flush_to_zero(fpst);
12162 set_flush_to_zero(false, fpst);
12163 float16 r = float64_to_float16(a, !ahp_mode, fpst);
12164 set_flush_to_zero(save, fpst);
12165 return r;
8900aad2
PM
12166}
12167
dda3ec49 12168#define float32_two make_float32(0x40000000)
6aae3df1
PM
12169#define float32_three make_float32(0x40400000)
12170#define float32_one_point_five make_float32(0x3fc00000)
dda3ec49 12171
0ecb72a5 12172float32 HELPER(recps_f32)(float32 a, float32 b, CPUARMState *env)
4373f3ce 12173{
dda3ec49
PM
12174 float_status *s = &env->vfp.standard_fp_status;
12175 if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
12176 (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
43fe9bdb
PM
12177 if (!(float32_is_zero(a) || float32_is_zero(b))) {
12178 float_raise(float_flag_input_denormal, s);
12179 }
dda3ec49
PM
12180 return float32_two;
12181 }
12182 return float32_sub(float32_two, float32_mul(a, b, s), s);
4373f3ce
PB
12183}
12184
0ecb72a5 12185float32 HELPER(rsqrts_f32)(float32 a, float32 b, CPUARMState *env)
4373f3ce 12186{
71826966 12187 float_status *s = &env->vfp.standard_fp_status;
9ea62f57
PM
12188 float32 product;
12189 if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
12190 (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
43fe9bdb
PM
12191 if (!(float32_is_zero(a) || float32_is_zero(b))) {
12192 float_raise(float_flag_input_denormal, s);
12193 }
6aae3df1 12194 return float32_one_point_five;
9ea62f57 12195 }
6aae3df1
PM
12196 product = float32_mul(a, b, s);
12197 return float32_div(float32_sub(float32_three, product, s), float32_two, s);
4373f3ce
PB
12198}
12199
8f8e3aa4
PB
12200/* NEON helpers. */
12201
56bf4fe2
CL
12202/* Constants 256 and 512 are used in some helpers; we avoid relying on
12203 * int->float conversions at run-time. */
12204#define float64_256 make_float64(0x4070000000000000LL)
12205#define float64_512 make_float64(0x4080000000000000LL)
5eb70735 12206#define float16_maxnorm make_float16(0x7bff)
b6d4443a
AB
12207#define float32_maxnorm make_float32(0x7f7fffff)
12208#define float64_maxnorm make_float64(0x7fefffffffffffffLL)
56bf4fe2 12209
b6d4443a
AB
12210/* Reciprocal functions
12211 *
12212 * The algorithm that must be used to calculate the estimate
5eb70735 12213 * is specified by the ARM ARM, see FPRecipEstimate()/RecipEstimate
fe0e4872 12214 */
b6d4443a 12215
5eb70735
AB
12216/* See RecipEstimate()
12217 *
12218 * input is a 9 bit fixed point number
12219 * input range 256 .. 511 for a number from 0.5 <= x < 1.0.
12220 * result range 256 .. 511 for a number from 1.0 to 511/256.
12221 */
fe0e4872 12222
5eb70735
AB
12223static int recip_estimate(int input)
12224{
12225 int a, b, r;
12226 assert(256 <= input && input < 512);
12227 a = (input * 2) + 1;
12228 b = (1 << 19) / a;
12229 r = (b + 1) >> 1;
12230 assert(256 <= r && r < 512);
12231 return r;
fe0e4872
CL
12232}
12233
5eb70735
AB
12234/*
12235 * Common wrapper to call recip_estimate
12236 *
12237 * The parameters are exponent and 64 bit fraction (without implicit
12238 * bit) where the binary point is nominally at bit 52. Returns a
12239 * float64 which can then be rounded to the appropriate size by the
12240 * callee.
12241 */
12242
12243static uint64_t call_recip_estimate(int *exp, int exp_off, uint64_t frac)
4373f3ce 12244{
5eb70735
AB
12245 uint32_t scaled, estimate;
12246 uint64_t result_frac;
12247 int result_exp;
fe0e4872 12248
5eb70735
AB
12249 /* Handle sub-normals */
12250 if (*exp == 0) {
b6d4443a 12251 if (extract64(frac, 51, 1) == 0) {
5eb70735
AB
12252 *exp = -1;
12253 frac <<= 2;
b6d4443a 12254 } else {
5eb70735 12255 frac <<= 1;
b6d4443a
AB
12256 }
12257 }
fe0e4872 12258
5eb70735
AB
12259 /* scaled = UInt('1':fraction<51:44>) */
12260 scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8));
12261 estimate = recip_estimate(scaled);
b6d4443a 12262
5eb70735
AB
12263 result_exp = exp_off - *exp;
12264 result_frac = deposit64(0, 44, 8, estimate);
12265 if (result_exp == 0) {
12266 result_frac = deposit64(result_frac >> 1, 51, 1, 1);
12267 } else if (result_exp == -1) {
12268 result_frac = deposit64(result_frac >> 2, 50, 2, 1);
12269 result_exp = 0;
b6d4443a
AB
12270 }
12271
5eb70735
AB
12272 *exp = result_exp;
12273
12274 return result_frac;
b6d4443a
AB
12275}
12276
12277static bool round_to_inf(float_status *fpst, bool sign_bit)
12278{
12279 switch (fpst->float_rounding_mode) {
12280 case float_round_nearest_even: /* Round to Nearest */
12281 return true;
12282 case float_round_up: /* Round to +Inf */
12283 return !sign_bit;
12284 case float_round_down: /* Round to -Inf */
12285 return sign_bit;
12286 case float_round_to_zero: /* Round to Zero */
12287 return false;
12288 }
12289
12290 g_assert_not_reached();
12291}
12292
6c2be133 12293uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp)
5eb70735
AB
12294{
12295 float_status *fpst = fpstp;
12296 float16 f16 = float16_squash_input_denormal(input, fpst);
12297 uint32_t f16_val = float16_val(f16);
12298 uint32_t f16_sign = float16_is_neg(f16);
12299 int f16_exp = extract32(f16_val, 10, 5);
12300 uint32_t f16_frac = extract32(f16_val, 0, 10);
12301 uint64_t f64_frac;
12302
12303 if (float16_is_any_nan(f16)) {
12304 float16 nan = f16;
12305 if (float16_is_signaling_nan(f16, fpst)) {
12306 float_raise(float_flag_invalid, fpst);
d7ecc062 12307 nan = float16_silence_nan(f16, fpst);
5eb70735
AB
12308 }
12309 if (fpst->default_nan_mode) {
12310 nan = float16_default_nan(fpst);
12311 }
12312 return nan;
12313 } else if (float16_is_infinity(f16)) {
12314 return float16_set_sign(float16_zero, float16_is_neg(f16));
12315 } else if (float16_is_zero(f16)) {
12316 float_raise(float_flag_divbyzero, fpst);
12317 return float16_set_sign(float16_infinity, float16_is_neg(f16));
12318 } else if (float16_abs(f16) < (1 << 8)) {
12319 /* Abs(value) < 2.0^-16 */
12320 float_raise(float_flag_overflow | float_flag_inexact, fpst);
12321 if (round_to_inf(fpst, f16_sign)) {
12322 return float16_set_sign(float16_infinity, f16_sign);
12323 } else {
12324 return float16_set_sign(float16_maxnorm, f16_sign);
12325 }
12326 } else if (f16_exp >= 29 && fpst->flush_to_zero) {
12327 float_raise(float_flag_underflow, fpst);
12328 return float16_set_sign(float16_zero, float16_is_neg(f16));
12329 }
12330
12331 f64_frac = call_recip_estimate(&f16_exp, 29,
12332 ((uint64_t) f16_frac) << (52 - 10));
12333
12334 /* result = sign : result_exp<4:0> : fraction<51:42> */
12335 f16_val = deposit32(0, 15, 1, f16_sign);
12336 f16_val = deposit32(f16_val, 10, 5, f16_exp);
12337 f16_val = deposit32(f16_val, 0, 10, extract64(f64_frac, 52 - 10, 10));
12338 return make_float16(f16_val);
12339}
12340
b6d4443a
AB
12341float32 HELPER(recpe_f32)(float32 input, void *fpstp)
12342{
12343 float_status *fpst = fpstp;
12344 float32 f32 = float32_squash_input_denormal(input, fpst);
12345 uint32_t f32_val = float32_val(f32);
5eb70735
AB
12346 bool f32_sign = float32_is_neg(f32);
12347 int f32_exp = extract32(f32_val, 23, 8);
b6d4443a 12348 uint32_t f32_frac = extract32(f32_val, 0, 23);
5eb70735 12349 uint64_t f64_frac;
b6d4443a
AB
12350
12351 if (float32_is_any_nan(f32)) {
12352 float32 nan = f32;
af39bc8c 12353 if (float32_is_signaling_nan(f32, fpst)) {
b6d4443a 12354 float_raise(float_flag_invalid, fpst);
d7ecc062 12355 nan = float32_silence_nan(f32, fpst);
fe0e4872 12356 }
b6d4443a 12357 if (fpst->default_nan_mode) {
af39bc8c 12358 nan = float32_default_nan(fpst);
43fe9bdb 12359 }
b6d4443a
AB
12360 return nan;
12361 } else if (float32_is_infinity(f32)) {
12362 return float32_set_sign(float32_zero, float32_is_neg(f32));
12363 } else if (float32_is_zero(f32)) {
12364 float_raise(float_flag_divbyzero, fpst);
12365 return float32_set_sign(float32_infinity, float32_is_neg(f32));
5eb70735 12366 } else if (float32_abs(f32) < (1ULL << 21)) {
b6d4443a
AB
12367 /* Abs(value) < 2.0^-128 */
12368 float_raise(float_flag_overflow | float_flag_inexact, fpst);
5eb70735
AB
12369 if (round_to_inf(fpst, f32_sign)) {
12370 return float32_set_sign(float32_infinity, f32_sign);
b6d4443a 12371 } else {
5eb70735 12372 return float32_set_sign(float32_maxnorm, f32_sign);
b6d4443a
AB
12373 }
12374 } else if (f32_exp >= 253 && fpst->flush_to_zero) {
12375 float_raise(float_flag_underflow, fpst);
12376 return float32_set_sign(float32_zero, float32_is_neg(f32));
fe0e4872
CL
12377 }
12378
5eb70735
AB
12379 f64_frac = call_recip_estimate(&f32_exp, 253,
12380 ((uint64_t) f32_frac) << (52 - 23));
fe0e4872 12381
5eb70735
AB
12382 /* result = sign : result_exp<7:0> : fraction<51:29> */
12383 f32_val = deposit32(0, 31, 1, f32_sign);
12384 f32_val = deposit32(f32_val, 23, 8, f32_exp);
12385 f32_val = deposit32(f32_val, 0, 23, extract64(f64_frac, 52 - 23, 23));
12386 return make_float32(f32_val);
b6d4443a
AB
12387}
12388
12389float64 HELPER(recpe_f64)(float64 input, void *fpstp)
12390{
12391 float_status *fpst = fpstp;
12392 float64 f64 = float64_squash_input_denormal(input, fpst);
12393 uint64_t f64_val = float64_val(f64);
5eb70735
AB
12394 bool f64_sign = float64_is_neg(f64);
12395 int f64_exp = extract64(f64_val, 52, 11);
12396 uint64_t f64_frac = extract64(f64_val, 0, 52);
b6d4443a
AB
12397
12398 /* Deal with any special cases */
12399 if (float64_is_any_nan(f64)) {
12400 float64 nan = f64;
af39bc8c 12401 if (float64_is_signaling_nan(f64, fpst)) {
b6d4443a 12402 float_raise(float_flag_invalid, fpst);
d7ecc062 12403 nan = float64_silence_nan(f64, fpst);
b6d4443a
AB
12404 }
12405 if (fpst->default_nan_mode) {
af39bc8c 12406 nan = float64_default_nan(fpst);
b6d4443a
AB
12407 }
12408 return nan;
12409 } else if (float64_is_infinity(f64)) {
12410 return float64_set_sign(float64_zero, float64_is_neg(f64));
12411 } else if (float64_is_zero(f64)) {
12412 float_raise(float_flag_divbyzero, fpst);
12413 return float64_set_sign(float64_infinity, float64_is_neg(f64));
12414 } else if ((f64_val & ~(1ULL << 63)) < (1ULL << 50)) {
12415 /* Abs(value) < 2.0^-1024 */
12416 float_raise(float_flag_overflow | float_flag_inexact, fpst);
5eb70735
AB
12417 if (round_to_inf(fpst, f64_sign)) {
12418 return float64_set_sign(float64_infinity, f64_sign);
b6d4443a 12419 } else {
5eb70735 12420 return float64_set_sign(float64_maxnorm, f64_sign);
b6d4443a 12421 }
fc1792e9 12422 } else if (f64_exp >= 2045 && fpst->flush_to_zero) {
b6d4443a
AB
12423 float_raise(float_flag_underflow, fpst);
12424 return float64_set_sign(float64_zero, float64_is_neg(f64));
12425 }
fe0e4872 12426
5eb70735 12427 f64_frac = call_recip_estimate(&f64_exp, 2045, f64_frac);
fe0e4872 12428
5eb70735
AB
12429 /* result = sign : result_exp<10:0> : fraction<51:0>; */
12430 f64_val = deposit64(0, 63, 1, f64_sign);
12431 f64_val = deposit64(f64_val, 52, 11, f64_exp);
12432 f64_val = deposit64(f64_val, 0, 52, f64_frac);
12433 return make_float64(f64_val);
4373f3ce
PB
12434}
12435
e07be5d2
CL
12436/* The algorithm that must be used to calculate the estimate
12437 * is specified by the ARM ARM.
12438 */
d719cbc7
AB
12439
12440static int do_recip_sqrt_estimate(int a)
12441{
12442 int b, estimate;
12443
12444 assert(128 <= a && a < 512);
12445 if (a < 256) {
12446 a = a * 2 + 1;
e07be5d2 12447 } else {
d719cbc7
AB
12448 a = (a >> 1) << 1;
12449 a = (a + 1) * 2;
12450 }
12451 b = 512;
12452 while (a * (b + 1) * (b + 1) < (1 << 28)) {
12453 b += 1;
12454 }
12455 estimate = (b + 1) / 2;
12456 assert(256 <= estimate && estimate < 512);
12457
12458 return estimate;
12459}
12460
e07be5d2 12461
d719cbc7
AB
12462static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac)
12463{
12464 int estimate;
12465 uint32_t scaled;
e07be5d2 12466
d719cbc7
AB
12467 if (*exp == 0) {
12468 while (extract64(frac, 51, 1) == 0) {
12469 frac = frac << 1;
12470 *exp -= 1;
12471 }
12472 frac = extract64(frac, 0, 51) << 1;
e07be5d2 12473 }
e07be5d2 12474
d719cbc7
AB
12475 if (*exp & 1) {
12476 /* scaled = UInt('01':fraction<51:45>) */
12477 scaled = deposit32(1 << 7, 0, 7, extract64(frac, 45, 7));
12478 } else {
12479 /* scaled = UInt('1':fraction<51:44>) */
12480 scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8));
12481 }
12482 estimate = do_recip_sqrt_estimate(scaled);
e07be5d2 12483
d719cbc7
AB
12484 *exp = (exp_off - *exp) / 2;
12485 return extract64(estimate, 0, 8) << 44;
12486}
12487
6c2be133 12488uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp)
d719cbc7
AB
12489{
12490 float_status *s = fpstp;
12491 float16 f16 = float16_squash_input_denormal(input, s);
12492 uint16_t val = float16_val(f16);
12493 bool f16_sign = float16_is_neg(f16);
12494 int f16_exp = extract32(val, 10, 5);
12495 uint16_t f16_frac = extract32(val, 0, 10);
12496 uint64_t f64_frac;
12497
12498 if (float16_is_any_nan(f16)) {
12499 float16 nan = f16;
12500 if (float16_is_signaling_nan(f16, s)) {
12501 float_raise(float_flag_invalid, s);
d7ecc062 12502 nan = float16_silence_nan(f16, s);
d719cbc7
AB
12503 }
12504 if (s->default_nan_mode) {
12505 nan = float16_default_nan(s);
12506 }
12507 return nan;
12508 } else if (float16_is_zero(f16)) {
12509 float_raise(float_flag_divbyzero, s);
12510 return float16_set_sign(float16_infinity, f16_sign);
12511 } else if (f16_sign) {
12512 float_raise(float_flag_invalid, s);
12513 return float16_default_nan(s);
12514 } else if (float16_is_infinity(f16)) {
12515 return float16_zero;
12516 }
12517
12518 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
12519 * preserving the parity of the exponent. */
12520
12521 f64_frac = ((uint64_t) f16_frac) << (52 - 10);
12522
12523 f64_frac = recip_sqrt_estimate(&f16_exp, 44, f64_frac);
12524
12525 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(2) */
12526 val = deposit32(0, 15, 1, f16_sign);
12527 val = deposit32(val, 10, 5, f16_exp);
12528 val = deposit32(val, 2, 8, extract64(f64_frac, 52 - 8, 8));
12529 return make_float16(val);
e07be5d2
CL
12530}
12531
c2fb418e 12532float32 HELPER(rsqrte_f32)(float32 input, void *fpstp)
4373f3ce 12533{
c2fb418e
AB
12534 float_status *s = fpstp;
12535 float32 f32 = float32_squash_input_denormal(input, s);
12536 uint32_t val = float32_val(f32);
d719cbc7
AB
12537 uint32_t f32_sign = float32_is_neg(f32);
12538 int f32_exp = extract32(val, 23, 8);
c2fb418e
AB
12539 uint32_t f32_frac = extract32(val, 0, 23);
12540 uint64_t f64_frac;
e07be5d2 12541
c2fb418e
AB
12542 if (float32_is_any_nan(f32)) {
12543 float32 nan = f32;
af39bc8c 12544 if (float32_is_signaling_nan(f32, s)) {
e07be5d2 12545 float_raise(float_flag_invalid, s);
d7ecc062 12546 nan = float32_silence_nan(f32, s);
e07be5d2 12547 }
c2fb418e 12548 if (s->default_nan_mode) {
af39bc8c 12549 nan = float32_default_nan(s);
43fe9bdb 12550 }
c2fb418e
AB
12551 return nan;
12552 } else if (float32_is_zero(f32)) {
e07be5d2 12553 float_raise(float_flag_divbyzero, s);
c2fb418e
AB
12554 return float32_set_sign(float32_infinity, float32_is_neg(f32));
12555 } else if (float32_is_neg(f32)) {
e07be5d2 12556 float_raise(float_flag_invalid, s);
af39bc8c 12557 return float32_default_nan(s);
c2fb418e 12558 } else if (float32_is_infinity(f32)) {
e07be5d2
CL
12559 return float32_zero;
12560 }
12561
c2fb418e 12562 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
e07be5d2 12563 * preserving the parity of the exponent. */
c2fb418e
AB
12564
12565 f64_frac = ((uint64_t) f32_frac) << 29;
e07be5d2 12566
d719cbc7 12567 f64_frac = recip_sqrt_estimate(&f32_exp, 380, f64_frac);
e07be5d2 12568
d719cbc7
AB
12569 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(15) */
12570 val = deposit32(0, 31, 1, f32_sign);
12571 val = deposit32(val, 23, 8, f32_exp);
12572 val = deposit32(val, 15, 8, extract64(f64_frac, 52 - 8, 8));
e07be5d2 12573 return make_float32(val);
4373f3ce
PB
12574}
12575
c2fb418e
AB
12576float64 HELPER(rsqrte_f64)(float64 input, void *fpstp)
12577{
12578 float_status *s = fpstp;
12579 float64 f64 = float64_squash_input_denormal(input, s);
12580 uint64_t val = float64_val(f64);
d719cbc7
AB
12581 bool f64_sign = float64_is_neg(f64);
12582 int f64_exp = extract64(val, 52, 11);
c2fb418e 12583 uint64_t f64_frac = extract64(val, 0, 52);
c2fb418e
AB
12584
12585 if (float64_is_any_nan(f64)) {
12586 float64 nan = f64;
af39bc8c 12587 if (float64_is_signaling_nan(f64, s)) {
c2fb418e 12588 float_raise(float_flag_invalid, s);
d7ecc062 12589 nan = float64_silence_nan(f64, s);
c2fb418e
AB
12590 }
12591 if (s->default_nan_mode) {
af39bc8c 12592 nan = float64_default_nan(s);
c2fb418e
AB
12593 }
12594 return nan;
12595 } else if (float64_is_zero(f64)) {
12596 float_raise(float_flag_divbyzero, s);
12597 return float64_set_sign(float64_infinity, float64_is_neg(f64));
12598 } else if (float64_is_neg(f64)) {
12599 float_raise(float_flag_invalid, s);
af39bc8c 12600 return float64_default_nan(s);
c2fb418e
AB
12601 } else if (float64_is_infinity(f64)) {
12602 return float64_zero;
12603 }
12604
d719cbc7 12605 f64_frac = recip_sqrt_estimate(&f64_exp, 3068, f64_frac);
c2fb418e 12606
d719cbc7
AB
12607 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(44) */
12608 val = deposit64(0, 61, 1, f64_sign);
12609 val = deposit64(val, 52, 11, f64_exp);
12610 val = deposit64(val, 44, 8, extract64(f64_frac, 52 - 8, 8));
12611 return make_float64(val);
c2fb418e
AB
12612}
12613
b6d4443a 12614uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp)
4373f3ce 12615{
5eb70735
AB
12616 /* float_status *s = fpstp; */
12617 int input, estimate;
fe0e4872
CL
12618
12619 if ((a & 0x80000000) == 0) {
12620 return 0xffffffff;
12621 }
12622
5eb70735
AB
12623 input = extract32(a, 23, 9);
12624 estimate = recip_estimate(input);
fe0e4872 12625
5eb70735 12626 return deposit32(0, (32 - 9), 9, estimate);
4373f3ce
PB
12627}
12628
c2fb418e 12629uint32_t HELPER(rsqrte_u32)(uint32_t a, void *fpstp)
4373f3ce 12630{
d719cbc7 12631 int estimate;
e07be5d2
CL
12632
12633 if ((a & 0xc0000000) == 0) {
12634 return 0xffffffff;
12635 }
12636
d719cbc7 12637 estimate = do_recip_sqrt_estimate(extract32(a, 23, 9));
e07be5d2 12638
d719cbc7 12639 return deposit32(0, 23, 9, estimate);
4373f3ce 12640}
fe1479c3 12641
da97f52c
PM
12642/* VFPv4 fused multiply-accumulate */
12643float32 VFP_HELPER(muladd, s)(float32 a, float32 b, float32 c, void *fpstp)
12644{
12645 float_status *fpst = fpstp;
12646 return float32_muladd(a, b, c, 0, fpst);
12647}
12648
12649float64 VFP_HELPER(muladd, d)(float64 a, float64 b, float64 c, void *fpstp)
12650{
12651 float_status *fpst = fpstp;
12652 return float64_muladd(a, b, c, 0, fpst);
12653}
d9b0848d
PM
12654
12655/* ARMv8 round to integral */
12656float32 HELPER(rints_exact)(float32 x, void *fp_status)
12657{
12658 return float32_round_to_int(x, fp_status);
12659}
12660
12661float64 HELPER(rintd_exact)(float64 x, void *fp_status)
12662{
12663 return float64_round_to_int(x, fp_status);
12664}
12665
12666float32 HELPER(rints)(float32 x, void *fp_status)
12667{
12668 int old_flags = get_float_exception_flags(fp_status), new_flags;
12669 float32 ret;
12670
12671 ret = float32_round_to_int(x, fp_status);
12672
12673 /* Suppress any inexact exceptions the conversion produced */
12674 if (!(old_flags & float_flag_inexact)) {
12675 new_flags = get_float_exception_flags(fp_status);
12676 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
12677 }
12678
12679 return ret;
12680}
12681
12682float64 HELPER(rintd)(float64 x, void *fp_status)
12683{
12684 int old_flags = get_float_exception_flags(fp_status), new_flags;
12685 float64 ret;
12686
12687 ret = float64_round_to_int(x, fp_status);
12688
12689 new_flags = get_float_exception_flags(fp_status);
12690
12691 /* Suppress any inexact exceptions the conversion produced */
12692 if (!(old_flags & float_flag_inexact)) {
12693 new_flags = get_float_exception_flags(fp_status);
12694 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
12695 }
12696
12697 return ret;
12698}
9972da66
WN
12699
12700/* Convert ARM rounding mode to softfloat */
12701int arm_rmode_to_sf(int rmode)
12702{
12703 switch (rmode) {
12704 case FPROUNDING_TIEAWAY:
12705 rmode = float_round_ties_away;
12706 break;
12707 case FPROUNDING_ODD:
12708 /* FIXME: add support for TIEAWAY and ODD */
12709 qemu_log_mask(LOG_UNIMP, "arm: unimplemented rounding mode: %d\n",
12710 rmode);
edd7541b 12711 /* fall through for now */
9972da66
WN
12712 case FPROUNDING_TIEEVEN:
12713 default:
12714 rmode = float_round_nearest_even;
12715 break;
12716 case FPROUNDING_POSINF:
12717 rmode = float_round_up;
12718 break;
12719 case FPROUNDING_NEGINF:
12720 rmode = float_round_down;
12721 break;
12722 case FPROUNDING_ZERO:
12723 rmode = float_round_to_zero;
12724 break;
12725 }
12726 return rmode;
12727}
eb0ecd5a 12728
aa633469
PM
12729/* CRC helpers.
12730 * The upper bytes of val (above the number specified by 'bytes') must have
12731 * been zeroed out by the caller.
12732 */
eb0ecd5a
WN
12733uint32_t HELPER(crc32)(uint32_t acc, uint32_t val, uint32_t bytes)
12734{
12735 uint8_t buf[4];
12736
aa633469 12737 stl_le_p(buf, val);
eb0ecd5a
WN
12738
12739 /* zlib crc32 converts the accumulator and output to one's complement. */
12740 return crc32(acc ^ 0xffffffff, buf, bytes) ^ 0xffffffff;
12741}
12742
12743uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
12744{
12745 uint8_t buf[4];
12746
aa633469 12747 stl_le_p(buf, val);
eb0ecd5a
WN
12748
12749 /* Linux crc32c converts the output to one's complement. */
12750 return crc32c(acc, buf, bytes) ^ 0xffffffff;
12751}
a9e01311
RH
12752
12753/* Return the exception level to which FP-disabled exceptions should
12754 * be taken, or 0 if FP is enabled.
12755 */
ced31551 12756int fp_exception_el(CPUARMState *env, int cur_el)
a9e01311 12757{
55faa212 12758#ifndef CONFIG_USER_ONLY
a9e01311 12759 int fpen;
a9e01311
RH
12760
12761 /* CPACR and the CPTR registers don't exist before v6, so FP is
12762 * always accessible
12763 */
12764 if (!arm_feature(env, ARM_FEATURE_V6)) {
12765 return 0;
12766 }
12767
12768 /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
12769 * 0, 2 : trap EL0 and EL1/PL1 accesses
12770 * 1 : trap only EL0 accesses
12771 * 3 : trap no accesses
12772 */
12773 fpen = extract32(env->cp15.cpacr_el1, 20, 2);
12774 switch (fpen) {
12775 case 0:
12776 case 2:
12777 if (cur_el == 0 || cur_el == 1) {
12778 /* Trap to PL1, which might be EL1 or EL3 */
12779 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
12780 return 3;
12781 }
12782 return 1;
12783 }
12784 if (cur_el == 3 && !is_a64(env)) {
12785 /* Secure PL1 running at EL3 */
12786 return 3;
12787 }
12788 break;
12789 case 1:
12790 if (cur_el == 0) {
12791 return 1;
12792 }
12793 break;
12794 case 3:
12795 break;
12796 }
12797
12798 /* For the CPTR registers we don't need to guard with an ARM_FEATURE
12799 * check because zero bits in the registers mean "don't trap".
12800 */
12801
12802 /* CPTR_EL2 : present in v7VE or v8 */
12803 if (cur_el <= 2 && extract32(env->cp15.cptr_el[2], 10, 1)
12804 && !arm_is_secure_below_el3(env)) {
12805 /* Trap FP ops at EL2, NS-EL1 or NS-EL0 to EL2 */
12806 return 2;
12807 }
12808
12809 /* CPTR_EL3 : present in v8 */
12810 if (extract32(env->cp15.cptr_el[3], 10, 1)) {
12811 /* Trap all FP ops to EL3 */
12812 return 3;
12813 }
55faa212 12814#endif
a9e01311
RH
12815 return 0;
12816}
12817
12818void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
b9adaa70 12819 target_ulong *cs_base, uint32_t *pflags)
a9e01311
RH
12820{
12821 ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
2de7ace2
RH
12822 int current_el = arm_current_el(env);
12823 int fp_el = fp_exception_el(env, current_el);
b9adaa70
RH
12824 uint32_t flags;
12825
a9e01311 12826 if (is_a64(env)) {
cd208a1c
RH
12827 ARMCPU *cpu = arm_env_get_cpu(env);
12828
a9e01311 12829 *pc = env->pc;
b9adaa70 12830 flags = ARM_TBFLAG_AARCH64_STATE_MASK;
a9e01311 12831 /* Get control bits for tagged addresses */
b9adaa70
RH
12832 flags |= (arm_regime_tbi0(env, mmu_idx) << ARM_TBFLAG_TBI0_SHIFT);
12833 flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT);
1db5e96c 12834
cd208a1c 12835 if (cpu_isar_feature(aa64_sve, cpu)) {
2de7ace2 12836 int sve_el = sve_exception_el(env, current_el);
e79b445d 12837 uint32_t zcr_len;
1db5e96c 12838
e79b445d
RH
12839 /* If SVE is disabled, but FP is enabled,
12840 * then the effective len is 0.
12841 */
12842 if (sve_el != 0 && fp_el == 0) {
12843 zcr_len = 0;
12844 } else {
0ab5953b 12845 zcr_len = sve_zcr_len_for_el(env, current_el);
1db5e96c 12846 }
e79b445d
RH
12847 flags |= sve_el << ARM_TBFLAG_SVEEXC_EL_SHIFT;
12848 flags |= zcr_len << ARM_TBFLAG_ZCR_LEN_SHIFT;
1db5e96c 12849 }
a9e01311
RH
12850 } else {
12851 *pc = env->regs[15];
b9adaa70 12852 flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
a9e01311
RH
12853 | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
12854 | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
12855 | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT)
12856 | (arm_sctlr_b(env) << ARM_TBFLAG_SCTLR_B_SHIFT);
12857 if (!(access_secure_reg(env))) {
b9adaa70 12858 flags |= ARM_TBFLAG_NS_MASK;
a9e01311
RH
12859 }
12860 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
12861 || arm_el_is_aa64(env, 1)) {
b9adaa70 12862 flags |= ARM_TBFLAG_VFPEN_MASK;
a9e01311 12863 }
b9adaa70
RH
12864 flags |= (extract32(env->cp15.c15_cpar, 0, 2)
12865 << ARM_TBFLAG_XSCALE_CPAR_SHIFT);
a9e01311
RH
12866 }
12867
b9adaa70 12868 flags |= (arm_to_core_mmu_idx(mmu_idx) << ARM_TBFLAG_MMUIDX_SHIFT);
a9e01311
RH
12869
12870 /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
12871 * states defined in the ARM ARM for software singlestep:
12872 * SS_ACTIVE PSTATE.SS State
12873 * 0 x Inactive (the TB flag for SS is always 0)
12874 * 1 0 Active-pending
12875 * 1 1 Active-not-pending
12876 */
12877 if (arm_singlestep_active(env)) {
b9adaa70 12878 flags |= ARM_TBFLAG_SS_ACTIVE_MASK;
a9e01311
RH
12879 if (is_a64(env)) {
12880 if (env->pstate & PSTATE_SS) {
b9adaa70 12881 flags |= ARM_TBFLAG_PSTATE_SS_MASK;
a9e01311
RH
12882 }
12883 } else {
12884 if (env->uncached_cpsr & PSTATE_SS) {
b9adaa70 12885 flags |= ARM_TBFLAG_PSTATE_SS_MASK;
a9e01311
RH
12886 }
12887 }
12888 }
12889 if (arm_cpu_data_is_big_endian(env)) {
b9adaa70 12890 flags |= ARM_TBFLAG_BE_DATA_MASK;
a9e01311 12891 }
1db5e96c 12892 flags |= fp_el << ARM_TBFLAG_FPEXC_EL_SHIFT;
a9e01311
RH
12893
12894 if (arm_v7m_is_handler_mode(env)) {
b9adaa70 12895 flags |= ARM_TBFLAG_HANDLER_MASK;
a9e01311
RH
12896 }
12897
4730fb85
PM
12898 /* v8M always applies stack limit checks unless CCR.STKOFHFNMIGN is
12899 * suppressing them because the requested execution priority is less than 0.
12900 */
12901 if (arm_feature(env, ARM_FEATURE_V8) &&
12902 arm_feature(env, ARM_FEATURE_M) &&
12903 !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
12904 (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
12905 flags |= ARM_TBFLAG_STACKCHECK_MASK;
12906 }
12907
b9adaa70 12908 *pflags = flags;
a9e01311
RH
12909 *cs_base = 0;
12910}
0ab5953b
RH
12911
12912#ifdef TARGET_AARCH64
12913/*
12914 * The manual says that when SVE is enabled and VQ is widened the
12915 * implementation is allowed to zero the previously inaccessible
12916 * portion of the registers. The corollary to that is that when
12917 * SVE is enabled and VQ is narrowed we are also allowed to zero
12918 * the now inaccessible portion of the registers.
12919 *
12920 * The intent of this is that no predicate bit beyond VQ is ever set.
12921 * Which means that some operations on predicate registers themselves
12922 * may operate on full uint64_t or even unrolled across the maximum
12923 * uint64_t[4]. Performing 4 bits of host arithmetic unconditionally
12924 * may well be cheaper than conditionals to restrict the operation
12925 * to the relevant portion of a uint16_t[16].
12926 */
12927void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq)
12928{
12929 int i, j;
12930 uint64_t pmask;
12931
12932 assert(vq >= 1 && vq <= ARM_MAX_VQ);
12933 assert(vq <= arm_env_get_cpu(env)->sve_max_vq);
12934
12935 /* Zap the high bits of the zregs. */
12936 for (i = 0; i < 32; i++) {
12937 memset(&env->vfp.zregs[i].d[2 * vq], 0, 16 * (ARM_MAX_VQ - vq));
12938 }
12939
12940 /* Zap the high bits of the pregs and ffr. */
12941 pmask = 0;
12942 if (vq & 3) {
12943 pmask = ~(-1ULL << (16 * (vq & 3)));
12944 }
12945 for (j = vq / 4; j < ARM_MAX_VQ / 4; j++) {
12946 for (i = 0; i < 17; ++i) {
12947 env->vfp.pregs[i].p[j] &= pmask;
12948 }
12949 pmask = 0;
12950 }
12951}
12952
12953/*
12954 * Notice a change in SVE vector size when changing EL.
12955 */
9a05f7b6
RH
12956void aarch64_sve_change_el(CPUARMState *env, int old_el,
12957 int new_el, bool el0_a64)
0ab5953b 12958{
cd208a1c 12959 ARMCPU *cpu = arm_env_get_cpu(env);
0ab5953b 12960 int old_len, new_len;
9a05f7b6 12961 bool old_a64, new_a64;
0ab5953b
RH
12962
12963 /* Nothing to do if no SVE. */
cd208a1c 12964 if (!cpu_isar_feature(aa64_sve, cpu)) {
0ab5953b
RH
12965 return;
12966 }
12967
12968 /* Nothing to do if FP is disabled in either EL. */
12969 if (fp_exception_el(env, old_el) || fp_exception_el(env, new_el)) {
12970 return;
12971 }
12972
12973 /*
12974 * DDI0584A.d sec 3.2: "If SVE instructions are disabled or trapped
12975 * at ELx, or not available because the EL is in AArch32 state, then
12976 * for all purposes other than a direct read, the ZCR_ELx.LEN field
12977 * has an effective value of 0".
12978 *
12979 * Consider EL2 (aa64, vq=4) -> EL0 (aa32) -> EL1 (aa64, vq=0).
12980 * If we ignore aa32 state, we would fail to see the vq4->vq0 transition
12981 * from EL2->EL1. Thus we go ahead and narrow when entering aa32 so that
12982 * we already have the correct register contents when encountering the
12983 * vq0->vq0 transition between EL0->EL1.
12984 */
9a05f7b6
RH
12985 old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64;
12986 old_len = (old_a64 && !sve_exception_el(env, old_el)
0ab5953b 12987 ? sve_zcr_len_for_el(env, old_el) : 0);
9a05f7b6
RH
12988 new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64;
12989 new_len = (new_a64 && !sve_exception_el(env, new_el)
0ab5953b
RH
12990 ? sve_zcr_len_for_el(env, new_el) : 0);
12991
12992 /* When changing vector length, clear inaccessible state. */
12993 if (new_len < old_len) {
12994 aarch64_sve_narrow_vq(env, new_len + 1);
12995 }
12996}
12997#endif