]> git.proxmox.com Git - mirror_qemu.git/blame - target/cris/cpu.c
qom: Introduce CPUClass.tcg_initialize
[mirror_qemu.git] / target / cris / cpu.c
CommitLineData
e739a48e
AF
1/*
2 * QEMU CRIS CPU
3 *
1c3b52fb
AF
4 * Copyright (c) 2008 AXIS Communications AB
5 * Written by Edgar E. Iglesias.
6 *
e739a48e
AF
7 * Copyright (c) 2012 SUSE LINUX Products GmbH
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2.1 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see
21 * <http://www.gnu.org/licenses/lgpl-2.1.html>
22 */
23
23b0d7df 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
e739a48e
AF
26#include "cpu.h"
27#include "qemu-common.h"
1c3b52fb 28#include "mmu.h"
63c91552 29#include "exec/exec-all.h"
e739a48e
AF
30
31
f45748f1
AF
32static void cris_cpu_set_pc(CPUState *cs, vaddr value)
33{
34 CRISCPU *cpu = CRIS_CPU(cs);
35
36 cpu->env.pc = value;
37}
38
8c2e1b00
AF
39static bool cris_cpu_has_work(CPUState *cs)
40{
41 return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
42}
43
e739a48e
AF
44/* CPUClass::reset() */
45static void cris_cpu_reset(CPUState *s)
46{
47 CRISCPU *cpu = CRIS_CPU(s);
48 CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(cpu);
49 CPUCRISState *env = &cpu->env;
1c3b52fb
AF
50 uint32_t vr;
51
e739a48e
AF
52 ccc->parent_reset(s);
53
1c3b52fb 54 vr = env->pregs[PR_VR];
1f5c00cf 55 memset(env, 0, offsetof(CPUCRISState, end_reset_fields));
1c3b52fb 56 env->pregs[PR_VR] = vr;
1c3b52fb
AF
57
58#if defined(CONFIG_USER_ONLY)
59 /* start in user mode with interrupts enabled. */
60 env->pregs[PR_CCS] |= U_FLAG | I_FLAG | P_FLAG;
61#else
62 cris_mmu_init(env);
63 env->pregs[PR_CCS] = 0;
64#endif
e739a48e
AF
65}
66
6ae064fc
AF
67static ObjectClass *cris_cpu_class_by_name(const char *cpu_model)
68{
69 ObjectClass *oc;
70 char *typename;
71
fd5d5afa
EI
72#if defined(CONFIG_USER_ONLY)
73 if (strcasecmp(cpu_model, "any") == 0) {
74 return object_class_by_name("crisv32-" TYPE_CRIS_CPU);
75 }
76#endif
77
6ae064fc
AF
78 typename = g_strdup_printf("%s-" TYPE_CRIS_CPU, cpu_model);
79 oc = object_class_by_name(typename);
80 g_free(typename);
81 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_CRIS_CPU) ||
82 object_class_is_abstract(oc))) {
83 oc = NULL;
84 }
85 return oc;
86}
87
6ae064fc
AF
88/* Sort alphabetically by VR. */
89static gint cris_cpu_list_compare(gconstpointer a, gconstpointer b)
90{
91 CRISCPUClass *ccc_a = CRIS_CPU_CLASS(a);
92 CRISCPUClass *ccc_b = CRIS_CPU_CLASS(b);
93
94 /* */
95 if (ccc_a->vr > ccc_b->vr) {
96 return 1;
97 } else if (ccc_a->vr < ccc_b->vr) {
98 return -1;
99 } else {
100 return 0;
101 }
102}
103
104static void cris_cpu_list_entry(gpointer data, gpointer user_data)
105{
106 ObjectClass *oc = data;
107 CPUListState *s = user_data;
108 const char *typename = object_class_get_name(oc);
109 char *name;
110
111 name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_CRIS_CPU));
112 (*s->cpu_fprintf)(s->file, " %s\n", name);
113 g_free(name);
114}
115
116void cris_cpu_list(FILE *f, fprintf_function cpu_fprintf)
117{
118 CPUListState s = {
119 .file = f,
120 .cpu_fprintf = cpu_fprintf,
121 };
122 GSList *list;
123
124 list = object_class_get_list(TYPE_CRIS_CPU, false);
125 list = g_slist_sort(list, cris_cpu_list_compare);
126 (*cpu_fprintf)(f, "Available CPUs:\n");
127 g_slist_foreach(list, cris_cpu_list_entry, &s);
128 g_slist_free(list);
129}
130
ca45f8b0
AF
131static void cris_cpu_realizefn(DeviceState *dev, Error **errp)
132{
14a10fc3 133 CPUState *cs = CPU(dev);
ca45f8b0 134 CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(dev);
ce5b1bbf
LV
135 Error *local_err = NULL;
136
137 cpu_exec_realizefn(cs, &local_err);
138 if (local_err != NULL) {
139 error_propagate(errp, local_err);
140 return;
141 }
ca45f8b0 142
14a10fc3
AF
143 cpu_reset(cs);
144 qemu_init_vcpu(cs);
ca45f8b0
AF
145
146 ccc->parent_realize(dev, errp);
147}
148
3065839c
EI
149#ifndef CONFIG_USER_ONLY
150static void cris_cpu_set_irq(void *opaque, int irq, int level)
151{
152 CRISCPU *cpu = opaque;
153 CPUState *cs = CPU(cpu);
154 int type = irq == CRIS_CPU_IRQ ? CPU_INTERRUPT_HARD : CPU_INTERRUPT_NMI;
155
156 if (level) {
157 cpu_interrupt(cs, type);
158 } else {
159 cpu_reset_interrupt(cs, type);
160 }
161}
162#endif
163
6b625fde
PC
164static void cris_disas_set_info(CPUState *cpu, disassemble_info *info)
165{
166 CRISCPU *cc = CRIS_CPU(cpu);
167 CPUCRISState *env = &cc->env;
168
169 if (env->pregs[PR_VR] != 32) {
170 info->mach = bfd_mach_cris_v0_v10;
171 info->print_insn = print_insn_crisv10;
172 } else {
173 info->mach = bfd_mach_cris_v32;
174 info->print_insn = print_insn_crisv32;
175 }
176}
177
aa0d1267
AF
178static void cris_cpu_initfn(Object *obj)
179{
c05efcb1 180 CPUState *cs = CPU(obj);
aa0d1267 181 CRISCPU *cpu = CRIS_CPU(obj);
6ae064fc 182 CRISCPUClass *ccc = CRIS_CPU_GET_CLASS(obj);
aa0d1267
AF
183 CPUCRISState *env = &cpu->env;
184
c05efcb1 185 cs->env_ptr = env;
d1a94fec 186
6ae064fc
AF
187 env->pregs[PR_VR] = ccc->vr;
188
3065839c
EI
189#ifndef CONFIG_USER_ONLY
190 /* IRQ and NMI lines. */
191 qdev_init_gpio_in(DEVICE(cpu), cris_cpu_set_irq, 2);
192#endif
aa0d1267
AF
193}
194
6ae064fc
AF
195static void crisv8_cpu_class_init(ObjectClass *oc, void *data)
196{
b21bfeea 197 CPUClass *cc = CPU_CLASS(oc);
6ae064fc
AF
198 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
199
200 ccc->vr = 8;
b21bfeea 201 cc->do_interrupt = crisv10_cpu_do_interrupt;
90431220 202 cc->gdb_read_register = crisv10_cpu_gdb_read_register;
55c3ceef 203 cc->tcg_initialize = cris_initialize_crisv10_tcg;
6ae064fc
AF
204}
205
206static void crisv9_cpu_class_init(ObjectClass *oc, void *data)
207{
b21bfeea 208 CPUClass *cc = CPU_CLASS(oc);
6ae064fc
AF
209 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
210
211 ccc->vr = 9;
b21bfeea 212 cc->do_interrupt = crisv10_cpu_do_interrupt;
90431220 213 cc->gdb_read_register = crisv10_cpu_gdb_read_register;
55c3ceef 214 cc->tcg_initialize = cris_initialize_crisv10_tcg;
6ae064fc
AF
215}
216
217static void crisv10_cpu_class_init(ObjectClass *oc, void *data)
218{
b21bfeea 219 CPUClass *cc = CPU_CLASS(oc);
6ae064fc
AF
220 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
221
222 ccc->vr = 10;
b21bfeea 223 cc->do_interrupt = crisv10_cpu_do_interrupt;
90431220 224 cc->gdb_read_register = crisv10_cpu_gdb_read_register;
55c3ceef 225 cc->tcg_initialize = cris_initialize_crisv10_tcg;
6ae064fc
AF
226}
227
228static void crisv11_cpu_class_init(ObjectClass *oc, void *data)
229{
b21bfeea 230 CPUClass *cc = CPU_CLASS(oc);
6ae064fc
AF
231 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
232
233 ccc->vr = 11;
b21bfeea 234 cc->do_interrupt = crisv10_cpu_do_interrupt;
90431220 235 cc->gdb_read_register = crisv10_cpu_gdb_read_register;
55c3ceef 236 cc->tcg_initialize = cris_initialize_crisv10_tcg;
6ae064fc
AF
237}
238
ceffd34e
RV
239static void crisv17_cpu_class_init(ObjectClass *oc, void *data)
240{
241 CPUClass *cc = CPU_CLASS(oc);
242 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
243
244 ccc->vr = 17;
245 cc->do_interrupt = crisv10_cpu_do_interrupt;
246 cc->gdb_read_register = crisv10_cpu_gdb_read_register;
55c3ceef 247 cc->tcg_initialize = cris_initialize_crisv10_tcg;
ceffd34e
RV
248}
249
6ae064fc
AF
250static void crisv32_cpu_class_init(ObjectClass *oc, void *data)
251{
252 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
253
254 ccc->vr = 32;
255}
256
257#define TYPE(model) model "-" TYPE_CRIS_CPU
258
259static const TypeInfo cris_cpu_model_type_infos[] = {
260 {
261 .name = TYPE("crisv8"),
262 .parent = TYPE_CRIS_CPU,
263 .class_init = crisv8_cpu_class_init,
264 }, {
265 .name = TYPE("crisv9"),
266 .parent = TYPE_CRIS_CPU,
267 .class_init = crisv9_cpu_class_init,
268 }, {
269 .name = TYPE("crisv10"),
270 .parent = TYPE_CRIS_CPU,
271 .class_init = crisv10_cpu_class_init,
272 }, {
273 .name = TYPE("crisv11"),
274 .parent = TYPE_CRIS_CPU,
275 .class_init = crisv11_cpu_class_init,
ceffd34e
RV
276 }, {
277 .name = TYPE("crisv17"),
278 .parent = TYPE_CRIS_CPU,
279 .class_init = crisv17_cpu_class_init,
6ae064fc
AF
280 }, {
281 .name = TYPE("crisv32"),
282 .parent = TYPE_CRIS_CPU,
283 .class_init = crisv32_cpu_class_init,
284 }
285};
286
287#undef TYPE
288
e739a48e
AF
289static void cris_cpu_class_init(ObjectClass *oc, void *data)
290{
ca45f8b0 291 DeviceClass *dc = DEVICE_CLASS(oc);
e739a48e
AF
292 CPUClass *cc = CPU_CLASS(oc);
293 CRISCPUClass *ccc = CRIS_CPU_CLASS(oc);
294
ca45f8b0
AF
295 ccc->parent_realize = dc->realize;
296 dc->realize = cris_cpu_realizefn;
297
e739a48e
AF
298 ccc->parent_reset = cc->reset;
299 cc->reset = cris_cpu_reset;
6ae064fc
AF
300
301 cc->class_by_name = cris_cpu_class_by_name;
8c2e1b00 302 cc->has_work = cris_cpu_has_work;
97a8ea5a 303 cc->do_interrupt = cris_cpu_do_interrupt;
5a1f7f44 304 cc->cpu_exec_interrupt = cris_cpu_exec_interrupt;
878096ee 305 cc->dump_state = cris_cpu_dump_state;
f45748f1 306 cc->set_pc = cris_cpu_set_pc;
5b50e790
AF
307 cc->gdb_read_register = cris_cpu_gdb_read_register;
308 cc->gdb_write_register = cris_cpu_gdb_write_register;
7510454e
AF
309#ifdef CONFIG_USER_ONLY
310 cc->handle_mmu_fault = cris_cpu_handle_mmu_fault;
311#else
00b941e5 312 cc->get_phys_page_debug = cris_cpu_get_phys_page_debug;
16a1b6e9 313 dc->vmsd = &vmstate_cris_cpu;
00b941e5 314#endif
a0e372f0
AF
315
316 cc->gdb_num_core_regs = 49;
2472b6c0 317 cc->gdb_stop_before_watchpoint = true;
6b625fde
PC
318
319 cc->disas_set_info = cris_disas_set_info;
55c3ceef 320 cc->tcg_initialize = cris_initialize_tcg;
e739a48e
AF
321}
322
323static const TypeInfo cris_cpu_type_info = {
324 .name = TYPE_CRIS_CPU,
325 .parent = TYPE_CPU,
326 .instance_size = sizeof(CRISCPU),
aa0d1267 327 .instance_init = cris_cpu_initfn,
6ae064fc 328 .abstract = true,
e739a48e
AF
329 .class_size = sizeof(CRISCPUClass),
330 .class_init = cris_cpu_class_init,
331};
332
333static void cris_cpu_register_types(void)
334{
6ae064fc
AF
335 int i;
336
e739a48e 337 type_register_static(&cris_cpu_type_info);
6ae064fc
AF
338 for (i = 0; i < ARRAY_SIZE(cris_cpu_model_type_infos); i++) {
339 type_register_static(&cris_cpu_model_type_infos[i]);
340 }
e739a48e
AF
341}
342
343type_init(cris_cpu_register_types)