]> git.proxmox.com Git - mirror_qemu.git/blame - target/cris/cpu.h
target: Move ArchCPUClass definition to 'cpu.h'
[mirror_qemu.git] / target / cris / cpu.h
CommitLineData
81fdc5f8
TS
1/*
2 * CRIS virtual CPU header
3 *
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
bf1b52d1 10 * version 2.1 of the License, or (at your option) any later version.
81fdc5f8
TS
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
81fdc5f8 19 */
07f5a258
MA
20
21#ifndef CRIS_CPU_H
22#define CRIS_CPU_H
81fdc5f8 23
28618ac6 24#include "cpu-qom.h"
74433bf0 25#include "exec/cpu-defs.h"
81fdc5f8 26
1b1a38b0
EI
27#define EXCP_NMI 1
28#define EXCP_GURU 2
29#define EXCP_BUSFAULT 3
30#define EXCP_IRQ 4
31#define EXCP_BREAK 5
81fdc5f8 32
85097db6
RH
33/* CRIS-specific interrupt pending bits. */
34#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
35
3065839c 36/* CRUS CPU device objects interrupt lines. */
f4f64388 37/* PIC passes the vector for the IRQ as the value of it sends over qemu_irq */
3065839c
EI
38#define CRIS_CPU_IRQ 0
39#define CRIS_CPU_NMI 1
40
b41f7df0
EI
41/* Register aliases. R0 - R15 */
42#define R_FP 8
43#define R_SP 14
44#define R_ACR 15
45
46/* Support regs, P0 - P15 */
47#define PR_BZ 0
48#define PR_VR 1
49#define PR_PID 2
50#define PR_SRS 3
51#define PR_WZ 4
52#define PR_EXS 5
53#define PR_EDA 6
fb9fb692 54#define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
b41f7df0
EI
55#define PR_MOF 7
56#define PR_DZ 8
57#define PR_EBP 9
58#define PR_ERP 10
59#define PR_SRP 11
1b1a38b0 60#define PR_NRP 12
b41f7df0
EI
61#define PR_CCS 13
62#define PR_USP 14
f756c7a7 63#define PRV10_BRP 14
b41f7df0
EI
64#define PR_SPC 15
65
81fdc5f8 66/* CPU flags. */
1b1a38b0 67#define Q_FLAG 0x80000000
8219314b 68#define M_FLAG_V32 0x40000000
fb9fb692 69#define PFIX_FLAG 0x800 /* CRISv10 Only. */
774d5c5b
SS
70#define F_FLAG_V10 0x400
71#define P_FLAG_V10 0x200
81fdc5f8
TS
72#define S_FLAG 0x200
73#define R_FLAG 0x100
74#define P_FLAG 0x80
8219314b 75#define M_FLAG_V10 0x80
81fdc5f8 76#define U_FLAG 0x40
81fdc5f8
TS
77#define I_FLAG 0x20
78#define X_FLAG 0x10
79#define N_FLAG 0x08
80#define Z_FLAG 0x04
81#define V_FLAG 0x02
82#define C_FLAG 0x01
83#define ALU_FLAGS 0x1F
84
85/* Condition codes. */
86#define CC_CC 0
87#define CC_CS 1
88#define CC_NE 2
89#define CC_EQ 3
90#define CC_VC 4
91#define CC_VS 5
92#define CC_PL 6
93#define CC_MI 7
94#define CC_LS 8
95#define CC_HI 9
96#define CC_GE 10
97#define CC_LT 11
98#define CC_GT 12
99#define CC_LE 13
100#define CC_A 14
101#define CC_P 15
102
16a1b6e9
JQ
103typedef struct {
104 uint32_t hi;
105 uint32_t lo;
106} TLBSet;
107
1ea4a06a 108typedef struct CPUArchState {
81fdc5f8 109 uint32_t regs[16];
b41f7df0 110 /* P0 - P15 are referred to as special registers in the docs. */
81fdc5f8 111 uint32_t pregs[16];
b41f7df0 112
64c7b9d8 113 /* Pseudo register for the PC. Not directly accessible on CRIS. */
81fdc5f8 114 uint32_t pc;
81fdc5f8 115
b41f7df0
EI
116 /* Pseudo register for the kernel stack. */
117 uint32_t ksp;
118
cf1d97f0
EI
119 /* Branch. */
120 int dslot;
81fdc5f8 121 int btaken;
cf1d97f0 122 uint32_t btarget;
81fdc5f8 123
81fdc5f8
TS
124 /* Condition flag tracking. */
125 uint32_t cc_op;
126 uint32_t cc_mask;
127 uint32_t cc_dest;
128 uint32_t cc_src;
129 uint32_t cc_result;
81fdc5f8
TS
130 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
131 int cc_size;
30abcfc7 132 /* X flag at the time of cc snapshot. */
81fdc5f8
TS
133 int cc_x;
134
fb9fb692
EI
135 /* CRIS has certain insns that lockout interrupts. */
136 int locked_irq;
786c02f1
EI
137 int interrupt_vector;
138 int fault_vector;
139 int trap_vector;
140
b41f7df0
EI
141 /* FIXME: add a check in the translator to avoid writing to support
142 register sets beyond the 4th. The ISA allows up to 256! but in
143 practice there is no core that implements more than 4.
144
145 Support function registers are used to control units close to the
146 core. Accesses do not pass down the normal hierarchy.
147 */
148 uint32_t sregs[4][16];
149
44cd42ee 150 /* Linear feedback shift reg in the mmu. Used to provide pseudo
67cc32eb 151 randomness for the 'hint' the mmu gives to sw for choosing valid
44cd42ee
EI
152 sets on TLB refills. */
153 uint32_t mmu_rand_lfsr;
154
b41f7df0
EI
155 /*
156 * We just store the stores to the tlbset here for later evaluation
157 * when the hw needs access to them.
158 *
159 * One for I and another for D.
160 */
16a1b6e9 161 TLBSet tlbsets[2][4][16];
b41f7df0 162
1f5c00cf
AB
163 /* Fields up to this point are cleared by a CPU reset */
164 struct {} end_reset_fields;
ebab1720 165
1f5c00cf
AB
166 /* Members from load_info on are preserved across resets. */
167 void *load_info;
81fdc5f8
TS
168} CPUCRISState;
169
28618ac6
PB
170/**
171 * CRISCPU:
172 * @env: #CPUCRISState
173 *
174 * A CRIS CPU.
175 */
b36e239e 176struct ArchCPU {
28618ac6 177 CPUState parent_obj;
28618ac6
PB
178
179 CPUCRISState env;
180};
181
9348028e
PMD
182/**
183 * CRISCPUClass:
184 * @parent_realize: The parent class' realize handler.
185 * @parent_phases: The parent class' reset phase handlers.
186 * @vr: Version Register value.
187 *
188 * A CRIS CPU model.
189 */
190struct CRISCPUClass {
191 CPUClass parent_class;
192
193 DeviceRealize parent_realize;
194 ResettablePhases parent_phases;
195
196 uint32_t vr;
197};
28618ac6
PB
198
199#ifndef CONFIG_USER_ONLY
8a9358cc 200extern const VMStateDescription vmstate_cris_cpu;
28618ac6
PB
201
202void cris_cpu_do_interrupt(CPUState *cpu);
203void crisv10_cpu_do_interrupt(CPUState *cpu);
204bool cris_cpu_exec_interrupt(CPUState *cpu, int int_req);
57536054
RH
205
206bool cris_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
207 MMUAccessType access_type, int mmu_idx,
208 bool probe, uintptr_t retaddr);
6d2d454a 209hwaddr cris_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
413f858d 210#endif
28618ac6 211
90c84c56 212void cris_cpu_dump_state(CPUState *cs, FILE *f, int flags);
28618ac6 213
a010bdbe
AB
214int crisv10_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
215int cris_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
28618ac6 216int cris_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
e739a48e 217
d1a94fec
AF
218void cris_initialize_tcg(void);
219void cris_initialize_crisv10_tcg(void);
220
c3ce5a23
PB
221/* Instead of computing the condition codes after each CRIS instruction,
222 * QEMU just stores one operand (called CC_SRC), the result
223 * (called CC_DEST) and the type of operation (called CC_OP). When the
224 * condition codes are needed, the condition codes can be calculated
225 * using this information. Condition codes are not generated if they
226 * are only needed for conditional branches.
227 */
81fdc5f8
TS
228enum {
229 CC_OP_DYNAMIC, /* Use env->cc_op */
230 CC_OP_FLAGS,
81fdc5f8
TS
231 CC_OP_CMP,
232 CC_OP_MOVE,
81fdc5f8
TS
233 CC_OP_ADD,
234 CC_OP_ADDC,
235 CC_OP_MCP,
236 CC_OP_ADDU,
237 CC_OP_SUB,
238 CC_OP_SUBU,
239 CC_OP_NEG,
240 CC_OP_BTST,
241 CC_OP_MULS,
242 CC_OP_MULU,
243 CC_OP_DSTEP,
fb9fb692 244 CC_OP_MSTEP,
81fdc5f8
TS
245 CC_OP_BOUND,
246
247 CC_OP_OR,
248 CC_OP_AND,
249 CC_OP_XOR,
250 CC_OP_LSL,
251 CC_OP_LSR,
252 CC_OP_ASR,
253 CC_OP_LZ
254};
255
81fdc5f8 256/* CRIS uses 8k pages. */
bb7ec043 257#define MMAP_SHIFT TARGET_PAGE_BITS
81fdc5f8 258
0dacec87 259#define CPU_RESOLVING_TYPE TYPE_CRIS_CPU
39364191 260
6ebbf390 261/* MMU modes definitions */
6ebbf390 262#define MMU_USER_IDX 1
97ed5ccd 263static inline int cpu_mmu_index (CPUCRISState *env, bool ifetch)
6ebbf390 264{
b41f7df0 265 return !!(env->pregs[PR_CCS] & U_FLAG);
6ebbf390
JM
266}
267
9004627f 268/* Support function regs. */
81fdc5f8 269#define SFR_RW_GC_CFG 0][0
b41f7df0
EI
270#define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
271#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
272#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
273#define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
274#define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
275#define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
276#define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
81fdc5f8 277
022c62cb 278#include "exec/cpu-all.h"
622ed360 279
bb5de525
AJ
280static inline void cpu_get_tb_cpu_state(CPUCRISState *env, vaddr *pc,
281 uint64_t *cs_base, uint32_t *flags)
6b917547
AL
282{
283 *pc = env->pc;
284 *cs_base = 0;
285 *flags = env->dslot |
fb9fb692
EI
286 (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG
287 | X_FLAG | PFIX_FLAG));
6b917547
AL
288}
289
40e9eddd 290#define cpu_list cris_cpu_list
0442428a 291void cris_cpu_list(void);
40e9eddd 292
81fdc5f8 293#endif