]> git.proxmox.com Git - mirror_qemu.git/blame - target/hexagon/cpu.h
Hexagon (target/hexagon) Improve code gen for predicated HVX instructions
[mirror_qemu.git] / target / hexagon / cpu.h
CommitLineData
45183ccd 1/*
c2b33d0b 2 * Copyright(c) 2019-2023 Qualcomm Innovation Center, Inc. All Rights Reserved.
45183ccd
TS
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef HEXAGON_CPU_H
19#define HEXAGON_CPU_H
20
45183ccd
TS
21#include "fpu/softfloat-types.h"
22
45183ccd
TS
23#include "exec/cpu-defs.h"
24#include "hex_regs.h"
a1559537 25#include "mmvec/mmvec.h"
a38d5570 26#include "qom/object.h"
a01bab65 27#include "hw/core/cpu.h"
564b2040 28#include "hw/registerfields.h"
45183ccd
TS
29
30#define NUM_PREGS 4
31#define TOTAL_PER_THREAD_REGS 64
32
33#define SLOTS_MAX 4
34#define STORES_MAX 2
35#define REG_WRITES_MAX 32
36#define PRED_WRITES_MAX 5 /* 4 insns + endloop */
a1559537 37#define VSTORES_MAX 2
45183ccd
TS
38
39#define TYPE_HEXAGON_CPU "hexagon-cpu"
40
41#define HEXAGON_CPU_TYPE_SUFFIX "-" TYPE_HEXAGON_CPU
42#define HEXAGON_CPU_TYPE_NAME(name) (name HEXAGON_CPU_TYPE_SUFFIX)
43#define CPU_RESOLVING_TYPE TYPE_HEXAGON_CPU
44
45#define TYPE_HEXAGON_CPU_V67 HEXAGON_CPU_TYPE_NAME("v67")
46
47#define MMU_USER_IDX 0
48
49typedef struct {
50 target_ulong va;
51 uint8_t width;
52 uint32_t data32;
53 uint64_t data64;
54} MemLog;
55
a1559537
TS
56typedef struct {
57 target_ulong va;
58 int size;
59 DECLARE_BITMAP(mask, MAX_VEC_SIZE_BYTES) QEMU_ALIGNED(16);
60 MMVector data QEMU_ALIGNED(16);
61} VStoreLog;
62
45183ccd
TS
63#define EXEC_STATUS_OK 0x0000
64#define EXEC_STATUS_STOP 0x0002
65#define EXEC_STATUS_REPLAY 0x0010
66#define EXEC_STATUS_LOCKED 0x0020
67#define EXEC_STATUS_EXCEPTION 0x0100
68
69
70#define EXCEPTION_DETECTED (env->status & EXEC_STATUS_EXCEPTION)
71#define REPLAY_DETECTED (env->status & EXEC_STATUS_REPLAY)
72#define CLEAR_EXCEPTION (env->status &= (~EXEC_STATUS_EXCEPTION))
73#define SET_EXCEPTION (env->status |= EXEC_STATUS_EXCEPTION)
74
a1559537
TS
75/* Maximum number of vector temps in a packet */
76#define VECTOR_TEMPS_MAX 4
77
1ea4a06a 78typedef struct CPUArchState {
45183ccd
TS
79 target_ulong gpr[TOTAL_PER_THREAD_REGS];
80 target_ulong pred[NUM_PREGS];
81 target_ulong branch_taken;
45183ccd
TS
82
83 /* For comparing with LLDB on target - see adjust_stack_ptrs function */
84 target_ulong last_pc_dumped;
85 target_ulong stack_start;
86
87 uint8_t slot_cancelled;
88 target_ulong new_value[TOTAL_PER_THREAD_REGS];
89
90 /*
91 * Only used when HEX_DEBUG is on, but unconditionally included
92 * to reduce recompile time when turning HEX_DEBUG on/off.
93 */
94 target_ulong this_PC;
95 target_ulong reg_written[TOTAL_PER_THREAD_REGS];
96
97 target_ulong new_pred_value[NUM_PREGS];
98 target_ulong pred_written;
99
100 MemLog mem_log_stores[STORES_MAX];
101 target_ulong pkt_has_store_s1;
102 target_ulong dczero_addr;
103
104 float_status fp_status;
105
106 target_ulong llsc_addr;
107 target_ulong llsc_val;
108 uint64_t llsc_val_i64;
109
a1559537
TS
110 MMVector VRegs[NUM_VREGS] QEMU_ALIGNED(16);
111 MMVector future_VRegs[VECTOR_TEMPS_MAX] QEMU_ALIGNED(16);
112 MMVector tmp_VRegs[VECTOR_TEMPS_MAX] QEMU_ALIGNED(16);
113
a1559537
TS
114 MMQReg QRegs[NUM_QREGS] QEMU_ALIGNED(16);
115 MMQReg future_QRegs[NUM_QREGS] QEMU_ALIGNED(16);
a1559537
TS
116
117 /* Temporaries used within instructions */
118 MMVectorPair VuuV QEMU_ALIGNED(16);
119 MMVectorPair VvvV QEMU_ALIGNED(16);
120 MMVectorPair VxxV QEMU_ALIGNED(16);
121 MMVector vtmp QEMU_ALIGNED(16);
122 MMQReg qtmp QEMU_ALIGNED(16);
123
124 VStoreLog vstore[VSTORES_MAX];
125 target_ulong vstore_pending[VSTORES_MAX];
126 bool vtcm_pending;
127 VTCMStoreLog vtcm_log;
1ea4a06a 128} CPUHexagonState;
45183ccd 129
9295b1aa 130OBJECT_DECLARE_CPU_TYPE(HexagonCPU, HexagonCPUClass, HEXAGON_CPU)
45183ccd
TS
131
132typedef struct HexagonCPUClass {
133 /*< private >*/
134 CPUClass parent_class;
135 /*< public >*/
136 DeviceRealize parent_realize;
ab85156d 137 ResettablePhases parent_phases;
45183ccd
TS
138} HexagonCPUClass;
139
b36e239e 140struct ArchCPU {
45183ccd
TS
141 /*< private >*/
142 CPUState parent_obj;
143 /*< public >*/
144 CPUNegativeOffsetState neg;
145 CPUHexagonState env;
146
147 bool lldb_compat;
148 target_ulong lldb_stack_adjust;
9295b1aa 149};
45183ccd 150
45183ccd
TS
151#include "cpu_bits.h"
152
564b2040
TS
153FIELD(TB_FLAGS, IS_TIGHT_LOOP, 0, 1)
154
45183ccd
TS
155static inline void cpu_get_tb_cpu_state(CPUHexagonState *env, target_ulong *pc,
156 target_ulong *cs_base, uint32_t *flags)
157{
564b2040 158 uint32_t hex_flags = 0;
45183ccd
TS
159 *pc = env->gpr[HEX_REG_PC];
160 *cs_base = 0;
564b2040
TS
161 if (*pc == env->gpr[HEX_REG_SA0]) {
162 hex_flags = FIELD_DP32(hex_flags, TB_FLAGS, IS_TIGHT_LOOP, 1);
163 }
164 *flags = hex_flags;
45183ccd
TS
165}
166
f79e8089
RH
167static inline int cpu_mmu_index(CPUHexagonState *env, bool ifetch)
168{
169#ifdef CONFIG_USER_ONLY
170 return MMU_USER_IDX;
171#else
172#error System mode not supported on Hexagon yet
173#endif
174}
175
45183ccd
TS
176typedef HexagonCPU ArchCPU;
177
178void hexagon_translate_init(void);
179
180#include "exec/cpu-all.h"
181
182#endif /* HEXAGON_CPU_H */