]> git.proxmox.com Git - mirror_qemu.git/blame - target/m68k/cpu.c
target/m68k: Constify VMState in machine.c
[mirror_qemu.git] / target / m68k / cpu.c
CommitLineData
b9e7a234
AF
1/*
2 * QEMU Motorola 68k CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20
d8416665 21#include "qemu/osdep.h"
da34e65c 22#include "qapi/error.h"
b9e7a234 23#include "cpu.h"
087fe4f8 24#include "migration/vmstate.h"
24f91e81 25#include "fpu/softfloat.h"
b9e7a234 26
e700604d
AF
27static void m68k_cpu_set_pc(CPUState *cs, vaddr value)
28{
29 M68kCPU *cpu = M68K_CPU(cs);
30
31 cpu->env.pc = value;
32}
33
e4fdf9df
RH
34static vaddr m68k_cpu_get_pc(CPUState *cs)
35{
36 M68kCPU *cpu = M68K_CPU(cs);
37
38 return cpu->env.pc;
39}
40
584fd342
RH
41static void m68k_restore_state_to_opc(CPUState *cs,
42 const TranslationBlock *tb,
43 const uint64_t *data)
44{
45 M68kCPU *cpu = M68K_CPU(cs);
46 int cc_op = data[1];
47
48 cpu->env.pc = data[0];
49 if (cc_op != CC_OP_DYNAMIC) {
50 cpu->env.cc_op = cc_op;
51 }
52}
53
8c2e1b00
AF
54static bool m68k_cpu_has_work(CPUState *cs)
55{
56 return cs->interrupt_request & CPU_INTERRUPT_HARD;
57}
58
11150915
AF
59static void m68k_set_feature(CPUM68KState *env, int feature)
60{
2dc7bf63 61 env->features |= BIT_ULL(feature);
11150915
AF
62}
63
4ecce5fb
LMP
64static void m68k_unset_feature(CPUM68KState *env, int feature)
65{
2dc7bf63 66 env->features &= ~BIT_ULL(feature);
4ecce5fb
LMP
67}
68
bf90b345 69static void m68k_cpu_reset_hold(Object *obj)
b9e7a234 70{
bf90b345 71 CPUState *s = CPU(obj);
b9e7a234
AF
72 M68kCPU *cpu = M68K_CPU(s);
73 M68kCPUClass *mcc = M68K_CPU_GET_CLASS(cpu);
74 CPUM68KState *env = &cpu->env;
f83311e4 75 floatx80 nan = floatx80_default_nan(NULL);
f4a6ce51 76 int i;
b9e7a234 77
bf90b345
PM
78 if (mcc->parent_phases.hold) {
79 mcc->parent_phases.hold(obj);
80 }
b9e7a234 81
1f5c00cf 82 memset(env, 0, offsetof(CPUM68KState, end_reset_fields));
6a140586 83#ifdef CONFIG_USER_ONLY
6e22b28e 84 cpu_m68k_set_sr(env, 0);
6a140586
PMD
85#else
86 cpu_m68k_set_sr(env, SR_S | SR_I);
11c19868 87#endif
f4a6ce51 88 for (i = 0; i < 8; i++) {
f83311e4 89 env->fregs[i].d = nan;
f4a6ce51 90 }
ba624944 91 cpu_m68k_set_fpcr(env, 0);
f4a6ce51
LV
92 env->fpsr = 0;
93
11c19868
AF
94 /* TODO: We should set PC from the interrupt vector. */
95 env->pc = 0;
b9e7a234
AF
96}
97
4d558f5d 98static void m68k_cpu_disas_set_info(CPUState *s, disassemble_info *info)
4f669905
PC
99{
100 info->print_insn = print_insn_m68k;
12629fcf 101 info->mach = 0;
4f669905
PC
102}
103
11150915
AF
104/* CPU models */
105
bc5b2da3
AF
106static ObjectClass *m68k_cpu_class_by_name(const char *cpu_model)
107{
108 ObjectClass *oc;
7a9f812b 109 char *typename;
bc5b2da3 110
f61797bd 111 typename = g_strdup_printf(M68K_CPU_TYPE_NAME("%s"), cpu_model);
7a9f812b
AF
112 oc = object_class_by_name(typename);
113 g_free(typename);
3a9d0d7b 114 if (oc != NULL && object_class_dynamic_cast(oc, TYPE_M68K_CPU) == NULL) {
bc5b2da3
AF
115 return NULL;
116 }
117 return oc;
118}
119
11150915
AF
120static void m5206_cpu_initfn(Object *obj)
121{
122 M68kCPU *cpu = M68K_CPU(obj);
123 CPUM68KState *env = &cpu->env;
124
125 m68k_set_feature(env, M68K_FEATURE_CF_ISA_A);
b342e56b 126 m68k_set_feature(env, M68K_FEATURE_MOVEFROMSR_PRIV);
11150915
AF
127}
128
ee2fc6c6 129/* Base feature set, including isns. for m68k family */
f076803b
LV
130static void m68000_cpu_initfn(Object *obj)
131{
132 M68kCPU *cpu = M68K_CPU(obj);
133 CPUM68KState *env = &cpu->env;
134
aece90d8 135 m68k_set_feature(env, M68K_FEATURE_M68K);
f076803b
LV
136 m68k_set_feature(env, M68K_FEATURE_USP);
137 m68k_set_feature(env, M68K_FEATURE_WORD_INDEX);
1226e212 138 m68k_set_feature(env, M68K_FEATURE_MOVEP);
f076803b
LV
139}
140
4ecce5fb
LMP
141/*
142 * Adds BKPT, MOVE-from-SR *now priv instr, and MOVEC, MOVES, RTD
143 */
144static void m68010_cpu_initfn(Object *obj)
f076803b 145{
4ecce5fb
LMP
146 M68kCPU *cpu = M68K_CPU(obj);
147 CPUM68KState *env = &cpu->env;
148
149 m68000_cpu_initfn(obj);
150 m68k_set_feature(env, M68K_FEATURE_M68010);
18059c9e 151 m68k_set_feature(env, M68K_FEATURE_RTD);
4ecce5fb 152 m68k_set_feature(env, M68K_FEATURE_BKPT);
8df0e6ae 153 m68k_set_feature(env, M68K_FEATURE_MOVEC);
b342e56b 154 m68k_set_feature(env, M68K_FEATURE_MOVEFROMSR_PRIV);
f076803b 155}
18b6102e 156
ee2fc6c6
LMP
157/*
158 * Adds BFCHG, BFCLR, BFEXTS, BFEXTU, BFFFO, BFINS, BFSET, BFTST, CAS, CAS2,
159 * CHK2, CMP2, DIVSL, DIVUL, EXTB, PACK, TRAPcc, UNPK.
160 *
161 * 68020/30 only:
162 * CALLM, cpBcc, cpDBcc, cpGEN, cpRESTORE, cpSAVE, cpScc, cpTRAPcc
163 */
18b6102e
LV
164static void m68020_cpu_initfn(Object *obj)
165{
166 M68kCPU *cpu = M68K_CPU(obj);
167 CPUM68KState *env = &cpu->env;
168
4ecce5fb
LMP
169 m68010_cpu_initfn(obj);
170 m68k_unset_feature(env, M68K_FEATURE_M68010);
18b6102e 171 m68k_set_feature(env, M68K_FEATURE_M68020);
4ecce5fb
LMP
172 m68k_set_feature(env, M68K_FEATURE_QUAD_MULDIV);
173 m68k_set_feature(env, M68K_FEATURE_BRAL);
174 m68k_set_feature(env, M68K_FEATURE_BCCL);
175 m68k_set_feature(env, M68K_FEATURE_BITFIELD);
176 m68k_set_feature(env, M68K_FEATURE_EXT_FULL);
177 m68k_set_feature(env, M68K_FEATURE_SCALED_INDEX);
178 m68k_set_feature(env, M68K_FEATURE_LONG_MULDIV);
179 m68k_set_feature(env, M68K_FEATURE_FPU);
180 m68k_set_feature(env, M68K_FEATURE_CAS);
181 m68k_set_feature(env, M68K_FEATURE_CHK2);
7525a9b9 182 m68k_set_feature(env, M68K_FEATURE_MSP);
a9431a03 183 m68k_set_feature(env, M68K_FEATURE_UNALIGNED_DATA);
aeeb90af 184 m68k_set_feature(env, M68K_FEATURE_TRAPCC);
18b6102e
LV
185}
186
ee2fc6c6
LMP
187/*
188 * Adds: PFLUSH (*5)
189 * 68030 Only: PFLUSHA (*5), PLOAD (*5), PMOVE
190 * 68030/40 Only: PTEST
191 *
192 * NOTES:
193 * 5. Not valid on MC68EC030
194 */
18b6102e
LV
195static void m68030_cpu_initfn(Object *obj)
196{
197 M68kCPU *cpu = M68K_CPU(obj);
198 CPUM68KState *env = &cpu->env;
199
4ecce5fb
LMP
200 m68020_cpu_initfn(obj);
201 m68k_unset_feature(env, M68K_FEATURE_M68020);
18b6102e
LV
202 m68k_set_feature(env, M68K_FEATURE_M68030);
203}
9d4f0429 204
ee2fc6c6
LMP
205/*
206 * Adds: CINV, CPUSH
207 * Adds all with Note *2: FABS, FSABS, FDABS, FADD, FSADD, FDADD, FBcc, FCMP,
208 * FDBcc, FDIV, FSDIV, FDDIV, FMOVE, FSMOVE, FDMOVE,
209 * FMOVEM, FMUL, FSMUL, FDMUL, FNEG, FSNEG, FDNEG, FNOP,
210 * FRESTORE, FSAVE, FScc, FSQRT, FSSQRT, FDSQRT, FSUB,
211 * FSSUB, FDSUB, FTRAPcc, FTST
212 *
213 * Adds with Notes *2, and *3: FACOS, FASIN, FATAN, FATANH, FCOS, FCOSH, FETOX,
214 * FETOXM, FGETEXP, FGETMAN, FINT, FINTRZ, FLOG10,
215 * FLOG2, FLOGN, FLOGNP1, FMOD, FMOVECR, FREM,
216 * FSCALE, FSGLDIV, FSGLMUL, FSIN, FSINCOS, FSINH,
217 * FTAN, FTANH, FTENTOX, FTWOTOX
218 * NOTES:
219 * 2. Not applicable to the MC68EC040, MC68LC040, MC68EC060, and MC68LC060.
220 * 3. These are software-supported instructions on the MC68040 and MC68060.
221 */
9d4f0429
LV
222static void m68040_cpu_initfn(Object *obj)
223{
224 M68kCPU *cpu = M68K_CPU(obj);
225 CPUM68KState *env = &cpu->env;
226
4ecce5fb
LMP
227 m68030_cpu_initfn(obj);
228 m68k_unset_feature(env, M68K_FEATURE_M68030);
9d4f0429
LV
229 m68k_set_feature(env, M68K_FEATURE_M68040);
230}
f076803b 231
ee2fc6c6
LMP
232/*
233 * Adds: PLPA
234 * Adds all with Note *2: CAS, CAS2, MULS, MULU, CHK2, CMP2, DIVS, DIVU
235 * All Fxxxx instructions are as per m68040 with exception to; FMOVEM NOTE3
236 *
237 * Does NOT implement MOVEP
238 *
239 * NOTES:
240 * 2. Not applicable to the MC68EC040, MC68LC040, MC68EC060, and MC68LC060.
241 * 3. These are software-supported instructions on the MC68040 and MC68060.
242 */
f076803b
LV
243static void m68060_cpu_initfn(Object *obj)
244{
245 M68kCPU *cpu = M68K_CPU(obj);
246 CPUM68KState *env = &cpu->env;
247
4ecce5fb
LMP
248 m68040_cpu_initfn(obj);
249 m68k_unset_feature(env, M68K_FEATURE_M68040);
18b6102e 250 m68k_set_feature(env, M68K_FEATURE_M68060);
4ecce5fb
LMP
251 m68k_unset_feature(env, M68K_FEATURE_MOVEP);
252
253 /* Implemented as a software feature */
254 m68k_unset_feature(env, M68K_FEATURE_QUAD_MULDIV);
f076803b
LV
255}
256
11150915
AF
257static void m5208_cpu_initfn(Object *obj)
258{
259 M68kCPU *cpu = M68K_CPU(obj);
260 CPUM68KState *env = &cpu->env;
261
262 m68k_set_feature(env, M68K_FEATURE_CF_ISA_A);
263 m68k_set_feature(env, M68K_FEATURE_CF_ISA_APLUSC);
264 m68k_set_feature(env, M68K_FEATURE_BRAL);
265 m68k_set_feature(env, M68K_FEATURE_CF_EMAC);
266 m68k_set_feature(env, M68K_FEATURE_USP);
b342e56b 267 m68k_set_feature(env, M68K_FEATURE_MOVEFROMSR_PRIV);
11150915
AF
268}
269
270static void cfv4e_cpu_initfn(Object *obj)
271{
272 M68kCPU *cpu = M68K_CPU(obj);
273 CPUM68KState *env = &cpu->env;
274
275 m68k_set_feature(env, M68K_FEATURE_CF_ISA_A);
276 m68k_set_feature(env, M68K_FEATURE_CF_ISA_B);
277 m68k_set_feature(env, M68K_FEATURE_BRAL);
278 m68k_set_feature(env, M68K_FEATURE_CF_FPU);
279 m68k_set_feature(env, M68K_FEATURE_CF_EMAC);
280 m68k_set_feature(env, M68K_FEATURE_USP);
b342e56b 281 m68k_set_feature(env, M68K_FEATURE_MOVEFROMSR_PRIV);
11150915
AF
282}
283
284static void any_cpu_initfn(Object *obj)
285{
286 M68kCPU *cpu = M68K_CPU(obj);
287 CPUM68KState *env = &cpu->env;
288
289 m68k_set_feature(env, M68K_FEATURE_CF_ISA_A);
290 m68k_set_feature(env, M68K_FEATURE_CF_ISA_B);
291 m68k_set_feature(env, M68K_FEATURE_CF_ISA_APLUSC);
292 m68k_set_feature(env, M68K_FEATURE_BRAL);
293 m68k_set_feature(env, M68K_FEATURE_CF_FPU);
808d77bc
LMP
294 /*
295 * MAC and EMAC are mututally exclusive, so pick EMAC.
296 * It's mostly backwards compatible.
297 */
11150915
AF
298 m68k_set_feature(env, M68K_FEATURE_CF_EMAC);
299 m68k_set_feature(env, M68K_FEATURE_CF_EMAC_B);
300 m68k_set_feature(env, M68K_FEATURE_USP);
301 m68k_set_feature(env, M68K_FEATURE_EXT_FULL);
302 m68k_set_feature(env, M68K_FEATURE_WORD_INDEX);
b342e56b 303 m68k_set_feature(env, M68K_FEATURE_MOVEFROMSR_PRIV);
11150915
AF
304}
305
6d1bbc62
AF
306static void m68k_cpu_realizefn(DeviceState *dev, Error **errp)
307{
14a10fc3 308 CPUState *cs = CPU(dev);
6d1bbc62
AF
309 M68kCPU *cpu = M68K_CPU(dev);
310 M68kCPUClass *mcc = M68K_CPU_GET_CLASS(dev);
ce5b1bbf
LV
311 Error *local_err = NULL;
312
f47cf4e3
IM
313 register_m68k_insns(&cpu->env);
314
ce5b1bbf
LV
315 cpu_exec_realizefn(cs, &local_err);
316 if (local_err != NULL) {
317 error_propagate(errp, local_err);
318 return;
319 }
6d1bbc62
AF
320
321 m68k_cpu_init_gdb(cpu);
322
14a10fc3
AF
323 cpu_reset(cs);
324 qemu_init_vcpu(cs);
6d1bbc62
AF
325
326 mcc->parent_realize(dev, errp);
327}
328
6a140586 329#if !defined(CONFIG_USER_ONLY)
d21f73c6
LV
330static bool fpu_needed(void *opaque)
331{
332 M68kCPU *s = opaque;
333
334 return m68k_feature(&s->env, M68K_FEATURE_CF_FPU) ||
335 m68k_feature(&s->env, M68K_FEATURE_FPU);
336}
337
338typedef struct m68k_FPReg_tmp {
339 FPReg *parent;
340 uint64_t tmp_mant;
341 uint16_t tmp_exp;
342} m68k_FPReg_tmp;
343
344static void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f)
345{
346 CPU_LDoubleU temp;
347
348 temp.d = f;
349 *pmant = temp.l.lower;
350 *pexp = temp.l.upper;
351}
352
353static floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper)
354{
355 CPU_LDoubleU temp;
356
357 temp.l.upper = upper;
358 temp.l.lower = mant;
359 return temp.d;
360}
361
362static int freg_pre_save(void *opaque)
363{
364 m68k_FPReg_tmp *tmp = opaque;
365
366 cpu_get_fp80(&tmp->tmp_mant, &tmp->tmp_exp, tmp->parent->d);
367
368 return 0;
369}
370
371static int freg_post_load(void *opaque, int version)
372{
373 m68k_FPReg_tmp *tmp = opaque;
374
375 tmp->parent->d = cpu_set_fp80(tmp->tmp_mant, tmp->tmp_exp);
376
377 return 0;
378}
379
380static const VMStateDescription vmstate_freg_tmp = {
381 .name = "freg_tmp",
382 .post_load = freg_post_load,
383 .pre_save = freg_pre_save,
f3fb948f 384 .fields = (const VMStateField[]) {
d21f73c6
LV
385 VMSTATE_UINT64(tmp_mant, m68k_FPReg_tmp),
386 VMSTATE_UINT16(tmp_exp, m68k_FPReg_tmp),
387 VMSTATE_END_OF_LIST()
388 }
389};
390
391static const VMStateDescription vmstate_freg = {
392 .name = "freg",
f3fb948f 393 .fields = (const VMStateField[]) {
d21f73c6
LV
394 VMSTATE_WITH_TMP(FPReg, m68k_FPReg_tmp, vmstate_freg_tmp),
395 VMSTATE_END_OF_LIST()
396 }
397};
398
399static int fpu_post_load(void *opaque, int version)
400{
401 M68kCPU *s = opaque;
402
403 cpu_m68k_restore_fp_status(&s->env);
404
405 return 0;
406}
407
408const VMStateDescription vmmstate_fpu = {
409 .name = "cpu/fpu",
410 .version_id = 1,
411 .minimum_version_id = 1,
412 .needed = fpu_needed,
413 .post_load = fpu_post_load,
f3fb948f 414 .fields = (const VMStateField[]) {
d21f73c6
LV
415 VMSTATE_UINT32(env.fpcr, M68kCPU),
416 VMSTATE_UINT32(env.fpsr, M68kCPU),
417 VMSTATE_STRUCT_ARRAY(env.fregs, M68kCPU, 8, 0, vmstate_freg, FPReg),
418 VMSTATE_STRUCT(env.fp_result, M68kCPU, 0, vmstate_freg, FPReg),
419 VMSTATE_END_OF_LIST()
420 }
421};
422
423static bool cf_spregs_needed(void *opaque)
424{
425 M68kCPU *s = opaque;
426
427 return m68k_feature(&s->env, M68K_FEATURE_CF_ISA_A);
428}
429
430const VMStateDescription vmstate_cf_spregs = {
431 .name = "cpu/cf_spregs",
432 .version_id = 1,
433 .minimum_version_id = 1,
434 .needed = cf_spregs_needed,
f3fb948f 435 .fields = (const VMStateField[]) {
d21f73c6
LV
436 VMSTATE_UINT64_ARRAY(env.macc, M68kCPU, 4),
437 VMSTATE_UINT32(env.macsr, M68kCPU),
438 VMSTATE_UINT32(env.mac_mask, M68kCPU),
439 VMSTATE_UINT32(env.rambar0, M68kCPU),
440 VMSTATE_UINT32(env.mbar, M68kCPU),
441 VMSTATE_END_OF_LIST()
442 }
443};
444
445static bool cpu_68040_mmu_needed(void *opaque)
446{
447 M68kCPU *s = opaque;
448
449 return m68k_feature(&s->env, M68K_FEATURE_M68040);
450}
451
452const VMStateDescription vmstate_68040_mmu = {
453 .name = "cpu/68040_mmu",
454 .version_id = 1,
455 .minimum_version_id = 1,
456 .needed = cpu_68040_mmu_needed,
f3fb948f 457 .fields = (const VMStateField[]) {
d21f73c6
LV
458 VMSTATE_UINT32(env.mmu.ar, M68kCPU),
459 VMSTATE_UINT32(env.mmu.ssw, M68kCPU),
460 VMSTATE_UINT16(env.mmu.tcr, M68kCPU),
461 VMSTATE_UINT32(env.mmu.urp, M68kCPU),
462 VMSTATE_UINT32(env.mmu.srp, M68kCPU),
463 VMSTATE_BOOL(env.mmu.fault, M68kCPU),
464 VMSTATE_UINT32_ARRAY(env.mmu.ttr, M68kCPU, 4),
465 VMSTATE_UINT32(env.mmu.mmusr, M68kCPU),
466 VMSTATE_END_OF_LIST()
467 }
468};
469
470static bool cpu_68040_spregs_needed(void *opaque)
471{
472 M68kCPU *s = opaque;
473
474 return m68k_feature(&s->env, M68K_FEATURE_M68040);
475}
476
477const VMStateDescription vmstate_68040_spregs = {
478 .name = "cpu/68040_spregs",
479 .version_id = 1,
480 .minimum_version_id = 1,
481 .needed = cpu_68040_spregs_needed,
f3fb948f 482 .fields = (const VMStateField[]) {
d21f73c6
LV
483 VMSTATE_UINT32(env.vbr, M68kCPU),
484 VMSTATE_UINT32(env.cacr, M68kCPU),
485 VMSTATE_UINT32(env.sfc, M68kCPU),
486 VMSTATE_UINT32(env.dfc, M68kCPU),
487 VMSTATE_END_OF_LIST()
488 }
489};
490
087fe4f8
AF
491static const VMStateDescription vmstate_m68k_cpu = {
492 .name = "cpu",
d21f73c6
LV
493 .version_id = 1,
494 .minimum_version_id = 1,
f3fb948f 495 .fields = (const VMStateField[]) {
d21f73c6
LV
496 VMSTATE_UINT32_ARRAY(env.dregs, M68kCPU, 8),
497 VMSTATE_UINT32_ARRAY(env.aregs, M68kCPU, 8),
498 VMSTATE_UINT32(env.pc, M68kCPU),
499 VMSTATE_UINT32(env.sr, M68kCPU),
500 VMSTATE_INT32(env.current_sp, M68kCPU),
501 VMSTATE_UINT32_ARRAY(env.sp, M68kCPU, 3),
502 VMSTATE_UINT32(env.cc_op, M68kCPU),
503 VMSTATE_UINT32(env.cc_x, M68kCPU),
504 VMSTATE_UINT32(env.cc_n, M68kCPU),
505 VMSTATE_UINT32(env.cc_v, M68kCPU),
506 VMSTATE_UINT32(env.cc_c, M68kCPU),
507 VMSTATE_UINT32(env.cc_z, M68kCPU),
508 VMSTATE_INT32(env.pending_vector, M68kCPU),
509 VMSTATE_INT32(env.pending_level, M68kCPU),
510 VMSTATE_END_OF_LIST()
511 },
f3fb948f 512 .subsections = (const VMStateDescription * const []) {
d21f73c6
LV
513 &vmmstate_fpu,
514 &vmstate_cf_spregs,
515 &vmstate_68040_mmu,
516 &vmstate_68040_spregs,
517 NULL
518 },
087fe4f8
AF
519};
520
8b80bd28
PMD
521#include "hw/core/sysemu-cpu-ops.h"
522
523static const struct SysemuCPUOps m68k_sysemu_ops = {
08928c6d 524 .get_phys_page_debug = m68k_cpu_get_phys_page_debug,
8b80bd28 525};
6a140586 526#endif /* !CONFIG_USER_ONLY */
8b80bd28 527
78271684
CF
528#include "hw/core/tcg-cpu-ops.h"
529
11906557 530static const struct TCGCPUOps m68k_tcg_ops = {
78271684 531 .initialize = m68k_tcg_init,
584fd342 532 .restore_state_to_opc = m68k_restore_state_to_opc,
78271684
CF
533
534#ifndef CONFIG_USER_ONLY
028772c4 535 .tlb_fill = m68k_cpu_tlb_fill,
d5db810c 536 .cpu_exec_interrupt = m68k_cpu_exec_interrupt,
78271684
CF
537 .do_interrupt = m68k_cpu_do_interrupt,
538 .do_transaction_failed = m68k_cpu_transaction_failed,
539#endif /* !CONFIG_USER_ONLY */
540};
541
b9e7a234
AF
542static void m68k_cpu_class_init(ObjectClass *c, void *data)
543{
544 M68kCPUClass *mcc = M68K_CPU_CLASS(c);
545 CPUClass *cc = CPU_CLASS(c);
087fe4f8 546 DeviceClass *dc = DEVICE_CLASS(c);
bf90b345 547 ResettableClass *rc = RESETTABLE_CLASS(c);
b9e7a234 548
bf853881
PMD
549 device_class_set_parent_realize(dc, m68k_cpu_realizefn,
550 &mcc->parent_realize);
bf90b345
PM
551 resettable_class_set_parent_phases(rc, NULL, m68k_cpu_reset_hold, NULL,
552 &mcc->parent_phases);
bc5b2da3
AF
553
554 cc->class_by_name = m68k_cpu_class_by_name;
8c2e1b00 555 cc->has_work = m68k_cpu_has_work;
878096ee 556 cc->dump_state = m68k_cpu_dump_state;
e700604d 557 cc->set_pc = m68k_cpu_set_pc;
e4fdf9df 558 cc->get_pc = m68k_cpu_get_pc;
5b50e790
AF
559 cc->gdb_read_register = m68k_cpu_gdb_read_register;
560 cc->gdb_write_register = m68k_cpu_gdb_write_register;
6a140586 561#if !defined(CONFIG_USER_ONLY)
d21f73c6 562 dc->vmsd = &vmstate_m68k_cpu;
8b80bd28 563 cc->sysemu_ops = &m68k_sysemu_ops;
00b941e5 564#endif
4f669905 565 cc->disas_set_info = m68k_cpu_disas_set_info;
00f3fd63 566
a0e372f0 567 cc->gdb_num_core_regs = 18;
78271684 568 cc->tcg_ops = &m68k_tcg_ops;
b9e7a234
AF
569}
570
a976ed3f
KF
571static void m68k_cpu_class_init_cf_core(ObjectClass *c, void *data)
572{
573 CPUClass *cc = CPU_CLASS(c);
574
575 cc->gdb_core_xml_file = "cf-core.xml";
576}
577
578#define DEFINE_M68K_CPU_TYPE_CF(model) \
579 { \
580 .name = M68K_CPU_TYPE_NAME(#model), \
581 .instance_init = model##_cpu_initfn, \
582 .parent = TYPE_M68K_CPU, \
583 .class_init = m68k_cpu_class_init_cf_core \
584 }
585
586static void m68k_cpu_class_init_m68k_core(ObjectClass *c, void *data)
587{
588 CPUClass *cc = CPU_CLASS(c);
589
590 cc->gdb_core_xml_file = "m68k-core.xml";
591}
592
593#define DEFINE_M68K_CPU_TYPE_M68K(model) \
594 { \
595 .name = M68K_CPU_TYPE_NAME(#model), \
596 .instance_init = model##_cpu_initfn, \
597 .parent = TYPE_M68K_CPU, \
598 .class_init = m68k_cpu_class_init_m68k_core \
f61797bd 599 }
11150915 600
f61797bd
IM
601static const TypeInfo m68k_cpus_type_infos[] = {
602 { /* base class should be registered first */
603 .name = TYPE_M68K_CPU,
604 .parent = TYPE_CPU,
605 .instance_size = sizeof(M68kCPU),
f669c992 606 .instance_align = __alignof(M68kCPU),
f61797bd
IM
607 .abstract = true,
608 .class_size = sizeof(M68kCPUClass),
609 .class_init = m68k_cpu_class_init,
610 },
a976ed3f 611 DEFINE_M68K_CPU_TYPE_M68K(m68000),
4ecce5fb 612 DEFINE_M68K_CPU_TYPE_M68K(m68010),
a976ed3f
KF
613 DEFINE_M68K_CPU_TYPE_M68K(m68020),
614 DEFINE_M68K_CPU_TYPE_M68K(m68030),
615 DEFINE_M68K_CPU_TYPE_M68K(m68040),
616 DEFINE_M68K_CPU_TYPE_M68K(m68060),
617 DEFINE_M68K_CPU_TYPE_CF(m5206),
618 DEFINE_M68K_CPU_TYPE_CF(m5208),
619 DEFINE_M68K_CPU_TYPE_CF(cfv4e),
620 DEFINE_M68K_CPU_TYPE_CF(any),
b9e7a234
AF
621};
622
f61797bd 623DEFINE_TYPES(m68k_cpus_type_infos)