]> git.proxmox.com Git - mirror_qemu.git/blame - target/openrisc/interrupt.c
scripts/qemu-gdb/timers.py: new helper to dump timer state
[mirror_qemu.git] / target / openrisc / interrupt.c
CommitLineData
e67db06e
JL
1/*
2 * OpenRISC interrupt.
3 *
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
ed2decc6 20#include "qemu/osdep.h"
e67db06e 21#include "cpu.h"
63c91552 22#include "exec/exec-all.h"
e67db06e 23#include "qemu-common.h"
022c62cb 24#include "exec/gdbstub.h"
1de7afc9 25#include "qemu/host-utils.h"
e67db06e
JL
26#ifndef CONFIG_USER_ONLY
27#include "hw/loader.h"
28#endif
29
97a8ea5a 30void openrisc_cpu_do_interrupt(CPUState *cs)
e67db06e 31{
27103424 32#ifndef CONFIG_USER_ONLY
97a8ea5a
AF
33 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
34 CPUOpenRISCState *env = &cpu->env;
ae52bd96
SM
35
36 env->epcr = env->pc;
a01deb36
RH
37 if (env->dflag) {
38 env->dflag = 0;
b6a71ef7 39 env->sr |= SR_DSX;
ae52bd96 40 env->epcr -= 4;
c56e3b86
SH
41 } else {
42 env->sr &= ~SR_DSX;
ae52bd96 43 }
27103424 44 if (cs->exception_index == EXCP_SYSCALL) {
ae52bd96 45 env->epcr += 4;
b6a71ef7 46 }
c56e3b86
SH
47 /* When we have an illegal instruction the error effective address
48 shall be set to the illegal instruction address. */
49 if (cs->exception_index == EXCP_ILLEGAL) {
50 env->eear = env->pc;
51 }
b6a71ef7
JL
52
53 /* For machine-state changed between user-mode and supervisor mode,
54 we need flush TLB when we enter&exit EXCP. */
d10eb08f 55 tlb_flush(cs);
b6a71ef7 56
84775c43 57 env->esr = cpu_get_sr(env);
b6a71ef7
JL
58 env->sr &= ~SR_DME;
59 env->sr &= ~SR_IME;
60 env->sr |= SR_SM;
61 env->sr &= ~SR_IEE;
62 env->sr &= ~SR_TEE;
f4d1414a
SH
63 env->pmr &= ~PMR_DME;
64 env->pmr &= ~PMR_SME;
b6a71ef7
JL
65 env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
66 env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
930c3d00 67 env->lock_addr = -1;
b6a71ef7 68
27103424 69 if (cs->exception_index > 0 && cs->exception_index < EXCP_NR) {
356a2db3
TA
70 hwaddr vect_pc = cs->exception_index << 8;
71 if (env->cpucfgr & CPUCFGR_EVBARP) {
72 vect_pc |= env->evbar;
73 }
3fee028d
TA
74 if (env->sr & SR_EPH) {
75 vect_pc |= 0xf0000000;
76 }
356a2db3 77 env->pc = vect_pc;
b6a71ef7 78 } else {
a47dddd7 79 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
b6a71ef7
JL
80 }
81#endif
82
27103424 83 cs->exception_index = -1;
e67db06e 84}
fbb96c4b
RH
85
86bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
87{
88 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
89 CPUOpenRISCState *env = &cpu->env;
90 int idx = -1;
91
92 if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
93 idx = EXCP_INT;
94 }
95 if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
96 idx = EXCP_TICK;
97 }
98 if (idx >= 0) {
99 cs->exception_index = idx;
100 openrisc_cpu_do_interrupt(cs);
101 return true;
102 }
103 return false;
104}