]> git.proxmox.com Git - mirror_qemu.git/blame - target/openrisc/translate.c
target/openrisc: Optimize for r0 being zero
[mirror_qemu.git] / target / openrisc / translate.c
CommitLineData
e67db06e
JL
1/*
2 * OpenRISC translation
3 *
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 * Feng Gao <gf91597@gmail.com>
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
20
ed2decc6 21#include "qemu/osdep.h"
e67db06e 22#include "cpu.h"
022c62cb 23#include "exec/exec-all.h"
76cad711 24#include "disas/disas.h"
e67db06e
JL
25#include "tcg-op.h"
26#include "qemu-common.h"
1de7afc9 27#include "qemu/log.h"
1de7afc9 28#include "qemu/bitops.h"
f08b6170 29#include "exec/cpu_ldst.h"
bbe418f2 30
2ef6175a
RH
31#include "exec/helper-proto.h"
32#include "exec/helper-gen.h"
e67db06e 33
a7e30d84 34#include "trace-tcg.h"
508127e2 35#include "exec/log.h"
a7e30d84 36
111ece51
RH
37#define LOG_DIS(str, ...) \
38 qemu_log_mask(CPU_LOG_TB_IN_ASM, "%08x: " str, dc->pc, ## __VA_ARGS__)
e67db06e 39
bbe418f2
JL
40typedef struct DisasContext {
41 TranslationBlock *tb;
24c32852 42 target_ulong pc;
bbe418f2
JL
43 uint32_t is_jmp;
44 uint32_t mem_idx;
a01deb36 45 uint32_t tb_flags;
bbe418f2 46 uint32_t delayed_branch;
a01deb36 47 bool singlestep_enabled;
bbe418f2
JL
48} DisasContext;
49
1bcea73e 50static TCGv_env cpu_env;
bbe418f2
JL
51static TCGv cpu_sr;
52static TCGv cpu_R[32];
6597c28d 53static TCGv cpu_R0;
bbe418f2
JL
54static TCGv cpu_pc;
55static TCGv jmp_pc; /* l.jr/l.jalr temp pc */
bbe418f2 56static TCGv cpu_ppc;
84775c43 57static TCGv cpu_sr_f; /* bf/bnf, F flag taken */
97458071
RH
58static TCGv cpu_sr_cy; /* carry (unsigned overflow) */
59static TCGv cpu_sr_ov; /* signed overflow */
930c3d00
RH
60static TCGv cpu_lock_addr;
61static TCGv cpu_lock_value;
bbe418f2 62static TCGv_i32 fpcsr;
6f7332ba 63static TCGv_i64 cpu_mac; /* MACHI:MACLO */
a01deb36 64static TCGv_i32 cpu_dflag;
022c62cb 65#include "exec/gen-icount.h"
bbe418f2 66
e67db06e
JL
67void openrisc_translate_init(void)
68{
bbe418f2
JL
69 static const char * const regnames[] = {
70 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
71 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
72 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
73 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
74 };
75 int i;
76
77 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7c255043 78 tcg_ctx.tcg_env = cpu_env;
e1ccc054 79 cpu_sr = tcg_global_mem_new(cpu_env,
bbe418f2 80 offsetof(CPUOpenRISCState, sr), "sr");
a01deb36
RH
81 cpu_dflag = tcg_global_mem_new_i32(cpu_env,
82 offsetof(CPUOpenRISCState, dflag),
83 "dflag");
e1ccc054 84 cpu_pc = tcg_global_mem_new(cpu_env,
bbe418f2 85 offsetof(CPUOpenRISCState, pc), "pc");
e1ccc054 86 cpu_ppc = tcg_global_mem_new(cpu_env,
bbe418f2 87 offsetof(CPUOpenRISCState, ppc), "ppc");
e1ccc054 88 jmp_pc = tcg_global_mem_new(cpu_env,
bbe418f2 89 offsetof(CPUOpenRISCState, jmp_pc), "jmp_pc");
84775c43
RH
90 cpu_sr_f = tcg_global_mem_new(cpu_env,
91 offsetof(CPUOpenRISCState, sr_f), "sr_f");
97458071
RH
92 cpu_sr_cy = tcg_global_mem_new(cpu_env,
93 offsetof(CPUOpenRISCState, sr_cy), "sr_cy");
94 cpu_sr_ov = tcg_global_mem_new(cpu_env,
95 offsetof(CPUOpenRISCState, sr_ov), "sr_ov");
930c3d00
RH
96 cpu_lock_addr = tcg_global_mem_new(cpu_env,
97 offsetof(CPUOpenRISCState, lock_addr),
98 "lock_addr");
99 cpu_lock_value = tcg_global_mem_new(cpu_env,
100 offsetof(CPUOpenRISCState, lock_value),
101 "lock_value");
e1ccc054 102 fpcsr = tcg_global_mem_new_i32(cpu_env,
bbe418f2
JL
103 offsetof(CPUOpenRISCState, fpcsr),
104 "fpcsr");
6f7332ba
RH
105 cpu_mac = tcg_global_mem_new_i64(cpu_env,
106 offsetof(CPUOpenRISCState, mac),
107 "mac");
bbe418f2 108 for (i = 0; i < 32; i++) {
e1ccc054 109 cpu_R[i] = tcg_global_mem_new(cpu_env,
bbe418f2
JL
110 offsetof(CPUOpenRISCState, gpr[i]),
111 regnames[i]);
112 }
6597c28d 113 cpu_R0 = cpu_R[0];
bbe418f2
JL
114}
115
bbe418f2
JL
116static void gen_exception(DisasContext *dc, unsigned int excp)
117{
118 TCGv_i32 tmp = tcg_const_i32(excp);
119 gen_helper_exception(cpu_env, tmp);
120 tcg_temp_free_i32(tmp);
121}
122
123static void gen_illegal_exception(DisasContext *dc)
124{
125 tcg_gen_movi_tl(cpu_pc, dc->pc);
126 gen_exception(dc, EXCP_ILLEGAL);
127 dc->is_jmp = DISAS_UPDATE;
128}
129
130/* not used yet, open it when we need or64. */
131/*#ifdef TARGET_OPENRISC64
132static void check_ob64s(DisasContext *dc)
133{
134 if (!(dc->flags & CPUCFGR_OB64S)) {
135 gen_illegal_exception(dc);
136 }
137}
138
139static void check_of64s(DisasContext *dc)
140{
141 if (!(dc->flags & CPUCFGR_OF64S)) {
142 gen_illegal_exception(dc);
143 }
144}
145
146static void check_ov64s(DisasContext *dc)
147{
148 if (!(dc->flags & CPUCFGR_OV64S)) {
149 gen_illegal_exception(dc);
150 }
151}
152#endif*/
153
6597c28d
RH
154/* We're about to write to REG. On the off-chance that the user is
155 writing to R0, re-instate the architectural register. */
156#define check_r0_write(reg) \
157 do { \
158 if (unlikely(reg == 0)) { \
159 cpu_R[0] = cpu_R0; \
160 } \
161 } while (0)
162
90aa39a1
SF
163static inline bool use_goto_tb(DisasContext *dc, target_ulong dest)
164{
165 if (unlikely(dc->singlestep_enabled)) {
166 return false;
167 }
168
169#ifndef CONFIG_USER_ONLY
170 return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
171#else
172 return true;
173#endif
174}
175
bbe418f2
JL
176static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
177{
90aa39a1 178 if (use_goto_tb(dc, dest)) {
bbe418f2
JL
179 tcg_gen_movi_tl(cpu_pc, dest);
180 tcg_gen_goto_tb(n);
90aa39a1 181 tcg_gen_exit_tb((uintptr_t)dc->tb + n);
bbe418f2
JL
182 } else {
183 tcg_gen_movi_tl(cpu_pc, dest);
184 if (dc->singlestep_enabled) {
185 gen_exception(dc, EXCP_DEBUG);
186 }
187 tcg_gen_exit_tb(0);
188 }
189}
190
6da544a6 191static void gen_jump(DisasContext *dc, int32_t n26, uint32_t reg, uint32_t op0)
bbe418f2 192{
6da544a6 193 target_ulong tmp_pc = dc->pc + n26 * 4;
bbe418f2 194
da1d7759
SM
195 switch (op0) {
196 case 0x00: /* l.j */
bbe418f2 197 tcg_gen_movi_tl(jmp_pc, tmp_pc);
da1d7759
SM
198 break;
199 case 0x01: /* l.jal */
a8000cb4
RH
200 tcg_gen_movi_tl(cpu_R[9], dc->pc + 8);
201 /* Optimize jal being used to load the PC for PIC. */
202 if (tmp_pc == dc->pc + 8) {
203 return;
204 }
bbe418f2 205 tcg_gen_movi_tl(jmp_pc, tmp_pc);
da1d7759
SM
206 break;
207 case 0x03: /* l.bnf */
208 case 0x04: /* l.bf */
209 {
784696d1
RH
210 TCGv t_next = tcg_const_tl(dc->pc + 8);
211 TCGv t_true = tcg_const_tl(tmp_pc);
212 TCGv t_zero = tcg_const_tl(0);
213
214 tcg_gen_movcond_tl(op0 == 0x03 ? TCG_COND_EQ : TCG_COND_NE,
215 jmp_pc, cpu_sr_f, t_zero, t_true, t_next);
216
217 tcg_temp_free(t_next);
218 tcg_temp_free(t_true);
219 tcg_temp_free(t_zero);
da1d7759
SM
220 }
221 break;
222 case 0x11: /* l.jr */
bbe418f2 223 tcg_gen_mov_tl(jmp_pc, cpu_R[reg]);
da1d7759
SM
224 break;
225 case 0x12: /* l.jalr */
bbe418f2
JL
226 tcg_gen_movi_tl(cpu_R[9], (dc->pc + 8));
227 tcg_gen_mov_tl(jmp_pc, cpu_R[reg]);
da1d7759
SM
228 break;
229 default:
bbe418f2 230 gen_illegal_exception(dc);
da1d7759 231 break;
bbe418f2
JL
232 }
233
bbe418f2 234 dc->delayed_branch = 2;
bbe418f2
JL
235}
236
97458071 237static void gen_ove_cy(DisasContext *dc)
9ecaa27e 238{
0c53d734 239 if (dc->tb_flags & SR_OVE) {
97458071 240 gen_helper_ove_cy(cpu_env);
0c53d734 241 }
9ecaa27e
RH
242}
243
97458071 244static void gen_ove_ov(DisasContext *dc)
9ecaa27e 245{
0c53d734 246 if (dc->tb_flags & SR_OVE) {
97458071 247 gen_helper_ove_ov(cpu_env);
0c53d734 248 }
9ecaa27e
RH
249}
250
97458071 251static void gen_ove_cyov(DisasContext *dc)
9ecaa27e 252{
0c53d734 253 if (dc->tb_flags & SR_OVE) {
97458071 254 gen_helper_ove_cyov(cpu_env);
0c53d734 255 }
9ecaa27e
RH
256}
257
258static void gen_add(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
259{
260 TCGv t0 = tcg_const_tl(0);
261 TCGv res = tcg_temp_new();
9ecaa27e 262
97458071
RH
263 tcg_gen_add2_tl(res, cpu_sr_cy, srca, t0, srcb, t0);
264 tcg_gen_xor_tl(cpu_sr_ov, srca, srcb);
9ecaa27e 265 tcg_gen_xor_tl(t0, res, srcb);
97458071 266 tcg_gen_andc_tl(cpu_sr_ov, t0, cpu_sr_ov);
9ecaa27e
RH
267 tcg_temp_free(t0);
268
269 tcg_gen_mov_tl(dest, res);
270 tcg_temp_free(res);
271
97458071 272 gen_ove_cyov(dc);
9ecaa27e
RH
273}
274
275static void gen_addc(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
276{
277 TCGv t0 = tcg_const_tl(0);
278 TCGv res = tcg_temp_new();
9ecaa27e 279
97458071
RH
280 tcg_gen_add2_tl(res, cpu_sr_cy, srca, t0, cpu_sr_cy, t0);
281 tcg_gen_add2_tl(res, cpu_sr_cy, res, cpu_sr_cy, srcb, t0);
282 tcg_gen_xor_tl(cpu_sr_ov, srca, srcb);
9ecaa27e 283 tcg_gen_xor_tl(t0, res, srcb);
97458071 284 tcg_gen_andc_tl(cpu_sr_ov, t0, cpu_sr_ov);
9ecaa27e
RH
285 tcg_temp_free(t0);
286
287 tcg_gen_mov_tl(dest, res);
288 tcg_temp_free(res);
289
97458071 290 gen_ove_cyov(dc);
9ecaa27e
RH
291}
292
293static void gen_sub(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
294{
295 TCGv res = tcg_temp_new();
9ecaa27e
RH
296
297 tcg_gen_sub_tl(res, srca, srcb);
97458071
RH
298 tcg_gen_xor_tl(cpu_sr_cy, srca, srcb);
299 tcg_gen_xor_tl(cpu_sr_ov, res, srcb);
300 tcg_gen_and_tl(cpu_sr_ov, cpu_sr_ov, cpu_sr_cy);
301 tcg_gen_setcond_tl(TCG_COND_LTU, cpu_sr_cy, srca, srcb);
9ecaa27e
RH
302
303 tcg_gen_mov_tl(dest, res);
304 tcg_temp_free(res);
305
97458071 306 gen_ove_cyov(dc);
9ecaa27e
RH
307}
308
309static void gen_mul(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
310{
9ecaa27e
RH
311 TCGv t0 = tcg_temp_new();
312
97458071 313 tcg_gen_muls2_tl(dest, cpu_sr_ov, srca, srcb);
9ecaa27e 314 tcg_gen_sari_tl(t0, dest, TARGET_LONG_BITS - 1);
97458071 315 tcg_gen_setcond_tl(TCG_COND_NE, cpu_sr_ov, cpu_sr_ov, t0);
9ecaa27e
RH
316 tcg_temp_free(t0);
317
97458071
RH
318 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
319 gen_ove_ov(dc);
9ecaa27e
RH
320}
321
322static void gen_mulu(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
323{
97458071
RH
324 tcg_gen_muls2_tl(dest, cpu_sr_cy, srca, srcb);
325 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_sr_cy, cpu_sr_cy, 0);
9ecaa27e 326
97458071 327 gen_ove_cy(dc);
9ecaa27e
RH
328}
329
330static void gen_div(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
331{
9ecaa27e
RH
332 TCGv t0 = tcg_temp_new();
333
97458071 334 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_ov, srcb, 0);
9ecaa27e
RH
335 /* The result of divide-by-zero is undefined.
336 Supress the host-side exception by dividing by 1. */
97458071 337 tcg_gen_or_tl(t0, srcb, cpu_sr_ov);
9ecaa27e
RH
338 tcg_gen_div_tl(dest, srca, t0);
339 tcg_temp_free(t0);
340
97458071
RH
341 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
342 gen_ove_ov(dc);
9ecaa27e
RH
343}
344
345static void gen_divu(DisasContext *dc, TCGv dest, TCGv srca, TCGv srcb)
346{
9ecaa27e
RH
347 TCGv t0 = tcg_temp_new();
348
97458071 349 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_cy, srcb, 0);
9ecaa27e
RH
350 /* The result of divide-by-zero is undefined.
351 Supress the host-side exception by dividing by 1. */
97458071 352 tcg_gen_or_tl(t0, srcb, cpu_sr_cy);
9ecaa27e
RH
353 tcg_gen_divu_tl(dest, srca, t0);
354 tcg_temp_free(t0);
355
97458071 356 gen_ove_cy(dc);
9ecaa27e 357}
da1d7759 358
cc5de49e
RH
359static void gen_muld(DisasContext *dc, TCGv srca, TCGv srcb)
360{
361 TCGv_i64 t1 = tcg_temp_new_i64();
362 TCGv_i64 t2 = tcg_temp_new_i64();
363
364 tcg_gen_ext_tl_i64(t1, srca);
365 tcg_gen_ext_tl_i64(t2, srcb);
366 if (TARGET_LONG_BITS == 32) {
367 tcg_gen_mul_i64(cpu_mac, t1, t2);
368 tcg_gen_movi_tl(cpu_sr_ov, 0);
369 } else {
370 TCGv_i64 high = tcg_temp_new_i64();
371
372 tcg_gen_muls2_i64(cpu_mac, high, t1, t2);
373 tcg_gen_sari_i64(t1, cpu_mac, 63);
374 tcg_gen_setcond_i64(TCG_COND_NE, t1, t1, high);
375 tcg_temp_free_i64(high);
376 tcg_gen_trunc_i64_tl(cpu_sr_ov, t1);
377 tcg_gen_neg_tl(cpu_sr_ov, cpu_sr_ov);
378
379 gen_ove_ov(dc);
380 }
381 tcg_temp_free_i64(t1);
382 tcg_temp_free_i64(t2);
383}
384
385static void gen_muldu(DisasContext *dc, TCGv srca, TCGv srcb)
386{
387 TCGv_i64 t1 = tcg_temp_new_i64();
388 TCGv_i64 t2 = tcg_temp_new_i64();
389
390 tcg_gen_extu_tl_i64(t1, srca);
391 tcg_gen_extu_tl_i64(t2, srcb);
392 if (TARGET_LONG_BITS == 32) {
393 tcg_gen_mul_i64(cpu_mac, t1, t2);
394 tcg_gen_movi_tl(cpu_sr_cy, 0);
395 } else {
396 TCGv_i64 high = tcg_temp_new_i64();
397
398 tcg_gen_mulu2_i64(cpu_mac, high, t1, t2);
399 tcg_gen_setcondi_i64(TCG_COND_NE, high, high, 0);
400 tcg_gen_trunc_i64_tl(cpu_sr_cy, high);
401 tcg_temp_free_i64(high);
402
403 gen_ove_cy(dc);
404 }
405 tcg_temp_free_i64(t1);
406 tcg_temp_free_i64(t2);
407}
408
6f7332ba
RH
409static void gen_mac(DisasContext *dc, TCGv srca, TCGv srcb)
410{
411 TCGv_i64 t1 = tcg_temp_new_i64();
412 TCGv_i64 t2 = tcg_temp_new_i64();
413
414 tcg_gen_ext_tl_i64(t1, srca);
415 tcg_gen_ext_tl_i64(t2, srcb);
416 tcg_gen_mul_i64(t1, t1, t2);
417
418 /* Note that overflow is only computed during addition stage. */
419 tcg_gen_xor_i64(t2, cpu_mac, t1);
420 tcg_gen_add_i64(cpu_mac, cpu_mac, t1);
421 tcg_gen_xor_i64(t1, t1, cpu_mac);
422 tcg_gen_andc_i64(t1, t1, t2);
423 tcg_temp_free_i64(t2);
424
425#if TARGET_LONG_BITS == 32
426 tcg_gen_extrh_i64_i32(cpu_sr_ov, t1);
427#else
428 tcg_gen_mov_i64(cpu_sr_ov, t1);
429#endif
430 tcg_temp_free_i64(t1);
431
432 gen_ove_ov(dc);
433}
434
cc5de49e
RH
435static void gen_macu(DisasContext *dc, TCGv srca, TCGv srcb)
436{
437 TCGv_i64 t1 = tcg_temp_new_i64();
438 TCGv_i64 t2 = tcg_temp_new_i64();
439
440 tcg_gen_extu_tl_i64(t1, srca);
441 tcg_gen_extu_tl_i64(t2, srcb);
442 tcg_gen_mul_i64(t1, t1, t2);
443 tcg_temp_free_i64(t2);
444
445 /* Note that overflow is only computed during addition stage. */
446 tcg_gen_add_i64(cpu_mac, cpu_mac, t1);
447 tcg_gen_setcond_i64(TCG_COND_LTU, t1, cpu_mac, t1);
448 tcg_gen_trunc_i64_tl(cpu_sr_cy, t1);
449 tcg_temp_free_i64(t1);
450
451 gen_ove_cy(dc);
452}
453
6f7332ba
RH
454static void gen_msb(DisasContext *dc, TCGv srca, TCGv srcb)
455{
456 TCGv_i64 t1 = tcg_temp_new_i64();
457 TCGv_i64 t2 = tcg_temp_new_i64();
458
459 tcg_gen_ext_tl_i64(t1, srca);
460 tcg_gen_ext_tl_i64(t2, srcb);
461 tcg_gen_mul_i64(t1, t1, t2);
462
463 /* Note that overflow is only computed during subtraction stage. */
464 tcg_gen_xor_i64(t2, cpu_mac, t1);
465 tcg_gen_sub_i64(cpu_mac, cpu_mac, t1);
466 tcg_gen_xor_i64(t1, t1, cpu_mac);
467 tcg_gen_and_i64(t1, t1, t2);
468 tcg_temp_free_i64(t2);
469
470#if TARGET_LONG_BITS == 32
471 tcg_gen_extrh_i64_i32(cpu_sr_ov, t1);
472#else
473 tcg_gen_mov_i64(cpu_sr_ov, t1);
474#endif
475 tcg_temp_free_i64(t1);
476
477 gen_ove_ov(dc);
478}
479
cc5de49e
RH
480static void gen_msbu(DisasContext *dc, TCGv srca, TCGv srcb)
481{
482 TCGv_i64 t1 = tcg_temp_new_i64();
483 TCGv_i64 t2 = tcg_temp_new_i64();
484
485 tcg_gen_extu_tl_i64(t1, srca);
486 tcg_gen_extu_tl_i64(t2, srcb);
487 tcg_gen_mul_i64(t1, t1, t2);
488
489 /* Note that overflow is only computed during subtraction stage. */
490 tcg_gen_setcond_i64(TCG_COND_LTU, t2, cpu_mac, t1);
491 tcg_gen_sub_i64(cpu_mac, cpu_mac, t1);
492 tcg_gen_trunc_i64_tl(cpu_sr_cy, t2);
493 tcg_temp_free_i64(t2);
494 tcg_temp_free_i64(t1);
495
496 gen_ove_cy(dc);
497}
498
930c3d00
RH
499static void gen_lwa(DisasContext *dc, TCGv rd, TCGv ra, int32_t ofs)
500{
501 TCGv ea = tcg_temp_new();
502
503 tcg_gen_addi_tl(ea, ra, ofs);
504 tcg_gen_qemu_ld_tl(rd, ea, dc->mem_idx, MO_TEUL);
505 tcg_gen_mov_tl(cpu_lock_addr, ea);
506 tcg_gen_mov_tl(cpu_lock_value, rd);
507 tcg_temp_free(ea);
508}
509
6597c28d 510static void gen_swa(DisasContext *dc, int b, TCGv ra, int32_t ofs)
930c3d00
RH
511{
512 TCGv ea, val;
513 TCGLabel *lab_fail, *lab_done;
514
515 ea = tcg_temp_new();
516 tcg_gen_addi_tl(ea, ra, ofs);
517
6597c28d
RH
518 /* For TB_FLAGS_R0_0, the branch below invalidates the temporary assigned
519 to cpu_R[0]. Since l.swa is quite often immediately followed by a
520 branch, don't bother reallocating; finish the TB using the "real" R0.
521 This also takes care of RB input across the branch. */
522 cpu_R[0] = cpu_R0;
523
930c3d00
RH
524 lab_fail = gen_new_label();
525 lab_done = gen_new_label();
526 tcg_gen_brcond_tl(TCG_COND_NE, ea, cpu_lock_addr, lab_fail);
527 tcg_temp_free(ea);
528
529 val = tcg_temp_new();
530 tcg_gen_atomic_cmpxchg_tl(val, cpu_lock_addr, cpu_lock_value,
6597c28d 531 cpu_R[b], dc->mem_idx, MO_TEUL);
84775c43 532 tcg_gen_setcond_tl(TCG_COND_EQ, cpu_sr_f, val, cpu_lock_value);
930c3d00
RH
533 tcg_temp_free(val);
534
535 tcg_gen_br(lab_done);
536
537 gen_set_label(lab_fail);
84775c43 538 tcg_gen_movi_tl(cpu_sr_f, 0);
930c3d00
RH
539
540 gen_set_label(lab_done);
541 tcg_gen_movi_tl(cpu_lock_addr, -1);
930c3d00
RH
542}
543
bbe418f2
JL
544static void dec_calc(DisasContext *dc, uint32_t insn)
545{
546 uint32_t op0, op1, op2;
547 uint32_t ra, rb, rd;
548 op0 = extract32(insn, 0, 4);
549 op1 = extract32(insn, 8, 2);
550 op2 = extract32(insn, 6, 2);
551 ra = extract32(insn, 16, 5);
552 rb = extract32(insn, 11, 5);
553 rd = extract32(insn, 21, 5);
554
cf2ae442
RH
555 switch (op1) {
556 case 0:
557 switch (op0) {
558 case 0x0: /* l.add */
bbe418f2 559 LOG_DIS("l.add r%d, r%d, r%d\n", rd, ra, rb);
9ecaa27e 560 gen_add(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 561 return;
bbe418f2 562
cf2ae442 563 case 0x1: /* l.addc */
bbe418f2 564 LOG_DIS("l.addc r%d, r%d, r%d\n", rd, ra, rb);
9ecaa27e 565 gen_addc(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 566 return;
bbe418f2 567
cf2ae442 568 case 0x2: /* l.sub */
bbe418f2 569 LOG_DIS("l.sub r%d, r%d, r%d\n", rd, ra, rb);
9ecaa27e 570 gen_sub(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 571 return;
bbe418f2 572
cf2ae442 573 case 0x3: /* l.and */
bbe418f2
JL
574 LOG_DIS("l.and r%d, r%d, r%d\n", rd, ra, rb);
575 tcg_gen_and_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 576 return;
bbe418f2 577
cf2ae442 578 case 0x4: /* l.or */
bbe418f2
JL
579 LOG_DIS("l.or r%d, r%d, r%d\n", rd, ra, rb);
580 tcg_gen_or_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 581 return;
bbe418f2 582
cf2ae442 583 case 0x5: /* l.xor */
bbe418f2
JL
584 LOG_DIS("l.xor r%d, r%d, r%d\n", rd, ra, rb);
585 tcg_gen_xor_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
cf2ae442 586 return;
bbe418f2 587
cf2ae442
RH
588 case 0x8:
589 switch (op2) {
590 case 0: /* l.sll */
591 LOG_DIS("l.sll r%d, r%d, r%d\n", rd, ra, rb);
592 tcg_gen_shl_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
593 return;
594 case 1: /* l.srl */
595 LOG_DIS("l.srl r%d, r%d, r%d\n", rd, ra, rb);
596 tcg_gen_shr_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
597 return;
598 case 2: /* l.sra */
599 LOG_DIS("l.sra r%d, r%d, r%d\n", rd, ra, rb);
600 tcg_gen_sar_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
601 return;
602 case 3: /* l.ror */
603 LOG_DIS("l.ror r%d, r%d, r%d\n", rd, ra, rb);
604 tcg_gen_rotr_tl(cpu_R[rd], cpu_R[ra], cpu_R[rb]);
605 return;
606 }
bbe418f2 607 break;
bbe418f2 608
cf2ae442
RH
609 case 0xc:
610 switch (op2) {
611 case 0: /* l.exths */
612 LOG_DIS("l.exths r%d, r%d\n", rd, ra);
613 tcg_gen_ext16s_tl(cpu_R[rd], cpu_R[ra]);
614 return;
615 case 1: /* l.extbs */
616 LOG_DIS("l.extbs r%d, r%d\n", rd, ra);
617 tcg_gen_ext8s_tl(cpu_R[rd], cpu_R[ra]);
618 return;
619 case 2: /* l.exthz */
620 LOG_DIS("l.exthz r%d, r%d\n", rd, ra);
621 tcg_gen_ext16u_tl(cpu_R[rd], cpu_R[ra]);
622 return;
623 case 3: /* l.extbz */
624 LOG_DIS("l.extbz r%d, r%d\n", rd, ra);
625 tcg_gen_ext8u_tl(cpu_R[rd], cpu_R[ra]);
626 return;
627 }
bbe418f2
JL
628 break;
629
cf2ae442
RH
630 case 0xd:
631 switch (op2) {
632 case 0: /* l.extws */
633 LOG_DIS("l.extws r%d, r%d\n", rd, ra);
634 tcg_gen_ext32s_tl(cpu_R[rd], cpu_R[ra]);
635 return;
636 case 1: /* l.extwz */
637 LOG_DIS("l.extwz r%d, r%d\n", rd, ra);
638 tcg_gen_ext32u_tl(cpu_R[rd], cpu_R[ra]);
639 return;
640 }
bbe418f2 641 break;
bbe418f2 642
cf2ae442 643 case 0xe: /* l.cmov */
bbe418f2
JL
644 LOG_DIS("l.cmov r%d, r%d, r%d\n", rd, ra, rb);
645 {
784696d1
RH
646 TCGv zero = tcg_const_tl(0);
647 tcg_gen_movcond_tl(TCG_COND_NE, cpu_R[rd], cpu_sr_f, zero,
648 cpu_R[ra], cpu_R[rb]);
649 tcg_temp_free(zero);
bbe418f2 650 }
cf2ae442 651 return;
bbe418f2 652
cf2ae442 653 case 0xf: /* l.ff1 */
bbe418f2 654 LOG_DIS("l.ff1 r%d, r%d, r%d\n", rd, ra, rb);
555baef8
RH
655 tcg_gen_ctzi_tl(cpu_R[rd], cpu_R[ra], -1);
656 tcg_gen_addi_tl(cpu_R[rd], cpu_R[rd], 1);
cf2ae442
RH
657 return;
658 }
659 break;
660
661 case 1:
662 switch (op0) {
663 case 0xf: /* l.fl1 */
bbe418f2 664 LOG_DIS("l.fl1 r%d, r%d, r%d\n", rd, ra, rb);
555baef8
RH
665 tcg_gen_clzi_tl(cpu_R[rd], cpu_R[ra], TARGET_LONG_BITS);
666 tcg_gen_subfi_tl(cpu_R[rd], TARGET_LONG_BITS, cpu_R[rd]);
cf2ae442 667 return;
bbe418f2
JL
668 }
669 break;
670
cf2ae442 671 case 2:
bbe418f2
JL
672 break;
673
cf2ae442
RH
674 case 3:
675 switch (op0) {
676 case 0x6: /* l.mul */
677 LOG_DIS("l.mul r%d, r%d, r%d\n", rd, ra, rb);
678 gen_mul(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
679 return;
bbe418f2 680
cc5de49e
RH
681 case 0x7: /* l.muld */
682 LOG_DIS("l.muld r%d, r%d\n", ra, rb);
683 gen_muld(dc, cpu_R[ra], cpu_R[rb]);
684 break;
685
cf2ae442
RH
686 case 0x9: /* l.div */
687 LOG_DIS("l.div r%d, r%d, r%d\n", rd, ra, rb);
688 gen_div(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
689 return;
bbe418f2 690
cf2ae442
RH
691 case 0xa: /* l.divu */
692 LOG_DIS("l.divu r%d, r%d, r%d\n", rd, ra, rb);
693 gen_divu(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
694 return;
bbe418f2 695
cf2ae442
RH
696 case 0xb: /* l.mulu */
697 LOG_DIS("l.mulu r%d, r%d, r%d\n", rd, ra, rb);
698 gen_mulu(dc, cpu_R[rd], cpu_R[ra], cpu_R[rb]);
699 return;
cc5de49e
RH
700
701 case 0xc: /* l.muldu */
702 LOG_DIS("l.muldu r%d, r%d\n", ra, rb);
703 gen_muldu(dc, cpu_R[ra], cpu_R[rb]);
704 return;
bbe418f2
JL
705 }
706 break;
bbe418f2 707 }
cf2ae442 708 gen_illegal_exception(dc);
bbe418f2
JL
709}
710
711static void dec_misc(DisasContext *dc, uint32_t insn)
712{
713 uint32_t op0, op1;
714 uint32_t ra, rb, rd;
6da544a6
RH
715 uint32_t L6, K5, K16, K5_11;
716 int32_t I16, I5_11, N26;
5631e69c 717 TCGMemOp mop;
9ecaa27e 718 TCGv t0;
5631e69c 719
bbe418f2
JL
720 op0 = extract32(insn, 26, 6);
721 op1 = extract32(insn, 24, 2);
722 ra = extract32(insn, 16, 5);
723 rb = extract32(insn, 11, 5);
724 rd = extract32(insn, 21, 5);
bbe418f2
JL
725 L6 = extract32(insn, 5, 6);
726 K5 = extract32(insn, 0, 5);
6da544a6
RH
727 K16 = extract32(insn, 0, 16);
728 I16 = (int16_t)K16;
729 N26 = sextract32(insn, 0, 26);
730 K5_11 = (extract32(insn, 21, 5) << 11) | extract32(insn, 0, 11);
731 I5_11 = (int16_t)K5_11;
bbe418f2
JL
732
733 switch (op0) {
734 case 0x00: /* l.j */
735 LOG_DIS("l.j %d\n", N26);
736 gen_jump(dc, N26, 0, op0);
737 break;
738
739 case 0x01: /* l.jal */
740 LOG_DIS("l.jal %d\n", N26);
741 gen_jump(dc, N26, 0, op0);
742 break;
743
744 case 0x03: /* l.bnf */
745 LOG_DIS("l.bnf %d\n", N26);
746 gen_jump(dc, N26, 0, op0);
747 break;
748
749 case 0x04: /* l.bf */
750 LOG_DIS("l.bf %d\n", N26);
751 gen_jump(dc, N26, 0, op0);
752 break;
753
754 case 0x05:
755 switch (op1) {
756 case 0x01: /* l.nop */
757 LOG_DIS("l.nop %d\n", I16);
758 break;
759
760 default:
761 gen_illegal_exception(dc);
762 break;
763 }
764 break;
765
766 case 0x11: /* l.jr */
767 LOG_DIS("l.jr r%d\n", rb);
768 gen_jump(dc, 0, rb, op0);
769 break;
770
771 case 0x12: /* l.jalr */
772 LOG_DIS("l.jalr r%d\n", rb);
773 gen_jump(dc, 0, rb, op0);
774 break;
775
776 case 0x13: /* l.maci */
6da544a6 777 LOG_DIS("l.maci r%d, %d\n", ra, I16);
6f7332ba
RH
778 t0 = tcg_const_tl(I16);
779 gen_mac(dc, cpu_R[ra], t0);
780 tcg_temp_free(t0);
bbe418f2
JL
781 break;
782
783 case 0x09: /* l.rfe */
784 LOG_DIS("l.rfe\n");
785 {
786#if defined(CONFIG_USER_ONLY)
787 return;
788#else
789 if (dc->mem_idx == MMU_USER_IDX) {
790 gen_illegal_exception(dc);
791 return;
792 }
793 gen_helper_rfe(cpu_env);
794 dc->is_jmp = DISAS_UPDATE;
795#endif
796 }
797 break;
798
930c3d00
RH
799 case 0x1b: /* l.lwa */
800 LOG_DIS("l.lwa r%d, r%d, %d\n", rd, ra, I16);
6597c28d 801 check_r0_write(rd);
930c3d00
RH
802 gen_lwa(dc, cpu_R[rd], cpu_R[ra], I16);
803 break;
804
bbe418f2
JL
805 case 0x1c: /* l.cust1 */
806 LOG_DIS("l.cust1\n");
807 break;
808
809 case 0x1d: /* l.cust2 */
810 LOG_DIS("l.cust2\n");
811 break;
812
813 case 0x1e: /* l.cust3 */
814 LOG_DIS("l.cust3\n");
815 break;
816
817 case 0x1f: /* l.cust4 */
818 LOG_DIS("l.cust4\n");
819 break;
820
821 case 0x3c: /* l.cust5 */
822 LOG_DIS("l.cust5 r%d, r%d, r%d, %d, %d\n", rd, ra, rb, L6, K5);
823 break;
824
825 case 0x3d: /* l.cust6 */
826 LOG_DIS("l.cust6\n");
827 break;
828
829 case 0x3e: /* l.cust7 */
830 LOG_DIS("l.cust7\n");
831 break;
832
833 case 0x3f: /* l.cust8 */
834 LOG_DIS("l.cust8\n");
835 break;
836
837/* not used yet, open it when we need or64. */
838/*#ifdef TARGET_OPENRISC64
839 case 0x20: l.ld
840 LOG_DIS("l.ld r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
841 check_ob64s(dc);
842 mop = MO_TEQ;
843 goto do_load;
bbe418f2
JL
844#endif*/
845
846 case 0x21: /* l.lwz */
847 LOG_DIS("l.lwz r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
848 mop = MO_TEUL;
849 goto do_load;
bbe418f2
JL
850
851 case 0x22: /* l.lws */
852 LOG_DIS("l.lws r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
853 mop = MO_TESL;
854 goto do_load;
bbe418f2
JL
855
856 case 0x23: /* l.lbz */
857 LOG_DIS("l.lbz r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
858 mop = MO_UB;
859 goto do_load;
bbe418f2
JL
860
861 case 0x24: /* l.lbs */
862 LOG_DIS("l.lbs r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
863 mop = MO_SB;
864 goto do_load;
bbe418f2
JL
865
866 case 0x25: /* l.lhz */
867 LOG_DIS("l.lhz r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
868 mop = MO_TEUW;
869 goto do_load;
bbe418f2
JL
870
871 case 0x26: /* l.lhs */
872 LOG_DIS("l.lhs r%d, r%d, %d\n", rd, ra, I16);
5631e69c
RH
873 mop = MO_TESW;
874 goto do_load;
875
876 do_load:
6597c28d
RH
877 check_r0_write(rd);
878 t0 = tcg_temp_new();
879 tcg_gen_addi_tl(t0, cpu_R[ra], I16);
880 tcg_gen_qemu_ld_tl(cpu_R[rd], t0, dc->mem_idx, mop);
881 tcg_temp_free(t0);
bbe418f2
JL
882 break;
883
884 case 0x27: /* l.addi */
885 LOG_DIS("l.addi r%d, r%d, %d\n", rd, ra, I16);
6597c28d 886 check_r0_write(rd);
9ecaa27e
RH
887 t0 = tcg_const_tl(I16);
888 gen_add(dc, cpu_R[rd], cpu_R[ra], t0);
889 tcg_temp_free(t0);
bbe418f2
JL
890 break;
891
892 case 0x28: /* l.addic */
893 LOG_DIS("l.addic r%d, r%d, %d\n", rd, ra, I16);
6597c28d 894 check_r0_write(rd);
9ecaa27e
RH
895 t0 = tcg_const_tl(I16);
896 gen_addc(dc, cpu_R[rd], cpu_R[ra], t0);
897 tcg_temp_free(t0);
bbe418f2
JL
898 break;
899
900 case 0x29: /* l.andi */
6da544a6 901 LOG_DIS("l.andi r%d, r%d, %d\n", rd, ra, K16);
6597c28d 902 check_r0_write(rd);
6da544a6 903 tcg_gen_andi_tl(cpu_R[rd], cpu_R[ra], K16);
bbe418f2
JL
904 break;
905
906 case 0x2a: /* l.ori */
6da544a6 907 LOG_DIS("l.ori r%d, r%d, %d\n", rd, ra, K16);
6597c28d 908 check_r0_write(rd);
6da544a6 909 tcg_gen_ori_tl(cpu_R[rd], cpu_R[ra], K16);
bbe418f2
JL
910 break;
911
912 case 0x2b: /* l.xori */
913 LOG_DIS("l.xori r%d, r%d, %d\n", rd, ra, I16);
6597c28d 914 check_r0_write(rd);
6da544a6 915 tcg_gen_xori_tl(cpu_R[rd], cpu_R[ra], I16);
bbe418f2
JL
916 break;
917
918 case 0x2c: /* l.muli */
919 LOG_DIS("l.muli r%d, r%d, %d\n", rd, ra, I16);
6597c28d 920 check_r0_write(rd);
9ecaa27e
RH
921 t0 = tcg_const_tl(I16);
922 gen_mul(dc, cpu_R[rd], cpu_R[ra], t0);
923 tcg_temp_free(t0);
bbe418f2
JL
924 break;
925
926 case 0x2d: /* l.mfspr */
6da544a6 927 LOG_DIS("l.mfspr r%d, r%d, %d\n", rd, ra, K16);
6597c28d 928 check_r0_write(rd);
4dd044c6
JL
929 {
930#if defined(CONFIG_USER_ONLY)
931 return;
932#else
6da544a6 933 TCGv_i32 ti = tcg_const_i32(K16);
4dd044c6
JL
934 if (dc->mem_idx == MMU_USER_IDX) {
935 gen_illegal_exception(dc);
936 return;
937 }
938 gen_helper_mfspr(cpu_R[rd], cpu_env, cpu_R[rd], cpu_R[ra], ti);
939 tcg_temp_free_i32(ti);
940#endif
941 }
bbe418f2
JL
942 break;
943
944 case 0x30: /* l.mtspr */
6da544a6 945 LOG_DIS("l.mtspr r%d, r%d, %d\n", ra, rb, K5_11);
4dd044c6
JL
946 {
947#if defined(CONFIG_USER_ONLY)
948 return;
949#else
6da544a6 950 TCGv_i32 im = tcg_const_i32(K5_11);
4dd044c6
JL
951 if (dc->mem_idx == MMU_USER_IDX) {
952 gen_illegal_exception(dc);
953 return;
954 }
955 gen_helper_mtspr(cpu_env, cpu_R[ra], cpu_R[rb], im);
956 tcg_temp_free_i32(im);
957#endif
958 }
bbe418f2
JL
959 break;
960
930c3d00 961 case 0x33: /* l.swa */
6da544a6 962 LOG_DIS("l.swa r%d, r%d, %d\n", ra, rb, I5_11);
6597c28d 963 gen_swa(dc, rb, cpu_R[ra], I5_11);
930c3d00
RH
964 break;
965
bbe418f2
JL
966/* not used yet, open it when we need or64. */
967/*#ifdef TARGET_OPENRISC64
968 case 0x34: l.sd
6da544a6 969 LOG_DIS("l.sd r%d, r%d, %d\n", ra, rb, I5_11);
5631e69c
RH
970 check_ob64s(dc);
971 mop = MO_TEQ;
972 goto do_store;
bbe418f2
JL
973#endif*/
974
975 case 0x35: /* l.sw */
6da544a6 976 LOG_DIS("l.sw r%d, r%d, %d\n", ra, rb, I5_11);
5631e69c
RH
977 mop = MO_TEUL;
978 goto do_store;
bbe418f2
JL
979
980 case 0x36: /* l.sb */
6da544a6 981 LOG_DIS("l.sb r%d, r%d, %d\n", ra, rb, I5_11);
5631e69c
RH
982 mop = MO_UB;
983 goto do_store;
bbe418f2
JL
984
985 case 0x37: /* l.sh */
6da544a6 986 LOG_DIS("l.sh r%d, r%d, %d\n", ra, rb, I5_11);
5631e69c
RH
987 mop = MO_TEUW;
988 goto do_store;
989
990 do_store:
bbe418f2
JL
991 {
992 TCGv t0 = tcg_temp_new();
6da544a6 993 tcg_gen_addi_tl(t0, cpu_R[ra], I5_11);
5631e69c 994 tcg_gen_qemu_st_tl(cpu_R[rb], t0, dc->mem_idx, mop);
bbe418f2
JL
995 tcg_temp_free(t0);
996 }
997 break;
998
999 default:
1000 gen_illegal_exception(dc);
1001 break;
1002 }
1003}
1004
1005static void dec_mac(DisasContext *dc, uint32_t insn)
1006{
1007 uint32_t op0;
1008 uint32_t ra, rb;
1009 op0 = extract32(insn, 0, 4);
1010 ra = extract32(insn, 16, 5);
1011 rb = extract32(insn, 11, 5);
1012
1013 switch (op0) {
1014 case 0x0001: /* l.mac */
1015 LOG_DIS("l.mac r%d, r%d\n", ra, rb);
6f7332ba 1016 gen_mac(dc, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1017 break;
1018
1019 case 0x0002: /* l.msb */
1020 LOG_DIS("l.msb r%d, r%d\n", ra, rb);
6f7332ba 1021 gen_msb(dc, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1022 break;
1023
cc5de49e
RH
1024 case 0x0003: /* l.macu */
1025 LOG_DIS("l.macu r%d, r%d\n", ra, rb);
1026 gen_macu(dc, cpu_R[ra], cpu_R[rb]);
1027 break;
1028
1029 case 0x0004: /* l.msbu */
1030 LOG_DIS("l.msbu r%d, r%d\n", ra, rb);
1031 gen_msbu(dc, cpu_R[ra], cpu_R[rb]);
1032 break;
1033
bbe418f2
JL
1034 default:
1035 gen_illegal_exception(dc);
1036 break;
1037 }
1038}
1039
1040static void dec_logic(DisasContext *dc, uint32_t insn)
1041{
1042 uint32_t op0;
6da544a6 1043 uint32_t rd, ra, L6, S6;
bbe418f2
JL
1044 op0 = extract32(insn, 6, 2);
1045 rd = extract32(insn, 21, 5);
1046 ra = extract32(insn, 16, 5);
1047 L6 = extract32(insn, 0, 6);
6da544a6 1048 S6 = L6 & (TARGET_LONG_BITS - 1);
bbe418f2 1049
6597c28d 1050 check_r0_write(rd);
bbe418f2
JL
1051 switch (op0) {
1052 case 0x00: /* l.slli */
1053 LOG_DIS("l.slli r%d, r%d, %d\n", rd, ra, L6);
6da544a6 1054 tcg_gen_shli_tl(cpu_R[rd], cpu_R[ra], S6);
bbe418f2
JL
1055 break;
1056
1057 case 0x01: /* l.srli */
1058 LOG_DIS("l.srli r%d, r%d, %d\n", rd, ra, L6);
6da544a6 1059 tcg_gen_shri_tl(cpu_R[rd], cpu_R[ra], S6);
bbe418f2
JL
1060 break;
1061
1062 case 0x02: /* l.srai */
1063 LOG_DIS("l.srai r%d, r%d, %d\n", rd, ra, L6);
6da544a6
RH
1064 tcg_gen_sari_tl(cpu_R[rd], cpu_R[ra], S6);
1065 break;
bbe418f2
JL
1066
1067 case 0x03: /* l.rori */
1068 LOG_DIS("l.rori r%d, r%d, %d\n", rd, ra, L6);
6da544a6 1069 tcg_gen_rotri_tl(cpu_R[rd], cpu_R[ra], S6);
bbe418f2
JL
1070 break;
1071
1072 default:
1073 gen_illegal_exception(dc);
1074 break;
1075 }
1076}
1077
1078static void dec_M(DisasContext *dc, uint32_t insn)
1079{
1080 uint32_t op0;
1081 uint32_t rd;
1082 uint32_t K16;
1083 op0 = extract32(insn, 16, 1);
1084 rd = extract32(insn, 21, 5);
1085 K16 = extract32(insn, 0, 16);
1086
6597c28d 1087 check_r0_write(rd);
bbe418f2
JL
1088 switch (op0) {
1089 case 0x0: /* l.movhi */
1090 LOG_DIS("l.movhi r%d, %d\n", rd, K16);
1091 tcg_gen_movi_tl(cpu_R[rd], (K16 << 16));
1092 break;
1093
1094 case 0x1: /* l.macrc */
1095 LOG_DIS("l.macrc r%d\n", rd);
6f7332ba
RH
1096 tcg_gen_trunc_i64_tl(cpu_R[rd], cpu_mac);
1097 tcg_gen_movi_i64(cpu_mac, 0);
bbe418f2
JL
1098 break;
1099
1100 default:
1101 gen_illegal_exception(dc);
1102 break;
1103 }
1104}
1105
1106static void dec_comp(DisasContext *dc, uint32_t insn)
1107{
1108 uint32_t op0;
1109 uint32_t ra, rb;
1110
1111 op0 = extract32(insn, 21, 5);
1112 ra = extract32(insn, 16, 5);
1113 rb = extract32(insn, 11, 5);
1114
bbe418f2
JL
1115 /* unsigned integers */
1116 tcg_gen_ext32u_tl(cpu_R[ra], cpu_R[ra]);
1117 tcg_gen_ext32u_tl(cpu_R[rb], cpu_R[rb]);
1118
1119 switch (op0) {
1120 case 0x0: /* l.sfeq */
1121 LOG_DIS("l.sfeq r%d, r%d\n", ra, rb);
84775c43 1122 tcg_gen_setcond_tl(TCG_COND_EQ, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1123 break;
1124
1125 case 0x1: /* l.sfne */
1126 LOG_DIS("l.sfne r%d, r%d\n", ra, rb);
84775c43 1127 tcg_gen_setcond_tl(TCG_COND_NE, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1128 break;
1129
1130 case 0x2: /* l.sfgtu */
1131 LOG_DIS("l.sfgtu r%d, r%d\n", ra, rb);
84775c43 1132 tcg_gen_setcond_tl(TCG_COND_GTU, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1133 break;
1134
1135 case 0x3: /* l.sfgeu */
1136 LOG_DIS("l.sfgeu r%d, r%d\n", ra, rb);
84775c43 1137 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1138 break;
1139
1140 case 0x4: /* l.sfltu */
1141 LOG_DIS("l.sfltu r%d, r%d\n", ra, rb);
84775c43 1142 tcg_gen_setcond_tl(TCG_COND_LTU, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1143 break;
1144
1145 case 0x5: /* l.sfleu */
1146 LOG_DIS("l.sfleu r%d, r%d\n", ra, rb);
84775c43 1147 tcg_gen_setcond_tl(TCG_COND_LEU, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1148 break;
1149
1150 case 0xa: /* l.sfgts */
1151 LOG_DIS("l.sfgts r%d, r%d\n", ra, rb);
84775c43 1152 tcg_gen_setcond_tl(TCG_COND_GT, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1153 break;
1154
1155 case 0xb: /* l.sfges */
1156 LOG_DIS("l.sfges r%d, r%d\n", ra, rb);
84775c43 1157 tcg_gen_setcond_tl(TCG_COND_GE, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1158 break;
1159
1160 case 0xc: /* l.sflts */
1161 LOG_DIS("l.sflts r%d, r%d\n", ra, rb);
84775c43 1162 tcg_gen_setcond_tl(TCG_COND_LT, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1163 break;
1164
1165 case 0xd: /* l.sfles */
1166 LOG_DIS("l.sfles r%d, r%d\n", ra, rb);
84775c43 1167 tcg_gen_setcond_tl(TCG_COND_LE, cpu_sr_f, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1168 break;
1169
1170 default:
1171 gen_illegal_exception(dc);
1172 break;
1173 }
bbe418f2
JL
1174}
1175
1176static void dec_compi(DisasContext *dc, uint32_t insn)
1177{
6da544a6
RH
1178 uint32_t op0, ra;
1179 int32_t I16;
bbe418f2
JL
1180
1181 op0 = extract32(insn, 21, 5);
1182 ra = extract32(insn, 16, 5);
6da544a6 1183 I16 = sextract32(insn, 0, 16);
bbe418f2 1184
bbe418f2
JL
1185 switch (op0) {
1186 case 0x0: /* l.sfeqi */
1187 LOG_DIS("l.sfeqi r%d, %d\n", ra, I16);
84775c43 1188 tcg_gen_setcondi_tl(TCG_COND_EQ, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1189 break;
1190
1191 case 0x1: /* l.sfnei */
1192 LOG_DIS("l.sfnei r%d, %d\n", ra, I16);
84775c43 1193 tcg_gen_setcondi_tl(TCG_COND_NE, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1194 break;
1195
1196 case 0x2: /* l.sfgtui */
1197 LOG_DIS("l.sfgtui r%d, %d\n", ra, I16);
84775c43 1198 tcg_gen_setcondi_tl(TCG_COND_GTU, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1199 break;
1200
1201 case 0x3: /* l.sfgeui */
1202 LOG_DIS("l.sfgeui r%d, %d\n", ra, I16);
84775c43 1203 tcg_gen_setcondi_tl(TCG_COND_GEU, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1204 break;
1205
1206 case 0x4: /* l.sfltui */
1207 LOG_DIS("l.sfltui r%d, %d\n", ra, I16);
84775c43 1208 tcg_gen_setcondi_tl(TCG_COND_LTU, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1209 break;
1210
1211 case 0x5: /* l.sfleui */
1212 LOG_DIS("l.sfleui r%d, %d\n", ra, I16);
84775c43 1213 tcg_gen_setcondi_tl(TCG_COND_LEU, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1214 break;
1215
1216 case 0xa: /* l.sfgtsi */
1217 LOG_DIS("l.sfgtsi r%d, %d\n", ra, I16);
84775c43 1218 tcg_gen_setcondi_tl(TCG_COND_GT, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1219 break;
1220
1221 case 0xb: /* l.sfgesi */
1222 LOG_DIS("l.sfgesi r%d, %d\n", ra, I16);
84775c43 1223 tcg_gen_setcondi_tl(TCG_COND_GE, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1224 break;
1225
1226 case 0xc: /* l.sfltsi */
1227 LOG_DIS("l.sfltsi r%d, %d\n", ra, I16);
84775c43 1228 tcg_gen_setcondi_tl(TCG_COND_LT, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1229 break;
1230
1231 case 0xd: /* l.sflesi */
1232 LOG_DIS("l.sflesi r%d, %d\n", ra, I16);
84775c43 1233 tcg_gen_setcondi_tl(TCG_COND_LE, cpu_sr_f, cpu_R[ra], I16);
bbe418f2
JL
1234 break;
1235
1236 default:
1237 gen_illegal_exception(dc);
1238 break;
1239 }
bbe418f2
JL
1240}
1241
1242static void dec_sys(DisasContext *dc, uint32_t insn)
1243{
1244 uint32_t op0;
bbe418f2 1245 uint32_t K16;
111ece51 1246
3d59b680 1247 op0 = extract32(insn, 16, 10);
bbe418f2 1248 K16 = extract32(insn, 0, 16);
bbe418f2
JL
1249
1250 switch (op0) {
1251 case 0x000: /* l.sys */
1252 LOG_DIS("l.sys %d\n", K16);
1253 tcg_gen_movi_tl(cpu_pc, dc->pc);
1254 gen_exception(dc, EXCP_SYSCALL);
1255 dc->is_jmp = DISAS_UPDATE;
1256 break;
1257
1258 case 0x100: /* l.trap */
1259 LOG_DIS("l.trap %d\n", K16);
bbe418f2
JL
1260 tcg_gen_movi_tl(cpu_pc, dc->pc);
1261 gen_exception(dc, EXCP_TRAP);
bbe418f2
JL
1262 break;
1263
1264 case 0x300: /* l.csync */
1265 LOG_DIS("l.csync\n");
bbe418f2
JL
1266 break;
1267
1268 case 0x200: /* l.msync */
1269 LOG_DIS("l.msync\n");
24fc5c0f 1270 tcg_gen_mb(TCG_MO_ALL);
bbe418f2
JL
1271 break;
1272
1273 case 0x270: /* l.psync */
1274 LOG_DIS("l.psync\n");
bbe418f2
JL
1275 break;
1276
1277 default:
1278 gen_illegal_exception(dc);
1279 break;
1280 }
1281}
1282
1283static void dec_float(DisasContext *dc, uint32_t insn)
1284{
1285 uint32_t op0;
1286 uint32_t ra, rb, rd;
1287 op0 = extract32(insn, 0, 8);
1288 ra = extract32(insn, 16, 5);
1289 rb = extract32(insn, 11, 5);
1290 rd = extract32(insn, 21, 5);
1291
1292 switch (op0) {
1293 case 0x00: /* lf.add.s */
1294 LOG_DIS("lf.add.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d 1295 check_r0_write(rd);
bbe418f2
JL
1296 gen_helper_float_add_s(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1297 break;
1298
1299 case 0x01: /* lf.sub.s */
1300 LOG_DIS("lf.sub.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d 1301 check_r0_write(rd);
bbe418f2
JL
1302 gen_helper_float_sub_s(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1303 break;
1304
bbe418f2
JL
1305 case 0x02: /* lf.mul.s */
1306 LOG_DIS("lf.mul.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d
RH
1307 check_r0_write(rd);
1308 gen_helper_float_mul_s(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1309 break;
1310
1311 case 0x03: /* lf.div.s */
1312 LOG_DIS("lf.div.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d 1313 check_r0_write(rd);
bbe418f2
JL
1314 gen_helper_float_div_s(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1315 break;
1316
1317 case 0x04: /* lf.itof.s */
1318 LOG_DIS("lf.itof r%d, r%d\n", rd, ra);
6597c28d 1319 check_r0_write(rd);
bbe418f2
JL
1320 gen_helper_itofs(cpu_R[rd], cpu_env, cpu_R[ra]);
1321 break;
1322
1323 case 0x05: /* lf.ftoi.s */
1324 LOG_DIS("lf.ftoi r%d, r%d\n", rd, ra);
6597c28d 1325 check_r0_write(rd);
bbe418f2
JL
1326 gen_helper_ftois(cpu_R[rd], cpu_env, cpu_R[ra]);
1327 break;
1328
1329 case 0x06: /* lf.rem.s */
1330 LOG_DIS("lf.rem.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d 1331 check_r0_write(rd);
bbe418f2
JL
1332 gen_helper_float_rem_s(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1333 break;
1334
1335 case 0x07: /* lf.madd.s */
1336 LOG_DIS("lf.madd.s r%d, r%d, r%d\n", rd, ra, rb);
6597c28d 1337 check_r0_write(rd);
762e22ed
RH
1338 gen_helper_float_madd_s(cpu_R[rd], cpu_env, cpu_R[rd],
1339 cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1340 break;
1341
1342 case 0x08: /* lf.sfeq.s */
1343 LOG_DIS("lf.sfeq.s r%d, r%d\n", ra, rb);
84775c43 1344 gen_helper_float_eq_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1345 break;
1346
1347 case 0x09: /* lf.sfne.s */
1348 LOG_DIS("lf.sfne.s r%d, r%d\n", ra, rb);
84775c43 1349 gen_helper_float_ne_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1350 break;
1351
1352 case 0x0a: /* lf.sfgt.s */
1353 LOG_DIS("lf.sfgt.s r%d, r%d\n", ra, rb);
84775c43 1354 gen_helper_float_gt_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1355 break;
1356
1357 case 0x0b: /* lf.sfge.s */
1358 LOG_DIS("lf.sfge.s r%d, r%d\n", ra, rb);
84775c43 1359 gen_helper_float_ge_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1360 break;
1361
1362 case 0x0c: /* lf.sflt.s */
1363 LOG_DIS("lf.sflt.s r%d, r%d\n", ra, rb);
84775c43 1364 gen_helper_float_lt_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1365 break;
1366
1367 case 0x0d: /* lf.sfle.s */
1368 LOG_DIS("lf.sfle.s r%d, r%d\n", ra, rb);
84775c43 1369 gen_helper_float_le_s(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1370 break;
1371
1372/* not used yet, open it when we need or64. */
1373/*#ifdef TARGET_OPENRISC64
1374 case 0x10: lf.add.d
1375 LOG_DIS("lf.add.d r%d, r%d, r%d\n", rd, ra, rb);
1376 check_of64s(dc);
6597c28d 1377 check_r0_write(rd);
bbe418f2
JL
1378 gen_helper_float_add_d(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1379 break;
1380
1381 case 0x11: lf.sub.d
1382 LOG_DIS("lf.sub.d r%d, r%d, r%d\n", rd, ra, rb);
1383 check_of64s(dc);
6597c28d 1384 check_r0_write(rd);
bbe418f2
JL
1385 gen_helper_float_sub_d(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1386 break;
1387
1388 case 0x12: lf.mul.d
1389 LOG_DIS("lf.mul.d r%d, r%d, r%d\n", rd, ra, rb);
1390 check_of64s(dc);
6597c28d
RH
1391 check_r0_write(rd);
1392 gen_helper_float_mul_d(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1393 break;
1394
1395 case 0x13: lf.div.d
1396 LOG_DIS("lf.div.d r%d, r%d, r%d\n", rd, ra, rb);
1397 check_of64s(dc);
6597c28d 1398 check_r0_write(rd);
bbe418f2
JL
1399 gen_helper_float_div_d(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1400 break;
1401
1402 case 0x14: lf.itof.d
1403 LOG_DIS("lf.itof r%d, r%d\n", rd, ra);
1404 check_of64s(dc);
6597c28d 1405 check_r0_write(rd);
bbe418f2
JL
1406 gen_helper_itofd(cpu_R[rd], cpu_env, cpu_R[ra]);
1407 break;
1408
1409 case 0x15: lf.ftoi.d
1410 LOG_DIS("lf.ftoi r%d, r%d\n", rd, ra);
1411 check_of64s(dc);
6597c28d 1412 check_r0_write(rd);
bbe418f2
JL
1413 gen_helper_ftoid(cpu_R[rd], cpu_env, cpu_R[ra]);
1414 break;
1415
1416 case 0x16: lf.rem.d
1417 LOG_DIS("lf.rem.d r%d, r%d, r%d\n", rd, ra, rb);
1418 check_of64s(dc);
6597c28d 1419 check_r0_write(rd);
bbe418f2
JL
1420 gen_helper_float_rem_d(cpu_R[rd], cpu_env, cpu_R[ra], cpu_R[rb]);
1421 break;
1422
1423 case 0x17: lf.madd.d
1424 LOG_DIS("lf.madd.d r%d, r%d, r%d\n", rd, ra, rb);
1425 check_of64s(dc);
6597c28d 1426 check_r0_write(rd);
762e22ed
RH
1427 gen_helper_float_madd_d(cpu_R[rd], cpu_env, cpu_R[rd],
1428 cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1429 break;
1430
1431 case 0x18: lf.sfeq.d
1432 LOG_DIS("lf.sfeq.d r%d, r%d\n", ra, rb);
1433 check_of64s(dc);
84775c43 1434 gen_helper_float_eq_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1435 break;
1436
1437 case 0x1a: lf.sfgt.d
1438 LOG_DIS("lf.sfgt.d r%d, r%d\n", ra, rb);
1439 check_of64s(dc);
84775c43 1440 gen_helper_float_gt_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1441 break;
1442
1443 case 0x1b: lf.sfge.d
1444 LOG_DIS("lf.sfge.d r%d, r%d\n", ra, rb);
1445 check_of64s(dc);
84775c43 1446 gen_helper_float_ge_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1447 break;
1448
1449 case 0x19: lf.sfne.d
1450 LOG_DIS("lf.sfne.d r%d, r%d\n", ra, rb);
1451 check_of64s(dc);
84775c43 1452 gen_helper_float_ne_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1453 break;
1454
1455 case 0x1c: lf.sflt.d
1456 LOG_DIS("lf.sflt.d r%d, r%d\n", ra, rb);
1457 check_of64s(dc);
84775c43 1458 gen_helper_float_lt_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1459 break;
1460
1461 case 0x1d: lf.sfle.d
1462 LOG_DIS("lf.sfle.d r%d, r%d\n", ra, rb);
1463 check_of64s(dc);
84775c43 1464 gen_helper_float_le_d(cpu_sr_f, cpu_env, cpu_R[ra], cpu_R[rb]);
bbe418f2
JL
1465 break;
1466#endif*/
1467
1468 default:
1469 gen_illegal_exception(dc);
1470 break;
1471 }
bbe418f2
JL
1472}
1473
1474static void disas_openrisc_insn(DisasContext *dc, OpenRISCCPU *cpu)
1475{
1476 uint32_t op0;
1477 uint32_t insn;
1478 insn = cpu_ldl_code(&cpu->env, dc->pc);
1479 op0 = extract32(insn, 26, 6);
1480
1481 switch (op0) {
1482 case 0x06:
1483 dec_M(dc, insn);
1484 break;
1485
1486 case 0x08:
1487 dec_sys(dc, insn);
1488 break;
1489
1490 case 0x2e:
1491 dec_logic(dc, insn);
1492 break;
1493
1494 case 0x2f:
1495 dec_compi(dc, insn);
1496 break;
1497
1498 case 0x31:
1499 dec_mac(dc, insn);
1500 break;
1501
1502 case 0x32:
1503 dec_float(dc, insn);
1504 break;
1505
1506 case 0x38:
1507 dec_calc(dc, insn);
1508 break;
1509
1510 case 0x39:
1511 dec_comp(dc, insn);
1512 break;
1513
1514 default:
1515 dec_misc(dc, insn);
1516 break;
1517 }
1518}
1519
4e5e1215 1520void gen_intermediate_code(CPUOpenRISCState *env, struct TranslationBlock *tb)
e67db06e 1521{
4e5e1215 1522 OpenRISCCPU *cpu = openrisc_env_get_cpu(env);
ed2803da 1523 CPUState *cs = CPU(cpu);
bbe418f2 1524 struct DisasContext ctx, *dc = &ctx;
bbe418f2 1525 uint32_t pc_start;
bbe418f2
JL
1526 uint32_t next_page_start;
1527 int num_insns;
1528 int max_insns;
1529
bbe418f2
JL
1530 pc_start = tb->pc;
1531 dc->tb = tb;
1532
bbe418f2 1533 dc->is_jmp = DISAS_NEXT;
bbe418f2 1534 dc->pc = pc_start;
97ed5ccd 1535 dc->mem_idx = cpu_mmu_index(&cpu->env, false);
a01deb36
RH
1536 dc->tb_flags = tb->flags;
1537 dc->delayed_branch = (dc->tb_flags & TB_FLAGS_DFLAG) != 0;
ed2803da 1538 dc->singlestep_enabled = cs->singlestep_enabled;
bbe418f2
JL
1539
1540 next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
bbe418f2
JL
1541 num_insns = 0;
1542 max_insns = tb->cflags & CF_COUNT_MASK;
1543
1544 if (max_insns == 0) {
1545 max_insns = CF_COUNT_MASK;
1546 }
190ce7fb
RH
1547 if (max_insns > TCG_MAX_INSNS) {
1548 max_insns = TCG_MAX_INSNS;
1549 }
bbe418f2 1550
111ece51
RH
1551 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
1552 && qemu_log_in_addr_range(pc_start)) {
1553 qemu_log_lock();
1554 qemu_log("----------------\n");
1555 qemu_log("IN: %s\n", lookup_symbol(pc_start));
1556 }
1557
cd42d5b2 1558 gen_tb_start(tb);
bbe418f2 1559
6597c28d
RH
1560 /* Allow the TCG optimizer to see that R0 == 0,
1561 when it's true, which is the common case. */
1562 if (dc->tb_flags & TB_FLAGS_R0_0) {
1563 cpu_R[0] = tcg_const_tl(0);
1564 } else {
1565 cpu_R[0] = cpu_R0;
1566 }
1567
bbe418f2 1568 do {
a01deb36
RH
1569 tcg_gen_insn_start(dc->pc, (dc->delayed_branch ? 1 : 0)
1570 | (num_insns ? 2 : 0));
959082fc 1571 num_insns++;
bbe418f2 1572
b933066a
RH
1573 if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
1574 tcg_gen_movi_tl(cpu_pc, dc->pc);
1575 gen_exception(dc, EXCP_DEBUG);
1576 dc->is_jmp = DISAS_UPDATE;
522a0d4e
RH
1577 /* The address covered by the breakpoint must be included in
1578 [tb->pc, tb->pc + tb->size) in order to for it to be
1579 properly cleared -- thus we increment the PC here so that
1580 the logic setting tb->size below does the right thing. */
1581 dc->pc += 4;
b933066a
RH
1582 break;
1583 }
1584
959082fc 1585 if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
bbe418f2
JL
1586 gen_io_start();
1587 }
bbe418f2 1588 disas_openrisc_insn(dc, cpu);
24c32852
RH
1589 dc->pc = dc->pc + 4;
1590
bbe418f2
JL
1591 /* delay slot */
1592 if (dc->delayed_branch) {
1593 dc->delayed_branch--;
1594 if (!dc->delayed_branch) {
bbe418f2 1595 tcg_gen_mov_tl(cpu_pc, jmp_pc);
24c32852
RH
1596 tcg_gen_discard_tl(jmp_pc);
1597 dc->is_jmp = DISAS_UPDATE;
bbe418f2
JL
1598 break;
1599 }
1600 }
1601 } while (!dc->is_jmp
fe700adb 1602 && !tcg_op_buf_full()
ed2803da 1603 && !cs->singlestep_enabled
bbe418f2
JL
1604 && !singlestep
1605 && (dc->pc < next_page_start)
1606 && num_insns < max_insns);
1607
1608 if (tb->cflags & CF_LAST_IO) {
1609 gen_io_end();
1610 }
24c32852 1611
a01deb36
RH
1612 if ((dc->tb_flags & TB_FLAGS_DFLAG ? 1 : 0) != (dc->delayed_branch != 0)) {
1613 tcg_gen_movi_i32(cpu_dflag, dc->delayed_branch != 0);
1614 }
1615
24c32852 1616 tcg_gen_movi_tl(cpu_ppc, dc->pc - 4);
bbe418f2
JL
1617 if (dc->is_jmp == DISAS_NEXT) {
1618 dc->is_jmp = DISAS_UPDATE;
1619 tcg_gen_movi_tl(cpu_pc, dc->pc);
1620 }
ed2803da 1621 if (unlikely(cs->singlestep_enabled)) {
bbe418f2
JL
1622 gen_exception(dc, EXCP_DEBUG);
1623 } else {
1624 switch (dc->is_jmp) {
1625 case DISAS_NEXT:
1626 gen_goto_tb(dc, 0, dc->pc);
1627 break;
1628 default:
1629 case DISAS_JUMP:
1630 break;
1631 case DISAS_UPDATE:
1632 /* indicate that the hash table must be used
1633 to find the next TB */
1634 tcg_gen_exit_tb(0);
1635 break;
1636 case DISAS_TB_JUMP:
1637 /* nothing more to generate */
1638 break;
1639 }
1640 }
1641
806f352d 1642 gen_tb_end(tb, num_insns);
0a7df5da 1643
4e5e1215
RH
1644 tb->size = dc->pc - pc_start;
1645 tb->icount = num_insns;
bbe418f2 1646
4910e6e4
RH
1647 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
1648 && qemu_log_in_addr_range(pc_start)) {
111ece51
RH
1649 log_target_disas(cs, pc_start, tb->size, 0);
1650 qemu_log("\n");
1ee73216 1651 qemu_log_unlock();
bbe418f2 1652 }
e67db06e
JL
1653}
1654
878096ee
AF
1655void openrisc_cpu_dump_state(CPUState *cs, FILE *f,
1656 fprintf_function cpu_fprintf,
1657 int flags)
e67db06e 1658{
878096ee
AF
1659 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
1660 CPUOpenRISCState *env = &cpu->env;
e67db06e 1661 int i;
878096ee 1662
e67db06e
JL
1663 cpu_fprintf(f, "PC=%08x\n", env->pc);
1664 for (i = 0; i < 32; ++i) {
878096ee 1665 cpu_fprintf(f, "R%02d=%08x%c", i, env->gpr[i],
e67db06e
JL
1666 (i % 4) == 3 ? '\n' : ' ');
1667 }
1668}
1669
1670void restore_state_to_opc(CPUOpenRISCState *env, TranslationBlock *tb,
bad729e2 1671 target_ulong *data)
e67db06e 1672{
bad729e2 1673 env->pc = data[0];
a01deb36
RH
1674 env->dflag = data[1] & 1;
1675 if (data[1] & 2) {
24c32852
RH
1676 env->ppc = env->pc - 4;
1677 }
e67db06e 1678}