]> git.proxmox.com Git - mirror_qemu.git/blame - target/ppc/cpu.h
Merge remote-tracking branch 'remotes/stefanha/tags/tracing-pull-request' into staging
[mirror_qemu.git] / target / ppc / cpu.h
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation cpu definitions for qemu.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
79aceca5
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 18 */
07f5a258
MA
19
20#ifndef PPC_CPU_H
21#define PPC_CPU_H
79aceca5 22
60caf221 23#include "qemu/int128.h"
74433bf0
RH
24#include "exec/cpu-defs.h"
25#include "cpu-qom.h"
26#include "exec/cpu-defs.h"
27#include "cpu-qom.h"
3fc6c082 28
c647e3fe 29/* #define PPC_EMULATE_32BITS_HYPV */
a4f30719 30
f0b0685d
ND
31#define TCG_GUEST_DEFAULT_MO 0
32
ad3e67d0 33#define TARGET_PAGE_BITS_64K 16
81762d6d
DG
34#define TARGET_PAGE_BITS_16M 24
35
c647e3fe 36#if defined(TARGET_PPC64)
4ecd4d16 37#define PPC_ELF_MACHINE EM_PPC64
76a66253 38#else
4ecd4d16 39#define PPC_ELF_MACHINE EM_PPC
76a66253 40#endif
9042c0e2 41
a7d4b1bf
CLG
42#define PPC_BIT(bit) (0x8000000000000000ULL >> (bit))
43#define PPC_BIT32(bit) (0x80000000 >> (bit))
44#define PPC_BIT8(bit) (0x80 >> (bit))
2a83f997
CLG
45#define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
46#define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \
47 PPC_BIT32(bs))
a6a444a8
CLG
48#define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs))
49
e1833e1f
JM
50/*****************************************************************************/
51/* Exception vectors definitions */
52enum {
53 POWERPC_EXCP_NONE = -1,
54 /* The 64 first entries are used by the PowerPC embedded specification */
55 POWERPC_EXCP_CRITICAL = 0, /* Critical input */
56 POWERPC_EXCP_MCHECK = 1, /* Machine check exception */
57 POWERPC_EXCP_DSI = 2, /* Data storage exception */
58 POWERPC_EXCP_ISI = 3, /* Instruction storage exception */
59 POWERPC_EXCP_EXTERNAL = 4, /* External input */
60 POWERPC_EXCP_ALIGN = 5, /* Alignment exception */
61 POWERPC_EXCP_PROGRAM = 6, /* Program exception */
62 POWERPC_EXCP_FPU = 7, /* Floating-point unavailable exception */
63 POWERPC_EXCP_SYSCALL = 8, /* System call exception */
64 POWERPC_EXCP_APU = 9, /* Auxiliary processor unavailable */
65 POWERPC_EXCP_DECR = 10, /* Decrementer exception */
66 POWERPC_EXCP_FIT = 11, /* Fixed-interval timer interrupt */
67 POWERPC_EXCP_WDT = 12, /* Watchdog timer interrupt */
b4095fed
JM
68 POWERPC_EXCP_DTLB = 13, /* Data TLB miss */
69 POWERPC_EXCP_ITLB = 14, /* Instruction TLB miss */
e1833e1f
JM
70 POWERPC_EXCP_DEBUG = 15, /* Debug interrupt */
71 /* Vectors 16 to 31 are reserved */
e1833e1f
JM
72 POWERPC_EXCP_SPEU = 32, /* SPE/embedded floating-point unavailable */
73 POWERPC_EXCP_EFPDI = 33, /* Embedded floating-point data interrupt */
74 POWERPC_EXCP_EFPRI = 34, /* Embedded floating-point round interrupt */
75 POWERPC_EXCP_EPERFM = 35, /* Embedded performance monitor interrupt */
76 POWERPC_EXCP_DOORI = 36, /* Embedded doorbell interrupt */
77 POWERPC_EXCP_DOORCI = 37, /* Embedded doorbell critical interrupt */
0ef654e3
AG
78 POWERPC_EXCP_GDOORI = 38, /* Embedded guest doorbell interrupt */
79 POWERPC_EXCP_GDOORCI = 39, /* Embedded guest doorbell critical interrupt*/
80 POWERPC_EXCP_HYPPRIV = 41, /* Embedded hypervisor priv instruction */
81 /* Vectors 42 to 63 are reserved */
e1833e1f
JM
82 /* Exceptions defined in the PowerPC server specification */
83 POWERPC_EXCP_RESET = 64, /* System reset exception */
e1833e1f
JM
84 POWERPC_EXCP_DSEG = 65, /* Data segment exception */
85 POWERPC_EXCP_ISEG = 66, /* Instruction segment exception */
e1833e1f 86 POWERPC_EXCP_HDECR = 67, /* Hypervisor decrementer exception */
e1833e1f 87 POWERPC_EXCP_TRACE = 68, /* Trace exception */
e1833e1f
JM
88 POWERPC_EXCP_HDSI = 69, /* Hypervisor data storage exception */
89 POWERPC_EXCP_HISI = 70, /* Hypervisor instruction storage exception */
90 POWERPC_EXCP_HDSEG = 71, /* Hypervisor data segment exception */
91 POWERPC_EXCP_HISEG = 72, /* Hypervisor instruction segment exception */
e1833e1f
JM
92 POWERPC_EXCP_VPU = 73, /* Vector unavailable exception */
93 /* 40x specific exceptions */
94 POWERPC_EXCP_PIT = 74, /* Programmable interval timer interrupt */
95 /* 601 specific exceptions */
96 POWERPC_EXCP_IO = 75, /* IO error exception */
97 POWERPC_EXCP_RUNM = 76, /* Run mode exception */
98 /* 602 specific exceptions */
99 POWERPC_EXCP_EMUL = 77, /* Emulation trap exception */
100 /* 602/603 specific exceptions */
b4095fed 101 POWERPC_EXCP_IFTLB = 78, /* Instruction fetch TLB miss */
e1833e1f
JM
102 POWERPC_EXCP_DLTLB = 79, /* Data load TLB miss */
103 POWERPC_EXCP_DSTLB = 80, /* Data store TLB miss */
104 /* Exceptions available on most PowerPC */
105 POWERPC_EXCP_FPA = 81, /* Floating-point assist exception */
b4095fed
JM
106 POWERPC_EXCP_DABR = 82, /* Data address breakpoint */
107 POWERPC_EXCP_IABR = 83, /* Instruction address breakpoint */
108 POWERPC_EXCP_SMI = 84, /* System management interrupt */
109 POWERPC_EXCP_PERFM = 85, /* Embedded performance monitor interrupt */
e1833e1f 110 /* 7xx/74xx specific exceptions */
b4095fed 111 POWERPC_EXCP_THERM = 86, /* Thermal interrupt */
e1833e1f 112 /* 74xx specific exceptions */
b4095fed 113 POWERPC_EXCP_VPUA = 87, /* Vector assist exception */
e1833e1f 114 /* 970FX specific exceptions */
b4095fed
JM
115 POWERPC_EXCP_SOFTP = 88, /* Soft patch exception */
116 POWERPC_EXCP_MAINT = 89, /* Maintenance exception */
5b46d07d 117 /* Freescale embedded cores specific exceptions */
b4095fed
JM
118 POWERPC_EXCP_MEXTBR = 90, /* Maskable external breakpoint */
119 POWERPC_EXCP_NMEXTBR = 91, /* Non maskable external breakpoint */
120 POWERPC_EXCP_ITLBE = 92, /* Instruction TLB error */
121 POWERPC_EXCP_DTLBE = 93, /* Data TLB error */
1f29871c
TM
122 /* VSX Unavailable (Power ISA 2.06 and later) */
123 POWERPC_EXCP_VSXU = 94, /* VSX Unavailable */
7019cb3d 124 POWERPC_EXCP_FU = 95, /* Facility Unavailable */
f03a1af5
BH
125 /* Additional ISA 2.06 and later server exceptions */
126 POWERPC_EXCP_HV_EMU = 96, /* HV emulation assistance */
127 POWERPC_EXCP_HV_MAINT = 97, /* HMI */
128 POWERPC_EXCP_HV_FU = 98, /* Hypervisor Facility unavailable */
1414c75d
CLG
129 /* Server doorbell variants */
130 POWERPC_EXCP_SDOOR = 99,
131 POWERPC_EXCP_SDOOR_HV = 100,
d8ce5fd6
BH
132 /* ISA 3.00 additions */
133 POWERPC_EXCP_HVIRT = 101,
e1833e1f 134 /* EOL */
d8ce5fd6 135 POWERPC_EXCP_NB = 102,
5cbdb3a3 136 /* QEMU exceptions: used internally during code translation */
e1833e1f
JM
137 POWERPC_EXCP_STOP = 0x200, /* stop translation */
138 POWERPC_EXCP_BRANCH = 0x201, /* branch instruction */
5cbdb3a3 139 /* QEMU exceptions: special cases we want to stop translation */
e1833e1f
JM
140 POWERPC_EXCP_SYNC = 0x202, /* context synchronizing instruction */
141 POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only */
142};
143
e1833e1f
JM
144/* Exceptions error codes */
145enum {
146 /* Exception subtypes for POWERPC_EXCP_ALIGN */
147 POWERPC_EXCP_ALIGN_FP = 0x01, /* FP alignment exception */
148 POWERPC_EXCP_ALIGN_LST = 0x02, /* Unaligned mult/extern load/store */
149 POWERPC_EXCP_ALIGN_LE = 0x03, /* Multiple little-endian access */
150 POWERPC_EXCP_ALIGN_PROT = 0x04, /* Access cross protection boundary */
151 POWERPC_EXCP_ALIGN_BAT = 0x05, /* Access cross a BAT/seg boundary */
152 POWERPC_EXCP_ALIGN_CACHE = 0x06, /* Impossible dcbz access */
153 /* Exception subtypes for POWERPC_EXCP_PROGRAM */
154 /* FP exceptions */
155 POWERPC_EXCP_FP = 0x10,
156 POWERPC_EXCP_FP_OX = 0x01, /* FP overflow */
157 POWERPC_EXCP_FP_UX = 0x02, /* FP underflow */
158 POWERPC_EXCP_FP_ZX = 0x03, /* FP divide by zero */
159 POWERPC_EXCP_FP_XX = 0x04, /* FP inexact */
7c58044c 160 POWERPC_EXCP_FP_VXSNAN = 0x05, /* FP invalid SNaN op */
e1833e1f
JM
161 POWERPC_EXCP_FP_VXISI = 0x06, /* FP invalid infinite subtraction */
162 POWERPC_EXCP_FP_VXIDI = 0x07, /* FP invalid infinite divide */
163 POWERPC_EXCP_FP_VXZDZ = 0x08, /* FP invalid zero divide */
164 POWERPC_EXCP_FP_VXIMZ = 0x09, /* FP invalid infinite * zero */
165 POWERPC_EXCP_FP_VXVC = 0x0A, /* FP invalid compare */
166 POWERPC_EXCP_FP_VXSOFT = 0x0B, /* FP invalid operation */
167 POWERPC_EXCP_FP_VXSQRT = 0x0C, /* FP invalid square root */
168 POWERPC_EXCP_FP_VXCVI = 0x0D, /* FP invalid integer conversion */
169 /* Invalid instruction */
170 POWERPC_EXCP_INVAL = 0x20,
171 POWERPC_EXCP_INVAL_INVAL = 0x01, /* Invalid instruction */
172 POWERPC_EXCP_INVAL_LSWX = 0x02, /* Invalid lswx instruction */
173 POWERPC_EXCP_INVAL_SPR = 0x03, /* Invalid SPR access */
174 POWERPC_EXCP_INVAL_FP = 0x04, /* Unimplemented mandatory fp instr */
175 /* Privileged instruction */
176 POWERPC_EXCP_PRIV = 0x30,
177 POWERPC_EXCP_PRIV_OPC = 0x01, /* Privileged operation exception */
178 POWERPC_EXCP_PRIV_REG = 0x02, /* Privileged register exception */
179 /* Trap */
180 POWERPC_EXCP_TRAP = 0x40,
181};
182
a750fc0b 183#define PPC_INPUT(env) (env->bus_model)
3fc6c082 184
be147d08 185/*****************************************************************************/
c227f099 186typedef struct opc_handler_t opc_handler_t;
79aceca5 187
3fc6c082 188/*****************************************************************************/
7222b94a 189/* Types used to describe some PowerPC registers etc. */
69b058c8 190typedef struct DisasContext DisasContext;
c227f099 191typedef struct ppc_spr_t ppc_spr_t;
c227f099 192typedef union ppc_tlb_t ppc_tlb_t;
1ad9f0a4 193typedef struct ppc_hash_pte64 ppc_hash_pte64_t;
76a66253 194
3fc6c082 195/* SPR access micro-ops generations callbacks */
c227f099 196struct ppc_spr_t {
69b058c8
PB
197 void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num);
198 void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num);
76a66253 199#if !defined(CONFIG_USER_ONLY)
69b058c8
PB
200 void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num);
201 void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num);
202 void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num);
203 void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num);
707c7c2e 204 unsigned int gdb_id;
76a66253 205#endif
b55266b5 206 const char *name;
d197fdbc 207 target_ulong default_value;
d67d40ea 208#ifdef CONFIG_KVM
c647e3fe
DG
209 /*
210 * We (ab)use the fact that all the SPRs will have ids for the
d67d40ea 211 * ONE_REG interface will have KVM_REG_PPC to use 0 as meaning,
c647e3fe
DG
212 * don't sync this
213 */
d67d40ea
DG
214 uint64_t one_reg_id;
215#endif
3fc6c082
FB
216};
217
05ee3e8a
MCA
218/* VSX/Altivec registers (128 bits) */
219typedef union _ppc_vsr_t {
a9d9eb8f
JM
220 uint8_t u8[16];
221 uint16_t u16[8];
222 uint32_t u32[4];
05ee3e8a 223 uint64_t u64[2];
ab5f265d
AJ
224 int8_t s8[16];
225 int16_t s16[8];
226 int32_t s32[4];
bb527533 227 int64_t s64[2];
05ee3e8a
MCA
228 float32 f32[4];
229 float64 f64[2];
230 float128 f128;
bb527533
TM
231#ifdef CONFIG_INT128
232 __uint128_t u128;
233#endif
05ee3e8a
MCA
234 Int128 s128;
235} ppc_vsr_t;
236
237typedef ppc_vsr_t ppc_avr_t;
d9acba31 238typedef ppc_vsr_t ppc_fprp_t;
9fddaa0c 239
3c7b48b7 240#if !defined(CONFIG_USER_ONLY)
3fc6c082 241/* Software TLB cache */
c227f099
AL
242typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
243struct ppc6xx_tlb_t {
76a66253
JM
244 target_ulong pte0;
245 target_ulong pte1;
246 target_ulong EPN;
1d0a48fb
JM
247};
248
c227f099
AL
249typedef struct ppcemb_tlb_t ppcemb_tlb_t;
250struct ppcemb_tlb_t {
b162d02e 251 uint64_t RPN;
1d0a48fb 252 target_ulong EPN;
76a66253 253 target_ulong PID;
c55e9aef
JM
254 target_ulong size;
255 uint32_t prot;
256 uint32_t attr; /* Storage attributes */
1d0a48fb
JM
257};
258
d1e256fe
AG
259typedef struct ppcmas_tlb_t {
260 uint32_t mas8;
261 uint32_t mas1;
262 uint64_t mas2;
263 uint64_t mas7_3;
264} ppcmas_tlb_t;
265
c227f099 266union ppc_tlb_t {
1c53accc
AG
267 ppc6xx_tlb_t *tlb6;
268 ppcemb_tlb_t *tlbe;
269 ppcmas_tlb_t *tlbm;
3fc6c082 270};
1c53accc
AG
271
272/* possible TLB variants */
273#define TLB_NONE 0
274#define TLB_6XX 1
275#define TLB_EMB 2
276#define TLB_MAS 3
3c7b48b7 277#endif
3fc6c082 278
b07c59f7
DG
279typedef struct PPCHash64SegmentPageSizes PPCHash64SegmentPageSizes;
280
c227f099
AL
281typedef struct ppc_slb_t ppc_slb_t;
282struct ppc_slb_t {
81762d6d
DG
283 uint64_t esid;
284 uint64_t vsid;
b07c59f7 285 const PPCHash64SegmentPageSizes *sps;
8eee0af9
BS
286};
287
d83af167 288#define MAX_SLB_ENTRIES 64
81762d6d
DG
289#define SEGMENT_SHIFT_256M 28
290#define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1))
291
cdaee006
DG
292#define SEGMENT_SHIFT_1T 40
293#define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1))
294
79825f4d
BH
295typedef struct ppc_v3_pate_t {
296 uint64_t dw0;
297 uint64_t dw1;
298} ppc_v3_pate_t;
cdaee006 299
3fc6c082
FB
300/*****************************************************************************/
301/* Machine state register bits definition */
76a66253 302#define MSR_SF 63 /* Sixty-four-bit mode hflags */
bd928eba 303#define MSR_TAG 62 /* Tag-active mode (POWERx ?) */
3fc6c082 304#define MSR_ISF 61 /* Sixty-four-bit interrupt mode on 630 */
a4f30719 305#define MSR_SHV 60 /* hypervisor state hflags */
cdcdda27
AK
306#define MSR_TS0 34 /* Transactional state, 2 bits (Book3s) */
307#define MSR_TS1 33
308#define MSR_TM 32 /* Transactional Memory Available (Book3s) */
363be49c
JM
309#define MSR_CM 31 /* Computation mode for BookE hflags */
310#define MSR_ICM 30 /* Interrupt computation mode for BookE */
a4f30719 311#define MSR_THV 29 /* hypervisor state for 32 bits PowerPC hflags */
71afeb61 312#define MSR_GS 28 /* guest state for BookE */
363be49c 313#define MSR_UCLE 26 /* User-mode cache lock enable for BookE */
d26bfc9a
JM
314#define MSR_VR 25 /* altivec available x hflags */
315#define MSR_SPE 25 /* SPE enable for BookE x hflags */
76a66253 316#define MSR_AP 23 /* Access privilege state on 602 hflags */
1f29871c 317#define MSR_VSX 23 /* Vector Scalar Extension (ISA 2.06 and later) x hflags */
76a66253 318#define MSR_SA 22 /* Supervisor access mode on 602 hflags */
3fc6c082 319#define MSR_KEY 19 /* key bit on 603e */
25ba3a68 320#define MSR_POW 18 /* Power management */
d26bfc9a
JM
321#define MSR_TGPR 17 /* TGPR usage on 602/603 x */
322#define MSR_CE 17 /* Critical interrupt enable on embedded PowerPC x */
3fc6c082
FB
323#define MSR_ILE 16 /* Interrupt little-endian mode */
324#define MSR_EE 15 /* External interrupt enable */
76a66253
JM
325#define MSR_PR 14 /* Problem state hflags */
326#define MSR_FP 13 /* Floating point available hflags */
3fc6c082 327#define MSR_ME 12 /* Machine check interrupt enable */
76a66253 328#define MSR_FE0 11 /* Floating point exception mode 0 hflags */
d26bfc9a
JM
329#define MSR_SE 10 /* Single-step trace enable x hflags */
330#define MSR_DWE 10 /* Debug wait enable on 405 x */
331#define MSR_UBLE 10 /* User BTB lock enable on e500 x */
332#define MSR_BE 9 /* Branch trace enable x hflags */
333#define MSR_DE 9 /* Debug interrupts enable on embedded PowerPC x */
76a66253 334#define MSR_FE1 8 /* Floating point exception mode 1 hflags */
3fc6c082 335#define MSR_AL 7 /* AL bit on POWER */
0411a972 336#define MSR_EP 6 /* Exception prefix on 601 */
3fc6c082 337#define MSR_IR 5 /* Instruction relocate */
3fc6c082 338#define MSR_DR 4 /* Data relocate */
9fb04491
BH
339#define MSR_IS 5 /* Instruction address space (BookE) */
340#define MSR_DS 4 /* Data address space (BookE) */
25ba3a68 341#define MSR_PE 3 /* Protection enable on 403 */
d26bfc9a
JM
342#define MSR_PX 2 /* Protection exclusive on 403 x */
343#define MSR_PMM 2 /* Performance monitor mark on POWER x */
344#define MSR_RI 1 /* Recoverable interrupt 1 */
345#define MSR_LE 0 /* Little-endian mode 1 hflags */
0411a972 346
1488270e 347/* LPCR bits */
2a83f997
CLG
348#define LPCR_VPM0 PPC_BIT(0)
349#define LPCR_VPM1 PPC_BIT(1)
350#define LPCR_ISL PPC_BIT(2)
351#define LPCR_KBV PPC_BIT(3)
88536935 352#define LPCR_DPFD_SHIFT (63 - 11)
7659ca1a 353#define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT)
88536935
BH
354#define LPCR_VRMASD_SHIFT (63 - 16)
355#define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT)
18aa49ec
SJS
356/* P9: Power-saving mode Exit Cause Enable (Upper Section) Mask */
357#define LPCR_PECE_U_SHIFT (63 - 19)
358#define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT)
2a83f997 359#define LPCR_HVEE PPC_BIT(17) /* Hypervisor Virt Exit Enable */
88536935
BH
360#define LPCR_RMLS_SHIFT (63 - 37)
361#define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT)
2a83f997 362#define LPCR_ILE PPC_BIT(38)
1488270e
BH
363#define LPCR_AIL_SHIFT (63 - 40) /* Alternate interrupt location */
364#define LPCR_AIL (3ull << LPCR_AIL_SHIFT)
2a83f997
CLG
365#define LPCR_UPRT PPC_BIT(41) /* Use Process Table */
366#define LPCR_EVIRT PPC_BIT(42) /* Enhanced Virtualisation */
00fd075e 367#define LPCR_HR PPC_BIT(43) /* Host Radix */
2a83f997
CLG
368#define LPCR_ONL PPC_BIT(45)
369#define LPCR_LD PPC_BIT(46) /* Large Decrementer */
370#define LPCR_P7_PECE0 PPC_BIT(49)
371#define LPCR_P7_PECE1 PPC_BIT(50)
372#define LPCR_P7_PECE2 PPC_BIT(51)
373#define LPCR_P8_PECE0 PPC_BIT(47)
374#define LPCR_P8_PECE1 PPC_BIT(48)
375#define LPCR_P8_PECE2 PPC_BIT(49)
376#define LPCR_P8_PECE3 PPC_BIT(50)
377#define LPCR_P8_PECE4 PPC_BIT(51)
18aa49ec
SJS
378/* P9: Power-saving mode Exit Cause Enable (Lower Section) Mask */
379#define LPCR_PECE_L_SHIFT (63 - 51)
380#define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT)
2a83f997
CLG
381#define LPCR_PDEE PPC_BIT(47) /* Privileged Doorbell Exit EN */
382#define LPCR_HDEE PPC_BIT(48) /* Hyperv Doorbell Exit Enable */
383#define LPCR_EEE PPC_BIT(49) /* External Exit Enable */
384#define LPCR_DEE PPC_BIT(50) /* Decrementer Exit Enable */
385#define LPCR_OEE PPC_BIT(51) /* Other Exit Enable */
386#define LPCR_MER PPC_BIT(52)
387#define LPCR_GTSE PPC_BIT(53) /* Guest Translation Shootdown */
388#define LPCR_TC PPC_BIT(54)
389#define LPCR_HEIC PPC_BIT(59) /* HV Extern Interrupt Control */
390#define LPCR_LPES0 PPC_BIT(60)
391#define LPCR_LPES1 PPC_BIT(61)
392#define LPCR_RMI PPC_BIT(62)
393#define LPCR_HVICE PPC_BIT(62) /* HV Virtualisation Int Enable */
394#define LPCR_HDICE PPC_BIT(63)
1e0c7e55 395
21c0d66a
BH
396/* PSSCR bits */
397#define PSSCR_ESL PPC_BIT(42) /* Enable State Loss */
398#define PSSCR_EC PPC_BIT(43) /* Exit Criterion */
399
0411a972
JM
400#define msr_sf ((env->msr >> MSR_SF) & 1)
401#define msr_isf ((env->msr >> MSR_ISF) & 1)
a4f30719 402#define msr_shv ((env->msr >> MSR_SHV) & 1)
0411a972
JM
403#define msr_cm ((env->msr >> MSR_CM) & 1)
404#define msr_icm ((env->msr >> MSR_ICM) & 1)
a4f30719 405#define msr_thv ((env->msr >> MSR_THV) & 1)
71afeb61 406#define msr_gs ((env->msr >> MSR_GS) & 1)
0411a972
JM
407#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
408#define msr_vr ((env->msr >> MSR_VR) & 1)
f9320410 409#define msr_spe ((env->msr >> MSR_SPE) & 1)
0411a972 410#define msr_ap ((env->msr >> MSR_AP) & 1)
1f29871c 411#define msr_vsx ((env->msr >> MSR_VSX) & 1)
0411a972
JM
412#define msr_sa ((env->msr >> MSR_SA) & 1)
413#define msr_key ((env->msr >> MSR_KEY) & 1)
414#define msr_pow ((env->msr >> MSR_POW) & 1)
415#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
416#define msr_ce ((env->msr >> MSR_CE) & 1)
417#define msr_ile ((env->msr >> MSR_ILE) & 1)
418#define msr_ee ((env->msr >> MSR_EE) & 1)
419#define msr_pr ((env->msr >> MSR_PR) & 1)
420#define msr_fp ((env->msr >> MSR_FP) & 1)
421#define msr_me ((env->msr >> MSR_ME) & 1)
422#define msr_fe0 ((env->msr >> MSR_FE0) & 1)
423#define msr_se ((env->msr >> MSR_SE) & 1)
424#define msr_dwe ((env->msr >> MSR_DWE) & 1)
425#define msr_uble ((env->msr >> MSR_UBLE) & 1)
426#define msr_be ((env->msr >> MSR_BE) & 1)
427#define msr_de ((env->msr >> MSR_DE) & 1)
428#define msr_fe1 ((env->msr >> MSR_FE1) & 1)
429#define msr_al ((env->msr >> MSR_AL) & 1)
430#define msr_ep ((env->msr >> MSR_EP) & 1)
431#define msr_ir ((env->msr >> MSR_IR) & 1)
432#define msr_dr ((env->msr >> MSR_DR) & 1)
9fb04491
BH
433#define msr_is ((env->msr >> MSR_IS) & 1)
434#define msr_ds ((env->msr >> MSR_DS) & 1)
0411a972
JM
435#define msr_pe ((env->msr >> MSR_PE) & 1)
436#define msr_px ((env->msr >> MSR_PX) & 1)
437#define msr_pmm ((env->msr >> MSR_PMM) & 1)
438#define msr_ri ((env->msr >> MSR_RI) & 1)
439#define msr_le ((env->msr >> MSR_LE) & 1)
cdcdda27
AK
440#define msr_ts ((env->msr >> MSR_TS1) & 3)
441#define msr_tm ((env->msr >> MSR_TM) & 1)
442
0e3bf489
RK
443#define DBCR0_ICMP (1 << 27)
444#define DBCR0_BRT (1 << 26)
445#define DBSR_ICMP (1 << 27)
446#define DBSR_BRT (1 << 26)
447
a4f30719
JM
448/* Hypervisor bit is more specific */
449#if defined(TARGET_PPC64)
450#define MSR_HVB (1ULL << MSR_SHV)
451#define msr_hv msr_shv
452#else
453#if defined(PPC_EMULATE_32BITS_HYPV)
454#define MSR_HVB (1ULL << MSR_THV)
455#define msr_hv msr_thv
a4f30719
JM
456#else
457#define MSR_HVB (0ULL)
458#define msr_hv (0)
459#endif
460#endif
79aceca5 461
da82c73a
SJS
462/* DSISR */
463#define DSISR_NOPTE 0x40000000
464/* Not permitted by access authority of encoded access authority */
465#define DSISR_PROTFAULT 0x08000000
466#define DSISR_ISSTORE 0x02000000
467/* Not permitted by virtual page class key protection */
468#define DSISR_AMR 0x00200000
d5fee0bb
SJS
469/* Unsupported Radix Tree Configuration */
470#define DSISR_R_BADCONFIG 0x00080000
da82c73a 471
a6152b52
SJS
472/* SRR1 error code fields */
473
da82c73a
SJS
474#define SRR1_NOPTE DSISR_NOPTE
475/* Not permitted due to no-execute or guard bit set */
07a68f99 476#define SRR1_NOEXEC_GUARD 0x10000000
da82c73a
SJS
477#define SRR1_PROTFAULT DSISR_PROTFAULT
478#define SRR1_IAMR DSISR_AMR
a6152b52 479
7019cb3d
AK
480/* Facility Status and Control (FSCR) bits */
481#define FSCR_EBB (63 - 56) /* Event-Based Branch Facility */
482#define FSCR_TAR (63 - 55) /* Target Address Register */
483/* Interrupt cause mask and position in FSCR. HFSCR has the same format */
484#define FSCR_IC_MASK (0xFFULL)
485#define FSCR_IC_POS (63 - 7)
486#define FSCR_IC_DSCR_SPR3 2
487#define FSCR_IC_PMU 3
488#define FSCR_IC_BHRB 4
489#define FSCR_IC_TM 5
490#define FSCR_IC_EBB 7
491#define FSCR_IC_TAR 8
492
a586e548 493/* Exception state register bits definition */
2a83f997
CLG
494#define ESR_PIL PPC_BIT(36) /* Illegal Instruction */
495#define ESR_PPR PPC_BIT(37) /* Privileged Instruction */
496#define ESR_PTR PPC_BIT(38) /* Trap */
497#define ESR_FP PPC_BIT(39) /* Floating-Point Operation */
498#define ESR_ST PPC_BIT(40) /* Store Operation */
499#define ESR_AP PPC_BIT(44) /* Auxiliary Processor Operation */
500#define ESR_PUO PPC_BIT(45) /* Unimplemented Operation */
501#define ESR_BO PPC_BIT(46) /* Byte Ordering */
502#define ESR_PIE PPC_BIT(47) /* Imprecise exception */
503#define ESR_DATA PPC_BIT(53) /* Data Access (Embedded page table) */
504#define ESR_TLBI PPC_BIT(54) /* TLB Ineligible (Embedded page table) */
505#define ESR_PT PPC_BIT(55) /* Page Table (Embedded page table) */
506#define ESR_SPV PPC_BIT(56) /* SPE/VMX operation */
507#define ESR_EPID PPC_BIT(57) /* External Process ID operation */
508#define ESR_VLEMI PPC_BIT(58) /* VLE operation */
509#define ESR_MIF PPC_BIT(62) /* Misaligned instruction (VLE) */
a586e548 510
aac86237
TM
511/* Transaction EXception And Summary Register bits */
512#define TEXASR_FAILURE_PERSISTENT (63 - 7)
513#define TEXASR_DISALLOWED (63 - 8)
514#define TEXASR_NESTING_OVERFLOW (63 - 9)
515#define TEXASR_FOOTPRINT_OVERFLOW (63 - 10)
516#define TEXASR_SELF_INDUCED_CONFLICT (63 - 11)
517#define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12)
518#define TEXASR_TRANSACTION_CONFLICT (63 - 13)
519#define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14)
520#define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15)
521#define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16)
522#define TEXASR_ABORT (63 - 31)
523#define TEXASR_SUSPENDED (63 - 32)
524#define TEXASR_PRIVILEGE_HV (63 - 34)
525#define TEXASR_PRIVILEGE_PR (63 - 35)
526#define TEXASR_FAILURE_SUMMARY (63 - 36)
527#define TEXASR_TFIAR_EXACT (63 - 37)
528#define TEXASR_ROT (63 - 38)
529#define TEXASR_TRANSACTION_LEVEL (63 - 52) /* 12 bits */
530
d26bfc9a 531enum {
4018bae9 532 POWERPC_FLAG_NONE = 0x00000000,
d26bfc9a 533 /* Flag for MSR bit 25 signification (VRE/SPE) */
4018bae9
JM
534 POWERPC_FLAG_SPE = 0x00000001,
535 POWERPC_FLAG_VRE = 0x00000002,
d26bfc9a 536 /* Flag for MSR bit 17 signification (TGPR/CE) */
4018bae9
JM
537 POWERPC_FLAG_TGPR = 0x00000004,
538 POWERPC_FLAG_CE = 0x00000008,
d26bfc9a 539 /* Flag for MSR bit 10 signification (SE/DWE/UBLE) */
4018bae9
JM
540 POWERPC_FLAG_SE = 0x00000010,
541 POWERPC_FLAG_DWE = 0x00000020,
542 POWERPC_FLAG_UBLE = 0x00000040,
d26bfc9a 543 /* Flag for MSR bit 9 signification (BE/DE) */
4018bae9
JM
544 POWERPC_FLAG_BE = 0x00000080,
545 POWERPC_FLAG_DE = 0x00000100,
a4f30719 546 /* Flag for MSR bit 2 signification (PX/PMM) */
4018bae9
JM
547 POWERPC_FLAG_PX = 0x00000200,
548 POWERPC_FLAG_PMM = 0x00000400,
549 /* Flag for special features */
550 /* Decrementer clock: RTC clock (POWER, 601) or bus clock */
551 POWERPC_FLAG_RTC_CLK = 0x00010000,
552 POWERPC_FLAG_BUS_CLK = 0x00020000,
697ab892
DG
553 /* Has CFAR */
554 POWERPC_FLAG_CFAR = 0x00040000,
74f23997
TM
555 /* Has VSX */
556 POWERPC_FLAG_VSX = 0x00080000,
e43668a7
TM
557 /* Has Transaction Memory (ISA 2.07) */
558 POWERPC_FLAG_TM = 0x00100000,
d26bfc9a
JM
559};
560
7c58044c
JM
561/*****************************************************************************/
562/* Floating point status and control register */
a2735cf4
PC
563#define FPSCR_DRN2 34 /* Decimal Floating-Point rounding control */
564#define FPSCR_DRN1 33 /* Decimal Floating-Point rounding control */
565#define FPSCR_DRN0 32 /* Decimal Floating-Point rounding control */
7c58044c
JM
566#define FPSCR_FX 31 /* Floating-point exception summary */
567#define FPSCR_FEX 30 /* Floating-point enabled exception summary */
568#define FPSCR_VX 29 /* Floating-point invalid operation exception summ. */
569#define FPSCR_OX 28 /* Floating-point overflow exception */
570#define FPSCR_UX 27 /* Floating-point underflow exception */
571#define FPSCR_ZX 26 /* Floating-point zero divide exception */
572#define FPSCR_XX 25 /* Floating-point inexact exception */
573#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
574#define FPSCR_VXISI 23 /* Floating-point invalid operation exception (inf) */
575#define FPSCR_VXIDI 22 /* Floating-point invalid operation exception (inf) */
576#define FPSCR_VXZDZ 21 /* Floating-point invalid operation exception (zero) */
577#define FPSCR_VXIMZ 20 /* Floating-point invalid operation exception (inf) */
578#define FPSCR_VXVC 19 /* Floating-point invalid operation exception (comp) */
579#define FPSCR_FR 18 /* Floating-point fraction rounded */
580#define FPSCR_FI 17 /* Floating-point fraction inexact */
581#define FPSCR_C 16 /* Floating-point result class descriptor */
582#define FPSCR_FL 15 /* Floating-point less than or negative */
583#define FPSCR_FG 14 /* Floating-point greater than or negative */
584#define FPSCR_FE 13 /* Floating-point equal or zero */
585#define FPSCR_FU 12 /* Floating-point unordered or NaN */
586#define FPSCR_FPCC 12 /* Floating-point condition code */
587#define FPSCR_FPRF 12 /* Floating-point result flags */
588#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
589#define FPSCR_VXSQRT 9 /* Floating-point invalid operation exception (sqrt) */
590#define FPSCR_VXCVI 8 /* Floating-point invalid operation exception (int) */
591#define FPSCR_VE 7 /* Floating-point invalid operation exception enable */
592#define FPSCR_OE 6 /* Floating-point overflow exception enable */
593#define FPSCR_UE 5 /* Floating-point undeflow exception enable */
594#define FPSCR_ZE 4 /* Floating-point zero divide exception enable */
595#define FPSCR_XE 3 /* Floating-point inexact exception enable */
596#define FPSCR_NI 2 /* Floating-point non-IEEE mode */
597#define FPSCR_RN1 1
31eb7ddd 598#define FPSCR_RN0 0 /* Floating-point rounding control */
a2735cf4 599#define fpscr_drn (((env->fpscr) & FP_DRN) >> FPSCR_DRN0)
7c58044c
JM
600#define fpscr_fex (((env->fpscr) >> FPSCR_FEX) & 0x1)
601#define fpscr_vx (((env->fpscr) >> FPSCR_VX) & 0x1)
602#define fpscr_ox (((env->fpscr) >> FPSCR_OX) & 0x1)
603#define fpscr_ux (((env->fpscr) >> FPSCR_UX) & 0x1)
604#define fpscr_zx (((env->fpscr) >> FPSCR_ZX) & 0x1)
605#define fpscr_xx (((env->fpscr) >> FPSCR_XX) & 0x1)
606#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
607#define fpscr_vxisi (((env->fpscr) >> FPSCR_VXISI) & 0x1)
608#define fpscr_vxidi (((env->fpscr) >> FPSCR_VXIDI) & 0x1)
609#define fpscr_vxzdz (((env->fpscr) >> FPSCR_VXZDZ) & 0x1)
610#define fpscr_vximz (((env->fpscr) >> FPSCR_VXIMZ) & 0x1)
611#define fpscr_vxvc (((env->fpscr) >> FPSCR_VXVC) & 0x1)
612#define fpscr_fpcc (((env->fpscr) >> FPSCR_FPCC) & 0xF)
613#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
614#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
615#define fpscr_vxcvi (((env->fpscr) >> FPSCR_VXCVI) & 0x1)
616#define fpscr_ve (((env->fpscr) >> FPSCR_VE) & 0x1)
617#define fpscr_oe (((env->fpscr) >> FPSCR_OE) & 0x1)
618#define fpscr_ue (((env->fpscr) >> FPSCR_UE) & 0x1)
619#define fpscr_ze (((env->fpscr) >> FPSCR_ZE) & 0x1)
620#define fpscr_xe (((env->fpscr) >> FPSCR_XE) & 0x1)
621#define fpscr_ni (((env->fpscr) >> FPSCR_NI) & 0x1)
31eb7ddd 622#define fpscr_rn (((env->fpscr) >> FPSCR_RN0) & 0x3)
7c58044c
JM
623/* Invalid operation exception summary */
624#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \
625 (1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \
626 (1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \
627 (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
628 (1 << FPSCR_VXCVI)))
629/* exception summary */
630#define fpscr_ex (((env->fpscr) >> FPSCR_XX) & 0x1F)
631/* enabled exception summary */
632#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) & \
633 0x1F)
634
a2735cf4
PC
635#define FP_DRN2 (1ull << FPSCR_DRN2)
636#define FP_DRN1 (1ull << FPSCR_DRN1)
637#define FP_DRN0 (1ull << FPSCR_DRN0)
638#define FP_DRN (FP_DRN2 | FP_DRN1 | FP_DRN0)
c647e3fe
DG
639#define FP_FX (1ull << FPSCR_FX)
640#define FP_FEX (1ull << FPSCR_FEX)
641#define FP_VX (1ull << FPSCR_VX)
642#define FP_OX (1ull << FPSCR_OX)
643#define FP_UX (1ull << FPSCR_UX)
644#define FP_ZX (1ull << FPSCR_ZX)
645#define FP_XX (1ull << FPSCR_XX)
646#define FP_VXSNAN (1ull << FPSCR_VXSNAN)
647#define FP_VXISI (1ull << FPSCR_VXISI)
648#define FP_VXIDI (1ull << FPSCR_VXIDI)
649#define FP_VXZDZ (1ull << FPSCR_VXZDZ)
650#define FP_VXIMZ (1ull << FPSCR_VXIMZ)
651#define FP_VXVC (1ull << FPSCR_VXVC)
31eb7ddd 652#define FP_FR (1ull << FPSCR_FR)
c647e3fe
DG
653#define FP_FI (1ull << FPSCR_FI)
654#define FP_C (1ull << FPSCR_C)
655#define FP_FL (1ull << FPSCR_FL)
656#define FP_FG (1ull << FPSCR_FG)
657#define FP_FE (1ull << FPSCR_FE)
658#define FP_FU (1ull << FPSCR_FU)
659#define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU)
31eb7ddd 660#define FP_FPRF (FP_C | FP_FPCC)
c647e3fe
DG
661#define FP_VXSOFT (1ull << FPSCR_VXSOFT)
662#define FP_VXSQRT (1ull << FPSCR_VXSQRT)
663#define FP_VXCVI (1ull << FPSCR_VXCVI)
664#define FP_VE (1ull << FPSCR_VE)
665#define FP_OE (1ull << FPSCR_OE)
666#define FP_UE (1ull << FPSCR_UE)
667#define FP_ZE (1ull << FPSCR_ZE)
668#define FP_XE (1ull << FPSCR_XE)
669#define FP_NI (1ull << FPSCR_NI)
670#define FP_RN1 (1ull << FPSCR_RN1)
31eb7ddd
PC
671#define FP_RN0 (1ull << FPSCR_RN0)
672#define FP_RN (FP_RN1 | FP_RN0)
673
31eb7ddd
PC
674#define FP_ENABLES (FP_VE | FP_OE | FP_UE | FP_ZE | FP_XE)
675#define FP_STATUS (FP_FR | FP_FI | FP_FPRF)
dbdc13a1 676
d1277156
JC
677/* the exception bits which can be cleared by mcrfs - includes FX */
678#define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \
679 FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \
680 FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \
681 FP_VXSQRT | FP_VXCVI)
682
7c58044c 683/*****************************************************************************/
6fa724a3 684/* Vector status and control register */
c647e3fe
DG
685#define VSCR_NJ 16 /* Vector non-java */
686#define VSCR_SAT 0 /* Vector saturation */
6fa724a3 687
01662f3e
AG
688/*****************************************************************************/
689/* BookE e500 MMU registers */
690
691#define MAS0_NV_SHIFT 0
692#define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT)
693
694#define MAS0_WQ_SHIFT 12
695#define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT)
696/* Write TLB entry regardless of reservation */
697#define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT)
698/* Write TLB entry only already in use */
699#define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT)
700/* Clear TLB entry */
701#define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT)
702
703#define MAS0_HES_SHIFT 14
704#define MAS0_HES (1 << MAS0_HES_SHIFT)
705
706#define MAS0_ESEL_SHIFT 16
707#define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT)
708
709#define MAS0_TLBSEL_SHIFT 28
710#define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT)
711#define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT)
712#define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT)
713#define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT)
714#define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT)
715
716#define MAS0_ATSEL_SHIFT 31
717#define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT)
718#define MAS0_ATSEL_TLB 0
719#define MAS0_ATSEL_LRAT MAS0_ATSEL
720
2bd9543c
SW
721#define MAS1_TSIZE_SHIFT 7
722#define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT)
01662f3e
AG
723
724#define MAS1_TS_SHIFT 12
725#define MAS1_TS (1 << MAS1_TS_SHIFT)
726
727#define MAS1_IND_SHIFT 13
728#define MAS1_IND (1 << MAS1_IND_SHIFT)
729
730#define MAS1_TID_SHIFT 16
731#define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT)
732
733#define MAS1_IPROT_SHIFT 30
734#define MAS1_IPROT (1 << MAS1_IPROT_SHIFT)
735
736#define MAS1_VALID_SHIFT 31
737#define MAS1_VALID 0x80000000
738
739#define MAS2_EPN_SHIFT 12
96091698 740#define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT)
01662f3e
AG
741
742#define MAS2_ACM_SHIFT 6
743#define MAS2_ACM (1 << MAS2_ACM_SHIFT)
744
745#define MAS2_VLE_SHIFT 5
746#define MAS2_VLE (1 << MAS2_VLE_SHIFT)
747
748#define MAS2_W_SHIFT 4
749#define MAS2_W (1 << MAS2_W_SHIFT)
750
751#define MAS2_I_SHIFT 3
752#define MAS2_I (1 << MAS2_I_SHIFT)
753
754#define MAS2_M_SHIFT 2
755#define MAS2_M (1 << MAS2_M_SHIFT)
756
757#define MAS2_G_SHIFT 1
758#define MAS2_G (1 << MAS2_G_SHIFT)
759
760#define MAS2_E_SHIFT 0
761#define MAS2_E (1 << MAS2_E_SHIFT)
762
763#define MAS3_RPN_SHIFT 12
764#define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT)
765
766#define MAS3_U0 0x00000200
767#define MAS3_U1 0x00000100
768#define MAS3_U2 0x00000080
769#define MAS3_U3 0x00000040
770#define MAS3_UX 0x00000020
771#define MAS3_SX 0x00000010
772#define MAS3_UW 0x00000008
773#define MAS3_SW 0x00000004
774#define MAS3_UR 0x00000002
775#define MAS3_SR 0x00000001
776#define MAS3_SPSIZE_SHIFT 1
777#define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT)
778
779#define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT
780#define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK
781#define MAS4_TIDSELD_MASK 0x00030000
782#define MAS4_TIDSELD_PID0 0x00000000
783#define MAS4_TIDSELD_PID1 0x00010000
784#define MAS4_TIDSELD_PID2 0x00020000
785#define MAS4_TIDSELD_PIDZ 0x00030000
786#define MAS4_INDD 0x00008000 /* Default IND */
787#define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT
788#define MAS4_TSIZED_MASK MAS1_TSIZE_MASK
789#define MAS4_ACMD 0x00000040
790#define MAS4_VLED 0x00000020
791#define MAS4_WD 0x00000010
792#define MAS4_ID 0x00000008
793#define MAS4_MD 0x00000004
794#define MAS4_GD 0x00000002
795#define MAS4_ED 0x00000001
796#define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
797#define MAS4_WIMGED_SHIFT 0
798
799#define MAS5_SGS 0x80000000
800#define MAS5_SLPID_MASK 0x00000fff
801
802#define MAS6_SPID0 0x3fff0000
803#define MAS6_SPID1 0x00007ffe
804#define MAS6_ISIZE(x) MAS1_TSIZE(x)
805#define MAS6_SAS 0x00000001
806#define MAS6_SPID MAS6_SPID0
807#define MAS6_SIND 0x00000002 /* Indirect page */
808#define MAS6_SIND_SHIFT 1
809#define MAS6_SPID_MASK 0x3fff0000
810#define MAS6_SPID_SHIFT 16
811#define MAS6_ISIZE_MASK 0x00000f80
812#define MAS6_ISIZE_SHIFT 7
813
814#define MAS7_RPN 0xffffffff
815
816#define MAS8_TGS 0x80000000
817#define MAS8_VF 0x40000000
818#define MAS8_TLBPID 0x00000fff
819
820/* Bit definitions for MMUCFG */
821#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
822#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
823#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
824#define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */
825#define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */
826#define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */
827#define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */
828#define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */
829#define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */
830
831/* Bit definitions for MMUCSR0 */
832#define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
833#define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
834#define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
835#define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
836#define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
837 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
838#define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
839#define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
840#define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
841#define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
842
843/* TLBnCFG encoding */
844#define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
845#define TLBnCFG_HES 0x00002000 /* HW select supported */
846#define TLBnCFG_AVAIL 0x00004000 /* variable page size */
847#define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
848#define TLBnCFG_GTWE 0x00010000 /* Guest can write */
849#define TLBnCFG_IND 0x00020000 /* IND entries supported */
850#define TLBnCFG_PT 0x00040000 /* Can load from page table */
851#define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */
852#define TLBnCFG_MINSIZE_SHIFT 20
853#define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */
854#define TLBnCFG_MAXSIZE_SHIFT 16
855#define TLBnCFG_ASSOC 0xff000000 /* Associativity */
856#define TLBnCFG_ASSOC_SHIFT 24
857
858/* TLBnPS encoding */
859#define TLBnPS_4K 0x00000004
860#define TLBnPS_8K 0x00000008
861#define TLBnPS_16K 0x00000010
862#define TLBnPS_32K 0x00000020
863#define TLBnPS_64K 0x00000040
864#define TLBnPS_128K 0x00000080
865#define TLBnPS_256K 0x00000100
866#define TLBnPS_512K 0x00000200
867#define TLBnPS_1M 0x00000400
868#define TLBnPS_2M 0x00000800
869#define TLBnPS_4M 0x00001000
870#define TLBnPS_8M 0x00002000
871#define TLBnPS_16M 0x00004000
872#define TLBnPS_32M 0x00008000
873#define TLBnPS_64M 0x00010000
874#define TLBnPS_128M 0x00020000
875#define TLBnPS_256M 0x00040000
876#define TLBnPS_512M 0x00080000
877#define TLBnPS_1G 0x00100000
878#define TLBnPS_2G 0x00200000
879#define TLBnPS_4G 0x00400000
880#define TLBnPS_8G 0x00800000
881#define TLBnPS_16G 0x01000000
882#define TLBnPS_32G 0x02000000
883#define TLBnPS_64G 0x04000000
884#define TLBnPS_128G 0x08000000
885#define TLBnPS_256G 0x10000000
886
887/* tlbilx action encoding */
888#define TLBILX_T_ALL 0
889#define TLBILX_T_TID 1
890#define TLBILX_T_FULLMATCH 3
891#define TLBILX_T_CLASS0 4
892#define TLBILX_T_CLASS1 5
893#define TLBILX_T_CLASS2 6
894#define TLBILX_T_CLASS3 7
895
896/* BookE 2.06 helper defines */
897
898#define BOOKE206_FLUSH_TLB0 (1 << 0)
899#define BOOKE206_FLUSH_TLB1 (1 << 1)
900#define BOOKE206_FLUSH_TLB2 (1 << 2)
901#define BOOKE206_FLUSH_TLB3 (1 << 3)
902
903/* number of possible TLBs */
904#define BOOKE206_MAX_TLBN 4
905
50728199
RK
906#define EPID_EPID_SHIFT 0x0
907#define EPID_EPID 0xFF
908#define EPID_ELPID_SHIFT 0x10
909#define EPID_ELPID 0x3F0000
910#define EPID_EGS 0x20000000
911#define EPID_EGS_SHIFT 29
912#define EPID_EAS 0x40000000
913#define EPID_EAS_SHIFT 30
914#define EPID_EPR 0x80000000
915#define EPID_EPR_SHIFT 31
916/* We don't support EGS and ELPID */
917#define EPID_MASK (EPID_EPID | EPID_EAS | EPID_EPR)
918
58e00a24 919/*****************************************************************************/
7af1e7b0 920/* Server and Embedded Processor Control */
58e00a24
AG
921
922#define DBELL_TYPE_SHIFT 27
923#define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT)
924#define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT)
925#define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT)
926#define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT)
927#define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT)
928#define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT)
929
7af1e7b0
CLG
930#define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT)
931
932#define DBELL_BRDCAST PPC_BIT(37)
58e00a24
AG
933#define DBELL_LPIDTAG_SHIFT 14
934#define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT)
935#define DBELL_PIRTAG_MASK 0x3fff
936
7af1e7b0
CLG
937#define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63)
938
4656e1f0
BH
939#define PPC_PAGE_SIZES_MAX_SZ 8
940
c64abd1f
SB
941struct ppc_radix_page_info {
942 uint32_t count;
943 uint32_t entries[PPC_PAGE_SIZES_MAX_SZ];
944};
4656e1f0 945
6fa724a3 946/*****************************************************************************/
7c58044c 947/* The whole PowerPC CPU context */
50728199 948
c647e3fe
DG
949/*
950 * PowerPC needs eight modes for different hypervisor/supervisor/guest
951 * + real/paged mode combinations. The other two modes are for
952 * external PID load/store.
50728199 953 */
50728199
RK
954#define MMU_MODE8_SUFFIX _epl
955#define MMU_MODE9_SUFFIX _eps
956#define PPC_TLB_EPID_LOAD 8
957#define PPC_TLB_EPID_STORE 9
6ebbf390 958
54ff58bb
BR
959#define PPC_CPU_OPCODES_LEN 0x40
960#define PPC_CPU_INDIRECT_OPCODES_LEN 0x20
b048960f 961
3fc6c082 962struct CPUPPCState {
c647e3fe
DG
963 /*
964 * First are the most commonly used resources during translated
965 * code execution
3fc6c082 966 */
79aceca5 967 /* general purpose registers */
bd7d9a6d 968 target_ulong gpr[32];
3cd7d1dd 969 /* Storage for GPR MSB, used by the SPE extension */
bd7d9a6d 970 target_ulong gprh[32];
3fc6c082
FB
971 /* LR */
972 target_ulong lr;
973 /* CTR */
974 target_ulong ctr;
975 /* condition register */
47e4661c 976 uint32_t crf[8];
697ab892
DG
977#if defined(TARGET_PPC64)
978 /* CFAR */
979 target_ulong cfar;
980#endif
da91a00f 981 /* XER (with SO, OV, CA split out) */
3d7b417e 982 target_ulong xer;
da91a00f
RH
983 target_ulong so;
984 target_ulong ov;
985 target_ulong ca;
dd09c361
ND
986 target_ulong ov32;
987 target_ulong ca32;
79aceca5 988 /* Reservation address */
18b21a2f
NF
989 target_ulong reserve_addr;
990 /* Reservation value */
991 target_ulong reserve_val;
9c294d5a 992 target_ulong reserve_val2;
3fc6c082
FB
993
994 /* Those ones are used in supervisor mode only */
79aceca5 995 /* machine state register */
0411a972 996 target_ulong msr;
3fc6c082 997 /* temporary general purpose registers */
bd7d9a6d 998 target_ulong tgpr[4]; /* Used to speed-up TLB assist handlers */
3fc6c082
FB
999
1000 /* Floating point execution context */
4ecc3190 1001 float_status fp_status;
3fc6c082 1002 /* floating point status and control register */
30304420 1003 target_ulong fpscr;
4ecc3190 1004
cb2dbfc3
AJ
1005 /* Next instruction pointer */
1006 target_ulong nip;
a316d335 1007
94bf2658
RH
1008 /* High part of 128-bit helper return. */
1009 uint64_t retxh;
1010
c647e3fe
DG
1011 /* when a memory exception occurs, the access type is stored here */
1012 int access_type;
a541f297 1013
f2e63a42
JM
1014 /* MMU context - only relevant for full system emulation */
1015#if !defined(CONFIG_USER_ONLY)
1016#if defined(TARGET_PPC64)
f2e63a42 1017 /* PowerPC 64 SLB area */
d83af167 1018 ppc_slb_t slb[MAX_SLB_ENTRIES];
cd0c6f47 1019 /* tcg TLB needs flush (deferred slb inval instruction typically) */
f2e63a42 1020#endif
3fc6c082 1021 /* segment registers */
74d37793 1022 target_ulong sr[32];
3fc6c082 1023 /* BATs */
a90db158 1024 uint32_t nb_BATs;
3fc6c082
FB
1025 target_ulong DBAT[2][8];
1026 target_ulong IBAT[2][8];
01662f3e 1027 /* PowerPC TLB registers (for 4xx, e500 and 60x software driven TLBs) */
a90db158 1028 int32_t nb_tlb; /* Total number of TLB */
f2e63a42
JM
1029 int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
1030 int nb_ways; /* Number of ways in the TLB set */
1031 int last_way; /* Last used way used to allocate TLB in a LRU way */
1032 int id_tlbs; /* If 1, MMU has separated TLBs for instructions & data */
1033 int nb_pids; /* Number of available PID registers */
1c53accc
AG
1034 int tlb_type; /* Type of TLB we're dealing with */
1035 ppc_tlb_t tlb; /* TLB is optional. Allocate them only if needed */
f2e63a42
JM
1036 /* 403 dedicated access protection registers */
1037 target_ulong pb[4];
93dd5e85
SW
1038 bool tlb_dirty; /* Set to non-zero when modifying TLB */
1039 bool kvm_sw_tlb; /* non-zero if KVM SW TLB API is active */
c5a8d8f3 1040 uint32_t tlb_need_flush; /* Delayed flush needed */
a8a6d53e 1041#define TLB_NEED_LOCAL_FLUSH 0x1
d76ab5e1 1042#define TLB_NEED_GLOBAL_FLUSH 0x2
f2e63a42 1043#endif
9fddaa0c 1044
3fc6c082
FB
1045 /* Other registers */
1046 /* Special purpose registers */
1047 target_ulong spr[1024];
c227f099 1048 ppc_spr_t spr_cb[1024];
9b5b74da 1049 /* Vector status and control register, minus VSCR_SAT. */
3fc6c082 1050 uint32_t vscr;
ef96e3ae
MCA
1051 /* VSX registers (including FP and AVR) */
1052 ppc_vsr_t vsr[64] QEMU_ALIGNED(16);
9b5b74da
RH
1053 /* Non-zero if and only if VSCR_SAT should be set. */
1054 ppc_vsr_t vscr_sat QEMU_ALIGNED(16);
d9bce9d9 1055 /* SPE registers */
2231ef10 1056 uint64_t spe_acc;
d9bce9d9 1057 uint32_t spe_fscr;
c647e3fe
DG
1058 /*
1059 * SPE and Altivec can share a status since they will never be
1060 * used simultaneously
1061 */
fbd265b6 1062 float_status vec_status;
3fc6c082
FB
1063
1064 /* Internal devices resources */
9fddaa0c 1065 /* Time base and decrementer */
c227f099 1066 ppc_tb_t *tb_env;
3fc6c082 1067 /* Device control registers */
c227f099 1068 ppc_dcr_t *dcr_env;
3fc6c082 1069
d63001d1
JM
1070 int dcache_line_size;
1071 int icache_line_size;
1072
3fc6c082
FB
1073 /* Those resources are used during exception processing */
1074 /* CPU model definition */
a750fc0b 1075 target_ulong msr_mask;
c227f099
AL
1076 powerpc_mmu_t mmu_model;
1077 powerpc_excp_t excp_model;
1078 powerpc_input_t bus_model;
237c0af0 1079 int bfd_mach;
3fc6c082 1080 uint32_t flags;
c29b735c 1081 uint64_t insns_flags;
a5858d7a 1082 uint64_t insns_flags2;
4656e1f0 1083#if defined(TARGET_PPC64)
912acdf4
BH
1084 ppc_slb_t vrma_slb;
1085 target_ulong rmls;
4656e1f0 1086#endif
3fc6c082 1087
3fc6c082 1088 int error_code;
47103572 1089 uint32_t pending_interrupts;
e9df014c 1090#if !defined(CONFIG_USER_ONLY)
c647e3fe
DG
1091 /*
1092 * This is the IRQ controller, which is implementation dependent
e9df014c
JM
1093 * and only relevant when emulating a complete machine.
1094 */
1095 uint32_t irq_input_state;
1096 void **irq_inputs;
e1833e1f
JM
1097 /* Exception vectors */
1098 target_ulong excp_vectors[POWERPC_EXCP_NB];
1099 target_ulong excp_prefix;
1100 target_ulong ivor_mask;
1101 target_ulong ivpr_mask;
d63001d1 1102 target_ulong hreset_vector;
68c2dd70
AG
1103 hwaddr mpic_iack;
1104 /* true when the external proxy facility mode is enabled */
1105 bool mpic_proxy;
c647e3fe
DG
1106 /*
1107 * set when the processor has an HV mode, thus HV priv
932ccbdd
BH
1108 * instructions and SPRs are diallowed if MSR:HV is 0
1109 */
1110 bool has_hv_mode;
21c0d66a
BH
1111
1112 /*
1113 * On P7/P8/P9, set when in PM state, we need to handle resume in
1e7fd61d
BH
1114 * a special way (such as routing some resume causes to 0x100, ie,
1115 * sreset), so flag this here.
7778a575 1116 */
1e7fd61d 1117 bool resume_as_sreset;
e9df014c 1118#endif
3fc6c082 1119
5cbdb3a3 1120 /* Those resources are used only in QEMU core */
056401ea 1121 target_ulong hflags; /* hflags is a MSR & HFLAGS_MASK */
4abf79a4 1122 target_ulong hflags_nmsr; /* specific hflags, not coming from MSR */
9fb04491
BH
1123 int immu_idx; /* precomputed MMU index to speed up insn access */
1124 int dmmu_idx; /* precomputed MMU index to speed up data accesses */
3fc6c082 1125
9fddaa0c 1126 /* Power management */
cd346349 1127 int (*check_pow)(CPUPPCState *env);
a541f297 1128
2c50e26e
EI
1129#if !defined(CONFIG_USER_ONLY)
1130 void *load_info; /* Holds boot loading state. */
1131#endif
ddd1055b
FC
1132
1133 /* booke timers */
1134
c647e3fe
DG
1135 /*
1136 * Specifies bit locations of the Time Base used to signal a fixed
1137 * timer exception on a transition from 0 to 1. (watchdog or
1138 * fixed-interval timer)
ddd1055b
FC
1139 *
1140 * 0 selects the least significant bit.
1141 * 63 selects the most significant bit.
1142 */
1143 uint8_t fit_period[4];
1144 uint8_t wdt_period[4];
80b3f79b
AK
1145
1146 /* Transactional memory state */
1147 target_ulong tm_gpr[32];
1148 ppc_avr_t tm_vsr[64];
1149 uint64_t tm_cr;
1150 uint64_t tm_lr;
1151 uint64_t tm_ctr;
1152 uint64_t tm_fpscr;
1153 uint64_t tm_amr;
1154 uint64_t tm_ppr;
1155 uint64_t tm_vrsave;
1156 uint32_t tm_vscr;
1157 uint64_t tm_dscr;
1158 uint64_t tm_tar;
3fc6c082 1159};
79aceca5 1160
ddd1055b
FC
1161#define SET_FIT_PERIOD(a_, b_, c_, d_) \
1162do { \
1163 env->fit_period[0] = (a_); \
1164 env->fit_period[1] = (b_); \
1165 env->fit_period[2] = (c_); \
1166 env->fit_period[3] = (d_); \
1167 } while (0)
1168
1169#define SET_WDT_PERIOD(a_, b_, c_, d_) \
1170do { \
1171 env->wdt_period[0] = (a_); \
1172 env->wdt_period[1] = (b_); \
1173 env->wdt_period[2] = (c_); \
1174 env->wdt_period[3] = (d_); \
1175 } while (0)
1176
1d1be34d
DG
1177typedef struct PPCVirtualHypervisor PPCVirtualHypervisor;
1178typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass;
0d8d6a24 1179
2d34fe39
PB
1180/**
1181 * PowerPCCPU:
1182 * @env: #CPUPPCState
81210c20 1183 * @vcpu_id: vCPU identifier given to KVM
d6e166c0 1184 * @compat_pvr: Current logical PVR, zero if in "raw" mode
2d34fe39
PB
1185 *
1186 * A PowerPC CPU.
1187 */
1188struct PowerPCCPU {
1189 /*< private >*/
1190 CPUState parent_obj;
1191 /*< public >*/
1192
5b146dc7 1193 CPUNegativeOffsetState neg;
2d34fe39 1194 CPUPPCState env;
5b146dc7 1195
81210c20 1196 int vcpu_id;
d6e166c0 1197 uint32_t compat_pvr;
1d1be34d 1198 PPCVirtualHypervisor *vhyp;
7388efaf 1199 void *machine_data;
15f8b142 1200 int32_t node_id; /* NUMA node this CPU belongs to */
b07c59f7 1201 PPCHash64Options *hash64_opts;
16a2497b 1202
28876bf2
AB
1203 /* Those resources are used only during code translation */
1204 /* opcode handlers */
1205 opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN];
1206
146c11f1
DG
1207 /* Fields related to migration compatibility hacks */
1208 bool pre_2_8_migration;
16a2497b
DG
1209 target_ulong mig_msr_mask;
1210 uint64_t mig_insns_flags;
1211 uint64_t mig_insns_flags2;
1212 uint32_t mig_nb_BATs;
d5fc133e 1213 bool pre_2_10_migration;
d8c0c7af 1214 bool pre_3_0_migration;
67d7d66f 1215 int32_t mig_slb_nr;
2d34fe39
PB
1216};
1217
2d34fe39
PB
1218
1219PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr);
1220PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr);
e9edd931 1221PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc);
2d34fe39 1222
1d1be34d
DG
1223struct PPCVirtualHypervisor {
1224 Object parent;
1225};
1226
1227struct PPCVirtualHypervisorClass {
1228 InterfaceClass parent;
1229 void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
e57ca75c
DG
1230 hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp);
1231 const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp,
1232 hwaddr ptex, int n);
1233 void (*unmap_hptes)(PPCVirtualHypervisor *vhyp,
1234 const ppc_hash_pte64_t *hptes,
1235 hwaddr ptex, int n);
a2dd4e83
BH
1236 void (*hpte_set_c)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
1237 void (*hpte_set_r)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
79825f4d 1238 void (*get_pate)(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry);
1ec26c75 1239 target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp);
03ef074c
NP
1240#ifndef CONFIG_USER_ONLY
1241 void (*cpu_exec_enter)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1242 void (*cpu_exec_exit)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1243#endif
1d1be34d
DG
1244};
1245
1246#define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor"
1247#define PPC_VIRTUAL_HYPERVISOR(obj) \
1248 OBJECT_CHECK(PPCVirtualHypervisor, (obj), TYPE_PPC_VIRTUAL_HYPERVISOR)
1249#define PPC_VIRTUAL_HYPERVISOR_CLASS(klass) \
1250 OBJECT_CLASS_CHECK(PPCVirtualHypervisorClass, (klass), \
1251 TYPE_PPC_VIRTUAL_HYPERVISOR)
1252#define PPC_VIRTUAL_HYPERVISOR_GET_CLASS(obj) \
1253 OBJECT_GET_CLASS(PPCVirtualHypervisorClass, (obj), \
1254 TYPE_PPC_VIRTUAL_HYPERVISOR)
1255
2d34fe39
PB
1256void ppc_cpu_do_interrupt(CPUState *cpu);
1257bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req);
90c84c56 1258void ppc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
11cb6c15 1259void ppc_cpu_dump_statistics(CPUState *cpu, int flags);
2d34fe39
PB
1260hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1261int ppc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1262int ppc_cpu_gdb_read_register_apple(CPUState *cpu, uint8_t *buf, int reg);
1263int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1264int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg);
707c7c2e
FR
1265#ifndef CONFIG_USER_ONLY
1266void ppc_gdb_gen_spr_xml(PowerPCCPU *cpu);
1267const char *ppc_gdb_get_dynamic_xml(CPUState *cs, const char *xml_name);
1268#endif
2d34fe39
PB
1269int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
1270 int cpuid, void *opaque);
356bb70e
MN
1271int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
1272 int cpuid, void *opaque);
2d34fe39
PB
1273#ifndef CONFIG_USER_ONLY
1274void ppc_cpu_do_system_reset(CPUState *cs);
8a9358cc 1275extern const VMStateDescription vmstate_ppc_cpu;
2d34fe39 1276#endif
1d0cb67d 1277
3fc6c082 1278/*****************************************************************************/
2e70f6ef 1279void ppc_translate_init(void);
c647e3fe
DG
1280/*
1281 * you can call this signal handler from your SIGBUS and SIGSEGV
1282 * signal handlers to inform the virtual CPU of exceptions. non zero
1283 * is returned if the signal was handled by the virtual CPU.
1284 */
1285int cpu_ppc_signal_handler(int host_signum, void *pinfo, void *puc);
351bc97e
RH
1286bool ppc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1287 MMUAccessType access_type, int mmu_idx,
1288 bool probe, uintptr_t retaddr);
a541f297 1289
76a66253 1290#if !defined(CONFIG_USER_ONLY)
c647e3fe 1291void ppc_store_sdr1(CPUPPCState *env, target_ulong value);
4a7518e0 1292void ppc_store_ptcr(CPUPPCState *env, target_ulong value);
12de9a39 1293#endif /* !defined(CONFIG_USER_ONLY) */
c647e3fe 1294void ppc_store_msr(CPUPPCState *env, target_ulong value);
3fc6c082 1295
0442428a 1296void ppc_cpu_list(void);
aaed909a 1297
9fddaa0c
FB
1298/* Time-base and decrementer management */
1299#ifndef NO_CPU_IO_DEFS
c647e3fe
DG
1300uint64_t cpu_ppc_load_tbl(CPUPPCState *env);
1301uint32_t cpu_ppc_load_tbu(CPUPPCState *env);
1302void cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value);
1303void cpu_ppc_store_tbl(CPUPPCState *env, uint32_t value);
1304uint64_t cpu_ppc_load_atbl(CPUPPCState *env);
1305uint32_t cpu_ppc_load_atbu(CPUPPCState *env);
1306void cpu_ppc_store_atbl(CPUPPCState *env, uint32_t value);
1307void cpu_ppc_store_atbu(CPUPPCState *env, uint32_t value);
e81a982a 1308bool ppc_decr_clear_on_delivery(CPUPPCState *env);
a8dafa52
SJS
1309target_ulong cpu_ppc_load_decr(CPUPPCState *env);
1310void cpu_ppc_store_decr(CPUPPCState *env, target_ulong value);
1311target_ulong cpu_ppc_load_hdecr(CPUPPCState *env);
1312void cpu_ppc_store_hdecr(CPUPPCState *env, target_ulong value);
c647e3fe
DG
1313uint64_t cpu_ppc_load_purr(CPUPPCState *env);
1314uint32_t cpu_ppc601_load_rtcl(CPUPPCState *env);
1315uint32_t cpu_ppc601_load_rtcu(CPUPPCState *env);
d9bce9d9 1316#if !defined(CONFIG_USER_ONLY)
c647e3fe
DG
1317void cpu_ppc601_store_rtcl(CPUPPCState *env, uint32_t value);
1318void cpu_ppc601_store_rtcu(CPUPPCState *env, uint32_t value);
1319target_ulong load_40x_pit(CPUPPCState *env);
1320void store_40x_pit(CPUPPCState *env, target_ulong val);
1321void store_40x_dbcr0(CPUPPCState *env, uint32_t val);
1322void store_40x_sler(CPUPPCState *env, uint32_t val);
1323void store_booke_tcr(CPUPPCState *env, target_ulong val);
1324void store_booke_tsr(CPUPPCState *env, target_ulong val);
1325void ppc_tlb_invalidate_all(CPUPPCState *env);
1326void ppc_tlb_invalidate_one(CPUPPCState *env, target_ulong addr);
da20aed1 1327void cpu_ppc_set_vhyp(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp);
d9bce9d9 1328#endif
9fddaa0c 1329#endif
79aceca5 1330
d6478bc7
FC
1331void store_fpscr(CPUPPCState *env, uint64_t arg, uint32_t mask);
1332
636aa200 1333static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
6b542af7
JM
1334{
1335 uint64_t gprv;
1336
1337 gprv = env->gpr[gprn];
6b542af7 1338 if (env->flags & POWERPC_FLAG_SPE) {
c647e3fe
DG
1339 /*
1340 * If the CPU implements the SPE extension, we have to get the
6b542af7
JM
1341 * high bits of the GPR from the gprh storage area
1342 */
1343 gprv &= 0xFFFFFFFFULL;
1344 gprv |= (uint64_t)env->gprh[gprn] << 32;
1345 }
6b542af7
JM
1346
1347 return gprv;
1348}
1349
2e719ba3 1350/* Device control registers */
c647e3fe
DG
1351int ppc_dcr_read(ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
1352int ppc_dcr_write(ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
2e719ba3 1353
c9137065
IM
1354#define POWERPC_CPU_TYPE_SUFFIX "-" TYPE_POWERPC_CPU
1355#define POWERPC_CPU_TYPE_NAME(model) model POWERPC_CPU_TYPE_SUFFIX
0dacec87 1356#define CPU_RESOLVING_TYPE TYPE_POWERPC_CPU
c9137065 1357
9467d44c 1358#define cpu_signal_handler cpu_ppc_signal_handler
c732abe2 1359#define cpu_list ppc_cpu_list
9467d44c 1360
6ebbf390 1361/* MMU modes definitions */
6ebbf390 1362#define MMU_USER_IDX 0
c647e3fe 1363static inline int cpu_mmu_index(CPUPPCState *env, bool ifetch)
6ebbf390 1364{
9fb04491 1365 return ifetch ? env->immu_idx : env->dmmu_idx;
6ebbf390
JM
1366}
1367
9d6f1065
DG
1368/* Compatibility modes */
1369#if defined(TARGET_PPC64)
9d2179d6
DG
1370bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr,
1371 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
ad99d04c
DG
1372bool ppc_type_check_compat(const char *cputype, uint32_t compat_pvr,
1373 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
1374
9d6f1065 1375void ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp);
ad99d04c 1376
f6f242c7
DG
1377#if !defined(CONFIG_USER_ONLY)
1378void ppc_set_compat_all(uint32_t compat_pvr, Error **errp);
1379#endif
abbc1247 1380int ppc_compat_max_vthreads(PowerPCCPU *cpu);
7843c0d6
DG
1381void ppc_compat_add_property(Object *obj, const char *name,
1382 uint32_t *compat_pvr, const char *basedesc,
1383 Error **errp);
9d6f1065
DG
1384#endif /* defined(TARGET_PPC64) */
1385
4f7c64b3 1386typedef CPUPPCState CPUArchState;
2161a612 1387typedef PowerPCCPU ArchCPU;
4f7c64b3 1388
022c62cb 1389#include "exec/cpu-all.h"
79aceca5 1390
3fc6c082 1391/*****************************************************************************/
e1571908 1392/* CRF definitions */
efa73196
ND
1393#define CRF_LT_BIT 3
1394#define CRF_GT_BIT 2
1395#define CRF_EQ_BIT 1
1396#define CRF_SO_BIT 0
1397#define CRF_LT (1 << CRF_LT_BIT)
1398#define CRF_GT (1 << CRF_GT_BIT)
1399#define CRF_EQ (1 << CRF_EQ_BIT)
1400#define CRF_SO (1 << CRF_SO_BIT)
1401/* For SPE extensions */
1402#define CRF_CH (1 << CRF_LT_BIT)
1403#define CRF_CL (1 << CRF_GT_BIT)
1404#define CRF_CH_OR_CL (1 << CRF_EQ_BIT)
1405#define CRF_CH_AND_CL (1 << CRF_SO_BIT)
e1571908
AJ
1406
1407/* XER definitions */
3d7b417e
AJ
1408#define XER_SO 31
1409#define XER_OV 30
1410#define XER_CA 29
dd09c361
ND
1411#define XER_OV32 19
1412#define XER_CA32 18
3d7b417e
AJ
1413#define XER_CMP 8
1414#define XER_BC 0
da91a00f
RH
1415#define xer_so (env->so)
1416#define xer_ov (env->ov)
1417#define xer_ca (env->ca)
dd09c361
ND
1418#define xer_ov32 (env->ov)
1419#define xer_ca32 (env->ca)
3d7b417e
AJ
1420#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
1421#define xer_bc ((env->xer >> XER_BC) & 0x7F)
79aceca5 1422
3fc6c082 1423/* SPR definitions */
80d11f44
JM
1424#define SPR_MQ (0x000)
1425#define SPR_XER (0x001)
1426#define SPR_601_VRTCU (0x004)
1427#define SPR_601_VRTCL (0x005)
1428#define SPR_601_UDECR (0x006)
1429#define SPR_LR (0x008)
1430#define SPR_CTR (0x009)
f244115c 1431#define SPR_UAMR (0x00D)
697ab892 1432#define SPR_DSCR (0x011)
80d11f44
JM
1433#define SPR_DSISR (0x012)
1434#define SPR_DAR (0x013) /* DAE for PowerPC 601 */
1435#define SPR_601_RTCU (0x014)
1436#define SPR_601_RTCL (0x015)
1437#define SPR_DECR (0x016)
1438#define SPR_SDR1 (0x019)
1439#define SPR_SRR0 (0x01A)
1440#define SPR_SRR1 (0x01B)
697ab892 1441#define SPR_CFAR (0x01C)
80d11f44 1442#define SPR_AMR (0x01D)
9c1cf38d 1443#define SPR_ACOP (0x01F)
80d11f44 1444#define SPR_BOOKE_PID (0x030)
9c1cf38d 1445#define SPR_BOOKS_PID (0x030)
80d11f44
JM
1446#define SPR_BOOKE_DECAR (0x036)
1447#define SPR_BOOKE_CSRR0 (0x03A)
1448#define SPR_BOOKE_CSRR1 (0x03B)
1449#define SPR_BOOKE_DEAR (0x03D)
a6eabb9e 1450#define SPR_IAMR (0x03D)
80d11f44
JM
1451#define SPR_BOOKE_ESR (0x03E)
1452#define SPR_BOOKE_IVPR (0x03F)
1453#define SPR_MPC_EIE (0x050)
1454#define SPR_MPC_EID (0x051)
1455#define SPR_MPC_NRI (0x052)
cdcdda27
AK
1456#define SPR_TFHAR (0x080)
1457#define SPR_TFIAR (0x081)
1458#define SPR_TEXASR (0x082)
1459#define SPR_TEXASRU (0x083)
0bfe9299 1460#define SPR_UCTRL (0x088)
650f3287 1461#define SPR_TIDR (0x090)
80d11f44
JM
1462#define SPR_MPC_CMPA (0x090)
1463#define SPR_MPC_CMPB (0x091)
1464#define SPR_MPC_CMPC (0x092)
1465#define SPR_MPC_CMPD (0x093)
1466#define SPR_MPC_ECR (0x094)
1467#define SPR_MPC_DER (0x095)
1468#define SPR_MPC_COUNTA (0x096)
1469#define SPR_MPC_COUNTB (0x097)
0bfe9299 1470#define SPR_CTRL (0x098)
80d11f44
JM
1471#define SPR_MPC_CMPE (0x098)
1472#define SPR_MPC_CMPF (0x099)
7019cb3d 1473#define SPR_FSCR (0x099)
80d11f44
JM
1474#define SPR_MPC_CMPG (0x09A)
1475#define SPR_MPC_CMPH (0x09B)
1476#define SPR_MPC_LCTRL1 (0x09C)
1477#define SPR_MPC_LCTRL2 (0x09D)
f80872e2 1478#define SPR_UAMOR (0x09D)
80d11f44
JM
1479#define SPR_MPC_ICTRL (0x09E)
1480#define SPR_MPC_BAR (0x09F)
d6f1445f 1481#define SPR_PSPB (0x09F)
cfc61ba6 1482#define SPR_DPDES (0x0B0)
1488270e
BH
1483#define SPR_DAWR (0x0B4)
1484#define SPR_RPR (0x0BA)
eb5ceb4d 1485#define SPR_CIABR (0x0BB)
1488270e
BH
1486#define SPR_DAWRX (0x0BC)
1487#define SPR_HFSCR (0x0BE)
80d11f44
JM
1488#define SPR_VRSAVE (0x100)
1489#define SPR_USPRG0 (0x100)
1490#define SPR_USPRG1 (0x101)
1491#define SPR_USPRG2 (0x102)
1492#define SPR_USPRG3 (0x103)
1493#define SPR_USPRG4 (0x104)
1494#define SPR_USPRG5 (0x105)
1495#define SPR_USPRG6 (0x106)
1496#define SPR_USPRG7 (0x107)
1497#define SPR_VTBL (0x10C)
1498#define SPR_VTBU (0x10D)
1499#define SPR_SPRG0 (0x110)
1500#define SPR_SPRG1 (0x111)
1501#define SPR_SPRG2 (0x112)
1502#define SPR_SPRG3 (0x113)
1503#define SPR_SPRG4 (0x114)
1504#define SPR_SCOMC (0x114)
1505#define SPR_SPRG5 (0x115)
1506#define SPR_SCOMD (0x115)
1507#define SPR_SPRG6 (0x116)
1508#define SPR_SPRG7 (0x117)
1509#define SPR_ASR (0x118)
1510#define SPR_EAR (0x11A)
1511#define SPR_TBL (0x11C)
1512#define SPR_TBU (0x11D)
1513#define SPR_TBU40 (0x11E)
1514#define SPR_SVR (0x11E)
1515#define SPR_BOOKE_PIR (0x11E)
1516#define SPR_PVR (0x11F)
1517#define SPR_HSPRG0 (0x130)
1518#define SPR_BOOKE_DBSR (0x130)
1519#define SPR_HSPRG1 (0x131)
1520#define SPR_HDSISR (0x132)
1521#define SPR_HDAR (0x133)
90dc8812 1522#define SPR_BOOKE_EPCR (0x133)
9d52e907 1523#define SPR_SPURR (0x134)
80d11f44
JM
1524#define SPR_BOOKE_DBCR0 (0x134)
1525#define SPR_IBCR (0x135)
1526#define SPR_PURR (0x135)
1527#define SPR_BOOKE_DBCR1 (0x135)
1528#define SPR_DBCR (0x136)
1529#define SPR_HDEC (0x136)
1530#define SPR_BOOKE_DBCR2 (0x136)
1531#define SPR_HIOR (0x137)
1532#define SPR_MBAR (0x137)
1533#define SPR_RMOR (0x138)
1534#define SPR_BOOKE_IAC1 (0x138)
1535#define SPR_HRMOR (0x139)
1536#define SPR_BOOKE_IAC2 (0x139)
1537#define SPR_HSRR0 (0x13A)
1538#define SPR_BOOKE_IAC3 (0x13A)
1539#define SPR_HSRR1 (0x13B)
1540#define SPR_BOOKE_IAC4 (0x13B)
80d11f44 1541#define SPR_BOOKE_DAC1 (0x13C)
1488270e 1542#define SPR_MMCRH (0x13C)
80d11f44
JM
1543#define SPR_DABR2 (0x13D)
1544#define SPR_BOOKE_DAC2 (0x13D)
1488270e 1545#define SPR_TFMR (0x13D)
80d11f44 1546#define SPR_BOOKE_DVC1 (0x13E)
6475c9f0 1547#define SPR_LPCR (0x13E)
80d11f44 1548#define SPR_BOOKE_DVC2 (0x13F)
1488270e 1549#define SPR_LPIDR (0x13F)
80d11f44 1550#define SPR_BOOKE_TSR (0x150)
1488270e
BH
1551#define SPR_HMER (0x150)
1552#define SPR_HMEER (0x151)
6d9412ea 1553#define SPR_PCR (0x152)
1488270e 1554#define SPR_BOOKE_LPIDR (0x152)
80d11f44 1555#define SPR_BOOKE_TCR (0x154)
a1ef618a
AG
1556#define SPR_BOOKE_TLB0PS (0x158)
1557#define SPR_BOOKE_TLB1PS (0x159)
1558#define SPR_BOOKE_TLB2PS (0x15A)
1559#define SPR_BOOKE_TLB3PS (0x15B)
1488270e 1560#define SPR_AMOR (0x15D)
84755ed5 1561#define SPR_BOOKE_MAS7_MAS3 (0x174)
80d11f44
JM
1562#define SPR_BOOKE_IVOR0 (0x190)
1563#define SPR_BOOKE_IVOR1 (0x191)
1564#define SPR_BOOKE_IVOR2 (0x192)
1565#define SPR_BOOKE_IVOR3 (0x193)
1566#define SPR_BOOKE_IVOR4 (0x194)
1567#define SPR_BOOKE_IVOR5 (0x195)
1568#define SPR_BOOKE_IVOR6 (0x196)
1569#define SPR_BOOKE_IVOR7 (0x197)
1570#define SPR_BOOKE_IVOR8 (0x198)
1571#define SPR_BOOKE_IVOR9 (0x199)
1572#define SPR_BOOKE_IVOR10 (0x19A)
1573#define SPR_BOOKE_IVOR11 (0x19B)
1574#define SPR_BOOKE_IVOR12 (0x19C)
1575#define SPR_BOOKE_IVOR13 (0x19D)
1576#define SPR_BOOKE_IVOR14 (0x19E)
1577#define SPR_BOOKE_IVOR15 (0x19F)
e9205258
AG
1578#define SPR_BOOKE_IVOR38 (0x1B0)
1579#define SPR_BOOKE_IVOR39 (0x1B1)
1580#define SPR_BOOKE_IVOR40 (0x1B2)
1581#define SPR_BOOKE_IVOR41 (0x1B3)
1582#define SPR_BOOKE_IVOR42 (0x1B4)
45eb5611
AG
1583#define SPR_BOOKE_GIVOR2 (0x1B8)
1584#define SPR_BOOKE_GIVOR3 (0x1B9)
1585#define SPR_BOOKE_GIVOR4 (0x1BA)
1586#define SPR_BOOKE_GIVOR8 (0x1BB)
1587#define SPR_BOOKE_GIVOR13 (0x1BC)
1588#define SPR_BOOKE_GIVOR14 (0x1BD)
d1a721ab 1589#define SPR_TIR (0x1BE)
4a7518e0 1590#define SPR_PTCR (0x1D0)
80d11f44
JM
1591#define SPR_BOOKE_SPEFSCR (0x200)
1592#define SPR_Exxx_BBEAR (0x201)
1593#define SPR_Exxx_BBTAR (0x202)
1594#define SPR_Exxx_L1CFG0 (0x203)
d2ea2bf7 1595#define SPR_Exxx_L1CFG1 (0x204)
80d11f44
JM
1596#define SPR_Exxx_NPIDR (0x205)
1597#define SPR_ATBL (0x20E)
1598#define SPR_ATBU (0x20F)
1599#define SPR_IBAT0U (0x210)
1600#define SPR_BOOKE_IVOR32 (0x210)
1601#define SPR_RCPU_MI_GRA (0x210)
1602#define SPR_IBAT0L (0x211)
1603#define SPR_BOOKE_IVOR33 (0x211)
1604#define SPR_IBAT1U (0x212)
1605#define SPR_BOOKE_IVOR34 (0x212)
1606#define SPR_IBAT1L (0x213)
1607#define SPR_BOOKE_IVOR35 (0x213)
1608#define SPR_IBAT2U (0x214)
1609#define SPR_BOOKE_IVOR36 (0x214)
1610#define SPR_IBAT2L (0x215)
1611#define SPR_BOOKE_IVOR37 (0x215)
1612#define SPR_IBAT3U (0x216)
1613#define SPR_IBAT3L (0x217)
1614#define SPR_DBAT0U (0x218)
1615#define SPR_RCPU_L2U_GRA (0x218)
1616#define SPR_DBAT0L (0x219)
1617#define SPR_DBAT1U (0x21A)
1618#define SPR_DBAT1L (0x21B)
1619#define SPR_DBAT2U (0x21C)
1620#define SPR_DBAT2L (0x21D)
1621#define SPR_DBAT3U (0x21E)
1622#define SPR_DBAT3L (0x21F)
1623#define SPR_IBAT4U (0x230)
1624#define SPR_RPCU_BBCMCR (0x230)
1625#define SPR_MPC_IC_CST (0x230)
1626#define SPR_Exxx_CTXCR (0x230)
1627#define SPR_IBAT4L (0x231)
1628#define SPR_MPC_IC_ADR (0x231)
1629#define SPR_Exxx_DBCR3 (0x231)
1630#define SPR_IBAT5U (0x232)
1631#define SPR_MPC_IC_DAT (0x232)
1632#define SPR_Exxx_DBCNT (0x232)
1633#define SPR_IBAT5L (0x233)
1634#define SPR_IBAT6U (0x234)
1635#define SPR_IBAT6L (0x235)
1636#define SPR_IBAT7U (0x236)
1637#define SPR_IBAT7L (0x237)
1638#define SPR_DBAT4U (0x238)
1639#define SPR_RCPU_L2U_MCR (0x238)
1640#define SPR_MPC_DC_CST (0x238)
1641#define SPR_Exxx_ALTCTXCR (0x238)
1642#define SPR_DBAT4L (0x239)
1643#define SPR_MPC_DC_ADR (0x239)
1644#define SPR_DBAT5U (0x23A)
1645#define SPR_BOOKE_MCSRR0 (0x23A)
1646#define SPR_MPC_DC_DAT (0x23A)
1647#define SPR_DBAT5L (0x23B)
1648#define SPR_BOOKE_MCSRR1 (0x23B)
1649#define SPR_DBAT6U (0x23C)
1650#define SPR_BOOKE_MCSR (0x23C)
1651#define SPR_DBAT6L (0x23D)
1652#define SPR_Exxx_MCAR (0x23D)
1653#define SPR_DBAT7U (0x23E)
1654#define SPR_BOOKE_DSRR0 (0x23E)
1655#define SPR_DBAT7L (0x23F)
1656#define SPR_BOOKE_DSRR1 (0x23F)
1657#define SPR_BOOKE_SPRG8 (0x25C)
1658#define SPR_BOOKE_SPRG9 (0x25D)
1659#define SPR_BOOKE_MAS0 (0x270)
1660#define SPR_BOOKE_MAS1 (0x271)
1661#define SPR_BOOKE_MAS2 (0x272)
1662#define SPR_BOOKE_MAS3 (0x273)
1663#define SPR_BOOKE_MAS4 (0x274)
1664#define SPR_BOOKE_MAS5 (0x275)
1665#define SPR_BOOKE_MAS6 (0x276)
1666#define SPR_BOOKE_PID1 (0x279)
1667#define SPR_BOOKE_PID2 (0x27A)
1668#define SPR_MPC_DPDR (0x280)
1669#define SPR_MPC_IMMR (0x288)
1670#define SPR_BOOKE_TLB0CFG (0x2B0)
1671#define SPR_BOOKE_TLB1CFG (0x2B1)
1672#define SPR_BOOKE_TLB2CFG (0x2B2)
1673#define SPR_BOOKE_TLB3CFG (0x2B3)
1674#define SPR_BOOKE_EPR (0x2BE)
1675#define SPR_PERF0 (0x300)
1676#define SPR_RCPU_MI_RBA0 (0x300)
1677#define SPR_MPC_MI_CTR (0x300)
14646457 1678#define SPR_POWER_USIER (0x300)
80d11f44
JM
1679#define SPR_PERF1 (0x301)
1680#define SPR_RCPU_MI_RBA1 (0x301)
70c53407 1681#define SPR_POWER_UMMCR2 (0x301)
80d11f44
JM
1682#define SPR_PERF2 (0x302)
1683#define SPR_RCPU_MI_RBA2 (0x302)
1684#define SPR_MPC_MI_AP (0x302)
75b9c321 1685#define SPR_POWER_UMMCRA (0x302)
80d11f44
JM
1686#define SPR_PERF3 (0x303)
1687#define SPR_RCPU_MI_RBA3 (0x303)
1688#define SPR_MPC_MI_EPN (0x303)
fd51ff63 1689#define SPR_POWER_UPMC1 (0x303)
80d11f44 1690#define SPR_PERF4 (0x304)
fd51ff63 1691#define SPR_POWER_UPMC2 (0x304)
80d11f44
JM
1692#define SPR_PERF5 (0x305)
1693#define SPR_MPC_MI_TWC (0x305)
fd51ff63 1694#define SPR_POWER_UPMC3 (0x305)
80d11f44
JM
1695#define SPR_PERF6 (0x306)
1696#define SPR_MPC_MI_RPN (0x306)
fd51ff63 1697#define SPR_POWER_UPMC4 (0x306)
80d11f44 1698#define SPR_PERF7 (0x307)
fd51ff63 1699#define SPR_POWER_UPMC5 (0x307)
80d11f44
JM
1700#define SPR_PERF8 (0x308)
1701#define SPR_RCPU_L2U_RBA0 (0x308)
1702#define SPR_MPC_MD_CTR (0x308)
fd51ff63 1703#define SPR_POWER_UPMC6 (0x308)
80d11f44
JM
1704#define SPR_PERF9 (0x309)
1705#define SPR_RCPU_L2U_RBA1 (0x309)
1706#define SPR_MPC_MD_CASID (0x309)
c36c97f8 1707#define SPR_970_UPMC7 (0X309)
80d11f44
JM
1708#define SPR_PERFA (0x30A)
1709#define SPR_RCPU_L2U_RBA2 (0x30A)
1710#define SPR_MPC_MD_AP (0x30A)
c36c97f8 1711#define SPR_970_UPMC8 (0X30A)
80d11f44
JM
1712#define SPR_PERFB (0x30B)
1713#define SPR_RCPU_L2U_RBA3 (0x30B)
1714#define SPR_MPC_MD_EPN (0x30B)
fd51ff63 1715#define SPR_POWER_UMMCR0 (0X30B)
80d11f44
JM
1716#define SPR_PERFC (0x30C)
1717#define SPR_MPC_MD_TWB (0x30C)
fd51ff63 1718#define SPR_POWER_USIAR (0X30C)
80d11f44
JM
1719#define SPR_PERFD (0x30D)
1720#define SPR_MPC_MD_TWC (0x30D)
fd51ff63 1721#define SPR_POWER_USDAR (0X30D)
80d11f44
JM
1722#define SPR_PERFE (0x30E)
1723#define SPR_MPC_MD_RPN (0x30E)
fd51ff63 1724#define SPR_POWER_UMMCR1 (0X30E)
80d11f44
JM
1725#define SPR_PERFF (0x30F)
1726#define SPR_MPC_MD_TW (0x30F)
1727#define SPR_UPERF0 (0x310)
14646457 1728#define SPR_POWER_SIER (0x310)
80d11f44 1729#define SPR_UPERF1 (0x311)
70c53407 1730#define SPR_POWER_MMCR2 (0x311)
80d11f44 1731#define SPR_UPERF2 (0x312)
75b9c321 1732#define SPR_POWER_MMCRA (0X312)
80d11f44 1733#define SPR_UPERF3 (0x313)
fd51ff63 1734#define SPR_POWER_PMC1 (0X313)
80d11f44 1735#define SPR_UPERF4 (0x314)
fd51ff63 1736#define SPR_POWER_PMC2 (0X314)
80d11f44 1737#define SPR_UPERF5 (0x315)
fd51ff63 1738#define SPR_POWER_PMC3 (0X315)
80d11f44 1739#define SPR_UPERF6 (0x316)
fd51ff63 1740#define SPR_POWER_PMC4 (0X316)
80d11f44 1741#define SPR_UPERF7 (0x317)
fd51ff63 1742#define SPR_POWER_PMC5 (0X317)
80d11f44 1743#define SPR_UPERF8 (0x318)
fd51ff63 1744#define SPR_POWER_PMC6 (0X318)
80d11f44 1745#define SPR_UPERF9 (0x319)
c36c97f8 1746#define SPR_970_PMC7 (0X319)
80d11f44 1747#define SPR_UPERFA (0x31A)
c36c97f8 1748#define SPR_970_PMC8 (0X31A)
80d11f44 1749#define SPR_UPERFB (0x31B)
fd51ff63 1750#define SPR_POWER_MMCR0 (0X31B)
80d11f44 1751#define SPR_UPERFC (0x31C)
fd51ff63 1752#define SPR_POWER_SIAR (0X31C)
80d11f44 1753#define SPR_UPERFD (0x31D)
fd51ff63 1754#define SPR_POWER_SDAR (0X31D)
80d11f44 1755#define SPR_UPERFE (0x31E)
fd51ff63 1756#define SPR_POWER_MMCR1 (0X31E)
80d11f44
JM
1757#define SPR_UPERFF (0x31F)
1758#define SPR_RCPU_MI_RA0 (0x320)
1759#define SPR_MPC_MI_DBCAM (0x320)
4ee4a03b 1760#define SPR_BESCRS (0x320)
80d11f44
JM
1761#define SPR_RCPU_MI_RA1 (0x321)
1762#define SPR_MPC_MI_DBRAM0 (0x321)
4ee4a03b 1763#define SPR_BESCRSU (0x321)
80d11f44
JM
1764#define SPR_RCPU_MI_RA2 (0x322)
1765#define SPR_MPC_MI_DBRAM1 (0x322)
4ee4a03b 1766#define SPR_BESCRR (0x322)
80d11f44 1767#define SPR_RCPU_MI_RA3 (0x323)
4ee4a03b
AK
1768#define SPR_BESCRRU (0x323)
1769#define SPR_EBBHR (0x324)
1770#define SPR_EBBRR (0x325)
1771#define SPR_BESCR (0x326)
80d11f44
JM
1772#define SPR_RCPU_L2U_RA0 (0x328)
1773#define SPR_MPC_MD_DBCAM (0x328)
1774#define SPR_RCPU_L2U_RA1 (0x329)
1775#define SPR_MPC_MD_DBRAM0 (0x329)
1776#define SPR_RCPU_L2U_RA2 (0x32A)
1777#define SPR_MPC_MD_DBRAM1 (0x32A)
1778#define SPR_RCPU_L2U_RA3 (0x32B)
60511041 1779#define SPR_TAR (0x32F)
21a558be 1780#define SPR_IC (0x350)
3ba55e39 1781#define SPR_VTB (0x351)
1488270e 1782#define SPR_MMCRC (0x353)
b8af5b2d 1783#define SPR_PSSCR (0x357)
80d11f44
JM
1784#define SPR_440_INV0 (0x370)
1785#define SPR_440_INV1 (0x371)
1786#define SPR_440_INV2 (0x372)
1787#define SPR_440_INV3 (0x373)
1788#define SPR_440_ITV0 (0x374)
1789#define SPR_440_ITV1 (0x375)
1790#define SPR_440_ITV2 (0x376)
1791#define SPR_440_ITV3 (0x377)
1792#define SPR_440_CCR1 (0x378)
14646457
BH
1793#define SPR_TACR (0x378)
1794#define SPR_TCSCR (0x379)
1795#define SPR_CSIGR (0x37a)
80d11f44 1796#define SPR_DCRIPR (0x37B)
14646457
BH
1797#define SPR_POWER_SPMC1 (0x37C)
1798#define SPR_POWER_SPMC2 (0x37D)
70c53407 1799#define SPR_POWER_MMCRS (0x37E)
9c1cf38d 1800#define SPR_WORT (0x37F)
80d11f44 1801#define SPR_PPR (0x380)
bd928eba 1802#define SPR_750_GQR0 (0x390)
80d11f44 1803#define SPR_440_DNV0 (0x390)
bd928eba 1804#define SPR_750_GQR1 (0x391)
80d11f44 1805#define SPR_440_DNV1 (0x391)
bd928eba 1806#define SPR_750_GQR2 (0x392)
80d11f44 1807#define SPR_440_DNV2 (0x392)
bd928eba 1808#define SPR_750_GQR3 (0x393)
80d11f44 1809#define SPR_440_DNV3 (0x393)
bd928eba 1810#define SPR_750_GQR4 (0x394)
80d11f44 1811#define SPR_440_DTV0 (0x394)
bd928eba 1812#define SPR_750_GQR5 (0x395)
80d11f44 1813#define SPR_440_DTV1 (0x395)
bd928eba 1814#define SPR_750_GQR6 (0x396)
80d11f44 1815#define SPR_440_DTV2 (0x396)
bd928eba 1816#define SPR_750_GQR7 (0x397)
80d11f44 1817#define SPR_440_DTV3 (0x397)
bd928eba
JM
1818#define SPR_750_THRM4 (0x398)
1819#define SPR_750CL_HID2 (0x398)
80d11f44 1820#define SPR_440_DVLIM (0x398)
bd928eba 1821#define SPR_750_WPAR (0x399)
80d11f44 1822#define SPR_440_IVLIM (0x399)
1488270e 1823#define SPR_TSCR (0x399)
bd928eba
JM
1824#define SPR_750_DMAU (0x39A)
1825#define SPR_750_DMAL (0x39B)
80d11f44
JM
1826#define SPR_440_RSTCFG (0x39B)
1827#define SPR_BOOKE_DCDBTRL (0x39C)
1828#define SPR_BOOKE_DCDBTRH (0x39D)
1829#define SPR_BOOKE_ICDBTRL (0x39E)
1830#define SPR_BOOKE_ICDBTRH (0x39F)
cb8b8bf8
AK
1831#define SPR_74XX_UMMCR2 (0x3A0)
1832#define SPR_7XX_UPMC5 (0x3A1)
1833#define SPR_7XX_UPMC6 (0x3A2)
80d11f44 1834#define SPR_UBAMR (0x3A7)
cb8b8bf8
AK
1835#define SPR_7XX_UMMCR0 (0x3A8)
1836#define SPR_7XX_UPMC1 (0x3A9)
1837#define SPR_7XX_UPMC2 (0x3AA)
1838#define SPR_7XX_USIAR (0x3AB)
1839#define SPR_7XX_UMMCR1 (0x3AC)
1840#define SPR_7XX_UPMC3 (0x3AD)
1841#define SPR_7XX_UPMC4 (0x3AE)
80d11f44
JM
1842#define SPR_USDA (0x3AF)
1843#define SPR_40x_ZPR (0x3B0)
1844#define SPR_BOOKE_MAS7 (0x3B0)
cb8b8bf8
AK
1845#define SPR_74XX_MMCR2 (0x3B0)
1846#define SPR_7XX_PMC5 (0x3B1)
80d11f44 1847#define SPR_40x_PID (0x3B1)
cb8b8bf8 1848#define SPR_7XX_PMC6 (0x3B2)
80d11f44 1849#define SPR_440_MMUCR (0x3B2)
80d11f44
JM
1850#define SPR_4xx_CCR0 (0x3B3)
1851#define SPR_BOOKE_EPLC (0x3B3)
80d11f44
JM
1852#define SPR_405_IAC3 (0x3B4)
1853#define SPR_BOOKE_EPSC (0x3B4)
80d11f44 1854#define SPR_405_IAC4 (0x3B5)
80d11f44 1855#define SPR_405_DVC1 (0x3B6)
80d11f44 1856#define SPR_405_DVC2 (0x3B7)
80d11f44 1857#define SPR_BAMR (0x3B7)
cb8b8bf8
AK
1858#define SPR_7XX_MMCR0 (0x3B8)
1859#define SPR_7XX_PMC1 (0x3B9)
80d11f44 1860#define SPR_40x_SGR (0x3B9)
cb8b8bf8 1861#define SPR_7XX_PMC2 (0x3BA)
80d11f44 1862#define SPR_40x_DCWR (0x3BA)
cb8b8bf8 1863#define SPR_7XX_SIAR (0x3BB)
80d11f44 1864#define SPR_405_SLER (0x3BB)
cb8b8bf8 1865#define SPR_7XX_MMCR1 (0x3BC)
80d11f44 1866#define SPR_405_SU0R (0x3BC)
80d11f44 1867#define SPR_401_SKR (0x3BC)
cb8b8bf8 1868#define SPR_7XX_PMC3 (0x3BD)
80d11f44 1869#define SPR_405_DBCR1 (0x3BD)
cb8b8bf8 1870#define SPR_7XX_PMC4 (0x3BE)
80d11f44 1871#define SPR_SDA (0x3BF)
80d11f44
JM
1872#define SPR_403_VTBL (0x3CC)
1873#define SPR_403_VTBU (0x3CD)
1874#define SPR_DMISS (0x3D0)
1875#define SPR_DCMP (0x3D1)
1876#define SPR_HASH1 (0x3D2)
1877#define SPR_HASH2 (0x3D3)
1878#define SPR_BOOKE_ICDBDR (0x3D3)
1879#define SPR_TLBMISS (0x3D4)
1880#define SPR_IMISS (0x3D4)
1881#define SPR_40x_ESR (0x3D4)
1882#define SPR_PTEHI (0x3D5)
1883#define SPR_ICMP (0x3D5)
1884#define SPR_40x_DEAR (0x3D5)
1885#define SPR_PTELO (0x3D6)
1886#define SPR_RPA (0x3D6)
1887#define SPR_40x_EVPR (0x3D6)
1888#define SPR_L3PM (0x3D7)
1889#define SPR_403_CDBCR (0x3D7)
4e777442 1890#define SPR_L3ITCR0 (0x3D8)
80d11f44
JM
1891#define SPR_TCR (0x3D8)
1892#define SPR_40x_TSR (0x3D8)
1893#define SPR_IBR (0x3DA)
1894#define SPR_40x_TCR (0x3DA)
1895#define SPR_ESASRR (0x3DB)
1896#define SPR_40x_PIT (0x3DB)
1897#define SPR_403_TBL (0x3DC)
1898#define SPR_403_TBU (0x3DD)
1899#define SPR_SEBR (0x3DE)
1900#define SPR_40x_SRR2 (0x3DE)
1901#define SPR_SER (0x3DF)
1902#define SPR_40x_SRR3 (0x3DF)
4e777442 1903#define SPR_L3OHCR (0x3E8)
80d11f44
JM
1904#define SPR_L3ITCR1 (0x3E9)
1905#define SPR_L3ITCR2 (0x3EA)
1906#define SPR_L3ITCR3 (0x3EB)
1907#define SPR_HID0 (0x3F0)
1908#define SPR_40x_DBSR (0x3F0)
1909#define SPR_HID1 (0x3F1)
1910#define SPR_IABR (0x3F2)
1911#define SPR_40x_DBCR0 (0x3F2)
1912#define SPR_601_HID2 (0x3F2)
1913#define SPR_Exxx_L1CSR0 (0x3F2)
1914#define SPR_ICTRL (0x3F3)
1915#define SPR_HID2 (0x3F3)
bd928eba 1916#define SPR_750CL_HID4 (0x3F3)
80d11f44
JM
1917#define SPR_Exxx_L1CSR1 (0x3F3)
1918#define SPR_440_DBDR (0x3F3)
1919#define SPR_LDSTDB (0x3F4)
bd928eba 1920#define SPR_750_TDCL (0x3F4)
80d11f44
JM
1921#define SPR_40x_IAC1 (0x3F4)
1922#define SPR_MMUCSR0 (0x3F4)
ba881002 1923#define SPR_970_HID4 (0x3F4)
80d11f44 1924#define SPR_DABR (0x3F5)
3fc6c082 1925#define DABR_MASK (~(target_ulong)0x7)
80d11f44
JM
1926#define SPR_Exxx_BUCSR (0x3F5)
1927#define SPR_40x_IAC2 (0x3F5)
1928#define SPR_601_HID5 (0x3F5)
1929#define SPR_40x_DAC1 (0x3F6)
1930#define SPR_MSSCR0 (0x3F6)
1931#define SPR_970_HID5 (0x3F6)
1932#define SPR_MSSSR0 (0x3F7)
4e777442 1933#define SPR_MSSCR1 (0x3F7)
80d11f44
JM
1934#define SPR_DABRX (0x3F7)
1935#define SPR_40x_DAC2 (0x3F7)
1936#define SPR_MMUCFG (0x3F7)
1937#define SPR_LDSTCR (0x3F8)
1938#define SPR_L2PMCR (0x3F8)
bd928eba 1939#define SPR_750FX_HID2 (0x3F8)
80d11f44
JM
1940#define SPR_Exxx_L1FINV0 (0x3F8)
1941#define SPR_L2CR (0x3F9)
80d11f44 1942#define SPR_L3CR (0x3FA)
bd928eba 1943#define SPR_750_TDCH (0x3FA)
80d11f44
JM
1944#define SPR_IABR2 (0x3FA)
1945#define SPR_40x_DCCR (0x3FA)
1946#define SPR_ICTC (0x3FB)
1947#define SPR_40x_ICCR (0x3FB)
1948#define SPR_THRM1 (0x3FC)
1949#define SPR_403_PBL1 (0x3FC)
1950#define SPR_SP (0x3FD)
1951#define SPR_THRM2 (0x3FD)
1952#define SPR_403_PBU1 (0x3FD)
1953#define SPR_604_HID13 (0x3FD)
1954#define SPR_LT (0x3FE)
1955#define SPR_THRM3 (0x3FE)
1956#define SPR_RCPU_FPECR (0x3FE)
1957#define SPR_403_PBL2 (0x3FE)
1958#define SPR_PIR (0x3FF)
1959#define SPR_403_PBU2 (0x3FF)
1960#define SPR_601_HID15 (0x3FF)
1961#define SPR_604_HID15 (0x3FF)
1962#define SPR_E500_SVR (0x3FF)
79aceca5 1963
84755ed5
AG
1964/* Disable MAS Interrupt Updates for Hypervisor */
1965#define EPCR_DMIUH (1 << 22)
1966/* Disable Guest TLB Management Instructions */
1967#define EPCR_DGTMI (1 << 23)
1968/* Guest Interrupt Computation Mode */
1969#define EPCR_GICM (1 << 24)
1970/* Interrupt Computation Mode */
1971#define EPCR_ICM (1 << 25)
1972/* Disable Embedded Hypervisor Debug */
1973#define EPCR_DUVD (1 << 26)
1974/* Instruction Storage Interrupt Directed to Guest State */
1975#define EPCR_ISIGS (1 << 27)
1976/* Data Storage Interrupt Directed to Guest State */
1977#define EPCR_DSIGS (1 << 28)
1978/* Instruction TLB Error Interrupt Directed to Guest State */
1979#define EPCR_ITLBGS (1 << 29)
1980/* Data TLB Error Interrupt Directed to Guest State */
1981#define EPCR_DTLBGS (1 << 30)
1982/* External Input Interrupt Directed to Guest State */
1983#define EPCR_EXTGS (1 << 31)
1984
c647e3fe
DG
1985#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
1986#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
1987#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
1988#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
1989#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
ea71258d 1990
c647e3fe
DG
1991#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
1992#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
1993#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
1994#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
1995#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
ea71258d 1996
bbc01ca7 1997/* HID0 bits */
1488270e
BH
1998#define HID0_DEEPNAP (1 << 24) /* pre-2.06 */
1999#define HID0_DOZE (1 << 23) /* pre-2.06 */
2000#define HID0_NAP (1 << 22) /* pre-2.06 */
2a83f997 2001#define HID0_HILE PPC_BIT(19) /* POWER8 */
0bfc0cf0 2002#define HID0_POWER9_HILE PPC_BIT(4)
bbc01ca7 2003
c29b735c
NF
2004/*****************************************************************************/
2005/* PowerPC Instructions types definitions */
2006enum {
2007 PPC_NONE = 0x0000000000000000ULL,
2008 /* PowerPC base instructions set */
2009 PPC_INSNS_BASE = 0x0000000000000001ULL,
2010 /* integer operations instructions */
2011#define PPC_INTEGER PPC_INSNS_BASE
2012 /* flow control instructions */
2013#define PPC_FLOW PPC_INSNS_BASE
2014 /* virtual memory instructions */
2015#define PPC_MEM PPC_INSNS_BASE
2016 /* ld/st with reservation instructions */
2017#define PPC_RES PPC_INSNS_BASE
2018 /* spr/msr access instructions */
2019#define PPC_MISC PPC_INSNS_BASE
2020 /* Deprecated instruction sets */
2021 /* Original POWER instruction set */
2022 PPC_POWER = 0x0000000000000002ULL,
2023 /* POWER2 instruction set extension */
2024 PPC_POWER2 = 0x0000000000000004ULL,
2025 /* Power RTC support */
2026 PPC_POWER_RTC = 0x0000000000000008ULL,
2027 /* Power-to-PowerPC bridge (601) */
2028 PPC_POWER_BR = 0x0000000000000010ULL,
2029 /* 64 bits PowerPC instruction set */
2030 PPC_64B = 0x0000000000000020ULL,
2031 /* New 64 bits extensions (PowerPC 2.0x) */
2032 PPC_64BX = 0x0000000000000040ULL,
2033 /* 64 bits hypervisor extensions */
2034 PPC_64H = 0x0000000000000080ULL,
2035 /* New wait instruction (PowerPC 2.0x) */
2036 PPC_WAIT = 0x0000000000000100ULL,
2037 /* Time base mftb instruction */
2038 PPC_MFTB = 0x0000000000000200ULL,
2039
2040 /* Fixed-point unit extensions */
2041 /* PowerPC 602 specific */
2042 PPC_602_SPEC = 0x0000000000000400ULL,
2043 /* isel instruction */
2044 PPC_ISEL = 0x0000000000000800ULL,
2045 /* popcntb instruction */
2046 PPC_POPCNTB = 0x0000000000001000ULL,
2047 /* string load / store */
2048 PPC_STRING = 0x0000000000002000ULL,
b7815375
BH
2049 /* real mode cache inhibited load / store */
2050 PPC_CILDST = 0x0000000000004000ULL,
c29b735c
NF
2051
2052 /* Floating-point unit extensions */
2053 /* Optional floating point instructions */
2054 PPC_FLOAT = 0x0000000000010000ULL,
2055 /* New floating-point extensions (PowerPC 2.0x) */
2056 PPC_FLOAT_EXT = 0x0000000000020000ULL,
2057 PPC_FLOAT_FSQRT = 0x0000000000040000ULL,
2058 PPC_FLOAT_FRES = 0x0000000000080000ULL,
2059 PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL,
2060 PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
2061 PPC_FLOAT_FSEL = 0x0000000000400000ULL,
2062 PPC_FLOAT_STFIWX = 0x0000000000800000ULL,
2063
2064 /* Vector/SIMD extensions */
2065 /* Altivec support */
2066 PPC_ALTIVEC = 0x0000000001000000ULL,
2067 /* PowerPC 2.03 SPE extension */
2068 PPC_SPE = 0x0000000002000000ULL,
2069 /* PowerPC 2.03 SPE single-precision floating-point extension */
2070 PPC_SPE_SINGLE = 0x0000000004000000ULL,
2071 /* PowerPC 2.03 SPE double-precision floating-point extension */
2072 PPC_SPE_DOUBLE = 0x0000000008000000ULL,
2073
2074 /* Optional memory control instructions */
2075 PPC_MEM_TLBIA = 0x0000000010000000ULL,
2076 PPC_MEM_TLBIE = 0x0000000020000000ULL,
2077 PPC_MEM_TLBSYNC = 0x0000000040000000ULL,
2078 /* sync instruction */
2079 PPC_MEM_SYNC = 0x0000000080000000ULL,
2080 /* eieio instruction */
2081 PPC_MEM_EIEIO = 0x0000000100000000ULL,
2082
2083 /* Cache control instructions */
2084 PPC_CACHE = 0x0000000200000000ULL,
2085 /* icbi instruction */
2086 PPC_CACHE_ICBI = 0x0000000400000000ULL,
8e33944f 2087 /* dcbz instruction */
c29b735c 2088 PPC_CACHE_DCBZ = 0x0000000800000000ULL,
c29b735c
NF
2089 /* dcba instruction */
2090 PPC_CACHE_DCBA = 0x0000002000000000ULL,
2091 /* Freescale cache locking instructions */
2092 PPC_CACHE_LOCK = 0x0000004000000000ULL,
2093
2094 /* MMU related extensions */
2095 /* external control instructions */
2096 PPC_EXTERN = 0x0000010000000000ULL,
2097 /* segment register access instructions */
2098 PPC_SEGMENT = 0x0000020000000000ULL,
2099 /* PowerPC 6xx TLB management instructions */
2100 PPC_6xx_TLB = 0x0000040000000000ULL,
2101 /* PowerPC 74xx TLB management instructions */
2102 PPC_74xx_TLB = 0x0000080000000000ULL,
2103 /* PowerPC 40x TLB management instructions */
2104 PPC_40x_TLB = 0x0000100000000000ULL,
2105 /* segment register access instructions for PowerPC 64 "bridge" */
2106 PPC_SEGMENT_64B = 0x0000200000000000ULL,
2107 /* SLB management */
2108 PPC_SLBI = 0x0000400000000000ULL,
2109
2110 /* Embedded PowerPC dedicated instructions */
2111 PPC_WRTEE = 0x0001000000000000ULL,
2112 /* PowerPC 40x exception model */
2113 PPC_40x_EXCP = 0x0002000000000000ULL,
2114 /* PowerPC 405 Mac instructions */
2115 PPC_405_MAC = 0x0004000000000000ULL,
2116 /* PowerPC 440 specific instructions */
2117 PPC_440_SPEC = 0x0008000000000000ULL,
2118 /* BookE (embedded) PowerPC specification */
2119 PPC_BOOKE = 0x0010000000000000ULL,
2120 /* mfapidi instruction */
2121 PPC_MFAPIDI = 0x0020000000000000ULL,
2122 /* tlbiva instruction */
2123 PPC_TLBIVA = 0x0040000000000000ULL,
2124 /* tlbivax instruction */
2125 PPC_TLBIVAX = 0x0080000000000000ULL,
2126 /* PowerPC 4xx dedicated instructions */
2127 PPC_4xx_COMMON = 0x0100000000000000ULL,
2128 /* PowerPC 40x ibct instructions */
2129 PPC_40x_ICBT = 0x0200000000000000ULL,
2130 /* rfmci is not implemented in all BookE PowerPC */
2131 PPC_RFMCI = 0x0400000000000000ULL,
2132 /* rfdi instruction */
2133 PPC_RFDI = 0x0800000000000000ULL,
2134 /* DCR accesses */
2135 PPC_DCR = 0x1000000000000000ULL,
2136 /* DCR extended accesse */
2137 PPC_DCRX = 0x2000000000000000ULL,
2138 /* user-mode DCR access, implemented in PowerPC 460 */
2139 PPC_DCRUX = 0x4000000000000000ULL,
eaabeef2
DG
2140 /* popcntw and popcntd instructions */
2141 PPC_POPCNTWD = 0x8000000000000000ULL,
01662f3e 2142
02d4eae4
DG
2143#define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_POWER | PPC_POWER2 \
2144 | PPC_POWER_RTC | PPC_POWER_BR | PPC_64B \
2145 | PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \
2146 | PPC_602_SPEC | PPC_ISEL | PPC_POPCNTB \
2147 | PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \
2148 | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \
2149 | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \
2150 | PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \
2151 | PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \
2152 | PPC_SPE_DOUBLE | PPC_MEM_TLBIA \
2153 | PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \
2154 | PPC_MEM_SYNC | PPC_MEM_EIEIO \
2155 | PPC_CACHE | PPC_CACHE_ICBI \
8e33944f 2156 | PPC_CACHE_DCBZ \
02d4eae4
DG
2157 | PPC_CACHE_DCBA | PPC_CACHE_LOCK \
2158 | PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \
2159 | PPC_74xx_TLB | PPC_40x_TLB | PPC_SEGMENT_64B \
2160 | PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \
2161 | PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \
2162 | PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \
2163 | PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \
2164 | PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_DCRUX \
b7815375 2165 | PPC_POPCNTWD | PPC_CILDST)
02d4eae4 2166
01662f3e
AG
2167 /* extended type values */
2168
2169 /* BookE 2.06 PowerPC specification */
2170 PPC2_BOOKE206 = 0x0000000000000001ULL,
a7342588
DG
2171 /* VSX (extensions to Altivec / VMX) */
2172 PPC2_VSX = 0x0000000000000002ULL,
2173 /* Decimal Floating Point (DFP) */
2174 PPC2_DFP = 0x0000000000000004ULL,
3f9f6a50
AG
2175 /* Embedded.Processor Control */
2176 PPC2_PRCNTL = 0x0000000000000008ULL,
cd6e9320
TH
2177 /* Byte-reversed, indexed, double-word load and store */
2178 PPC2_DBRX = 0x0000000000000010ULL,
9c2627b0
AJ
2179 /* Book I 2.05 PowerPC specification */
2180 PPC2_ISA205 = 0x0000000000000020ULL,
dbcc48fa
TM
2181 /* VSX additions in ISA 2.07 */
2182 PPC2_VSX207 = 0x0000000000000040ULL,
86ba37ed
TM
2183 /* ISA 2.06B bpermd */
2184 PPC2_PERM_ISA206 = 0x0000000000000080ULL,
a824bc19
TM
2185 /* ISA 2.06B divide extended variants */
2186 PPC2_DIVE_ISA206 = 0x0000000000000100ULL,
1fa6c533
TM
2187 /* ISA 2.06B larx/stcx. instructions */
2188 PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL,
1b0bd002
TM
2189 /* ISA 2.06B floating point integer conversion */
2190 PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL,
29a0e4e9
TM
2191 /* ISA 2.06B floating point test instructions */
2192 PPC2_FP_TST_ISA206 = 0x0000000000000800ULL,
94840e07
TM
2193 /* ISA 2.07 bctar instruction */
2194 PPC2_BCTAR_ISA207 = 0x0000000000001000ULL,
38a85337
TM
2195 /* ISA 2.07 load/store quadword */
2196 PPC2_LSQ_ISA207 = 0x0000000000002000ULL,
32ea54ab
TM
2197 /* ISA 2.07 Altivec */
2198 PPC2_ALTIVEC_207 = 0x0000000000004000ULL,
df99d30d
AK
2199 /* PowerISA 2.07 Book3s specification */
2200 PPC2_ISA207S = 0x0000000000008000ULL,
4171853c
PM
2201 /* Double precision floating point conversion for signed integer 64 */
2202 PPC2_FP_CVT_S64 = 0x0000000000010000ULL,
f90468b6
TM
2203 /* Transactional Memory (ISA 2.07, Book II) */
2204 PPC2_TM = 0x0000000000020000ULL,
7778a575
BH
2205 /* Server PM instructgions (ISA 2.06, Book III) */
2206 PPC2_PM_ISA206 = 0x0000000000040000ULL,
eb640b13
ND
2207 /* POWER ISA 3.0 */
2208 PPC2_ISA300 = 0x0000000000080000ULL,
02d4eae4 2209
74f23997 2210#define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \
a824bc19 2211 PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \
1b0bd002 2212 PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \
94840e07 2213 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \
32ea54ab 2214 PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \
4171853c 2215 PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \
eb640b13
ND
2216 PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \
2217 PPC2_ISA300)
c29b735c
NF
2218};
2219
76a66253 2220/*****************************************************************************/
c647e3fe
DG
2221/*
2222 * Memory access type :
9a64fbe4
FB
2223 * may be needed for precise access rights control and precise exceptions.
2224 */
79aceca5 2225enum {
9a64fbe4
FB
2226 /* 1 bit to define user level / supervisor access */
2227 ACCESS_USER = 0x00,
2228 ACCESS_SUPER = 0x01,
2229 /* Type of instruction that generated the access */
2230 ACCESS_CODE = 0x10, /* Code fetch access */
2231 ACCESS_INT = 0x20, /* Integer load/store access */
2232 ACCESS_FLOAT = 0x30, /* floating point load/store access */
2233 ACCESS_RES = 0x40, /* load/store with reservation */
2234 ACCESS_EXT = 0x50, /* external access */
2235 ACCESS_CACHE = 0x60, /* Cache manipulation */
2236};
2237
c647e3fe
DG
2238/*
2239 * Hardware interrupt sources:
2240 * all those exception can be raised simulteaneously
47103572 2241 */
e9df014c
JM
2242/* Input pins definitions */
2243enum {
2244 /* 6xx bus input pins */
24be5ae3
JM
2245 PPC6xx_INPUT_HRESET = 0,
2246 PPC6xx_INPUT_SRESET = 1,
2247 PPC6xx_INPUT_CKSTP_IN = 2,
2248 PPC6xx_INPUT_MCP = 3,
2249 PPC6xx_INPUT_SMI = 4,
2250 PPC6xx_INPUT_INT = 5,
d68f1306
JM
2251 PPC6xx_INPUT_TBEN = 6,
2252 PPC6xx_INPUT_WAKEUP = 7,
2253 PPC6xx_INPUT_NB,
24be5ae3
JM
2254};
2255
2256enum {
e9df014c 2257 /* Embedded PowerPC input pins */
24be5ae3
JM
2258 PPCBookE_INPUT_HRESET = 0,
2259 PPCBookE_INPUT_SRESET = 1,
2260 PPCBookE_INPUT_CKSTP_IN = 2,
2261 PPCBookE_INPUT_MCP = 3,
2262 PPCBookE_INPUT_SMI = 4,
2263 PPCBookE_INPUT_INT = 5,
2264 PPCBookE_INPUT_CINT = 6,
d68f1306 2265 PPCBookE_INPUT_NB,
24be5ae3
JM
2266};
2267
9fdc60bf
AJ
2268enum {
2269 /* PowerPC E500 input pins */
2270 PPCE500_INPUT_RESET_CORE = 0,
2271 PPCE500_INPUT_MCK = 1,
2272 PPCE500_INPUT_CINT = 3,
2273 PPCE500_INPUT_INT = 4,
2274 PPCE500_INPUT_DEBUG = 6,
2275 PPCE500_INPUT_NB,
2276};
2277
a750fc0b 2278enum {
4e290a0b
JM
2279 /* PowerPC 40x input pins */
2280 PPC40x_INPUT_RESET_CORE = 0,
2281 PPC40x_INPUT_RESET_CHIP = 1,
2282 PPC40x_INPUT_RESET_SYS = 2,
2283 PPC40x_INPUT_CINT = 3,
2284 PPC40x_INPUT_INT = 4,
2285 PPC40x_INPUT_HALT = 5,
2286 PPC40x_INPUT_DEBUG = 6,
2287 PPC40x_INPUT_NB,
e9df014c
JM
2288};
2289
b4095fed
JM
2290enum {
2291 /* RCPU input pins */
2292 PPCRCPU_INPUT_PORESET = 0,
2293 PPCRCPU_INPUT_HRESET = 1,
2294 PPCRCPU_INPUT_SRESET = 2,
2295 PPCRCPU_INPUT_IRQ0 = 3,
2296 PPCRCPU_INPUT_IRQ1 = 4,
2297 PPCRCPU_INPUT_IRQ2 = 5,
2298 PPCRCPU_INPUT_IRQ3 = 6,
2299 PPCRCPU_INPUT_IRQ4 = 7,
2300 PPCRCPU_INPUT_IRQ5 = 8,
2301 PPCRCPU_INPUT_IRQ6 = 9,
2302 PPCRCPU_INPUT_IRQ7 = 10,
2303 PPCRCPU_INPUT_NB,
2304};
2305
00af685f 2306#if defined(TARGET_PPC64)
d0dfae6e
JM
2307enum {
2308 /* PowerPC 970 input pins */
2309 PPC970_INPUT_HRESET = 0,
2310 PPC970_INPUT_SRESET = 1,
2311 PPC970_INPUT_CKSTP = 2,
2312 PPC970_INPUT_TBEN = 3,
2313 PPC970_INPUT_MCP = 4,
2314 PPC970_INPUT_INT = 5,
2315 PPC970_INPUT_THINT = 6,
7b62a955 2316 PPC970_INPUT_NB,
9d52e907
DG
2317};
2318
2319enum {
2320 /* POWER7 input pins */
2321 POWER7_INPUT_INT = 0,
c647e3fe
DG
2322 /*
2323 * POWER7 probably has other inputs, but we don't care about them
9d52e907 2324 * for any existing machine. We can wire these up when we need
c647e3fe
DG
2325 * them
2326 */
9d52e907 2327 POWER7_INPUT_NB,
d0dfae6e 2328};
67afe775
BH
2329
2330enum {
2331 /* POWER9 input pins */
2332 POWER9_INPUT_INT = 0,
2333 POWER9_INPUT_HINT = 1,
2334 POWER9_INPUT_NB,
2335};
00af685f 2336#endif
d0dfae6e 2337
e9df014c 2338/* Hardware exceptions definitions */
47103572 2339enum {
e9df014c 2340 /* External hardware exception sources */
e1833e1f 2341 PPC_INTERRUPT_RESET = 0, /* Reset exception */
d68f1306
JM
2342 PPC_INTERRUPT_WAKEUP, /* Wakeup exception */
2343 PPC_INTERRUPT_MCK, /* Machine check exception */
2344 PPC_INTERRUPT_EXT, /* External interrupt */
2345 PPC_INTERRUPT_SMI, /* System management interrupt */
2346 PPC_INTERRUPT_CEXT, /* Critical external interrupt */
2347 PPC_INTERRUPT_DEBUG, /* External debug exception */
2348 PPC_INTERRUPT_THERM, /* Thermal exception */
e9df014c 2349 /* Internal hardware exception sources */
d68f1306
JM
2350 PPC_INTERRUPT_DECR, /* Decrementer exception */
2351 PPC_INTERRUPT_HDECR, /* Hypervisor decrementer exception */
2352 PPC_INTERRUPT_PIT, /* Programmable inteval timer interrupt */
2353 PPC_INTERRUPT_FIT, /* Fixed interval timer interrupt */
2354 PPC_INTERRUPT_WDT, /* Watchdog timer interrupt */
2355 PPC_INTERRUPT_CDOORBELL, /* Critical doorbell interrupt */
2356 PPC_INTERRUPT_DOORBELL, /* Doorbell interrupt */
2357 PPC_INTERRUPT_PERFM, /* Performance monitor interrupt */
f03a1af5
BH
2358 PPC_INTERRUPT_HMI, /* Hypervisor Maintainance interrupt */
2359 PPC_INTERRUPT_HDOORBELL, /* Hypervisor Doorbell interrupt */
d8ce5fd6 2360 PPC_INTERRUPT_HVIRT, /* Hypervisor virtualization interrupt */
47103572
JM
2361};
2362
6d9412ea
AK
2363/* Processor Compatibility mask (PCR) */
2364enum {
a6a444a8
CLG
2365 PCR_COMPAT_2_05 = PPC_BIT(62),
2366 PCR_COMPAT_2_06 = PPC_BIT(61),
2367 PCR_COMPAT_2_07 = PPC_BIT(60),
2368 PCR_COMPAT_3_00 = PPC_BIT(59),
2369 PCR_VEC_DIS = PPC_BIT(0), /* Vec. disable (bit NA since POWER8) */
2370 PCR_VSX_DIS = PPC_BIT(1), /* VSX disable (bit NA since POWER8) */
2371 PCR_TM_DIS = PPC_BIT(2), /* Trans. memory disable (POWER8) */
6d9412ea
AK
2372};
2373
1488270e
BH
2374/* HMER/HMEER */
2375enum {
a6a444a8
CLG
2376 HMER_MALFUNCTION_ALERT = PPC_BIT(0),
2377 HMER_PROC_RECV_DONE = PPC_BIT(2),
2378 HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3),
2379 HMER_TFAC_ERROR = PPC_BIT(4),
2380 HMER_TFMR_PARITY_ERROR = PPC_BIT(5),
2381 HMER_XSCOM_FAIL = PPC_BIT(8),
2382 HMER_XSCOM_DONE = PPC_BIT(9),
2383 HMER_PROC_RECV_AGAIN = PPC_BIT(11),
2384 HMER_WARN_RISE = PPC_BIT(14),
2385 HMER_WARN_FALL = PPC_BIT(15),
2386 HMER_SCOM_FIR_HMI = PPC_BIT(16),
2387 HMER_TRIG_FIR_HMI = PPC_BIT(17),
2388 HMER_HYP_RESOURCE_ERR = PPC_BIT(20),
2389 HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23),
1488270e
BH
2390};
2391
5c94b2a5
CLG
2392/* Alternate Interrupt Location (AIL) */
2393enum {
2394 AIL_NONE = 0,
2395 AIL_RESERVED = 1,
2396 AIL_0001_8000 = 2,
2397 AIL_C000_0000_0000_4000 = 3,
2398};
2399
9a64fbe4
FB
2400/*****************************************************************************/
2401
dd09c361 2402#define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300))
00b70788
ND
2403target_ulong cpu_read_xer(CPUPPCState *env);
2404void cpu_write_xer(CPUPPCState *env, target_ulong xer);
da91a00f 2405
d0db7cad
GK
2406/*
2407 * All 64-bit server processors compliant with arch 2.x, ie. 970 and newer,
2408 * have PPC_SEGMENT_64B.
2409 */
2410#define is_book3s_arch2x(ctx) (!!((ctx)->insns_flags & PPC_SEGMENT_64B))
2411
1328c2bf 2412static inline void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
89fee74a 2413 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2414{
2415 *pc = env->nip;
2416 *cs_base = 0;
2417 *flags = env->hflags;
2418}
2419
db789c6c
BH
2420void QEMU_NORETURN raise_exception(CPUPPCState *env, uint32_t exception);
2421void QEMU_NORETURN raise_exception_ra(CPUPPCState *env, uint32_t exception,
2422 uintptr_t raddr);
2423void QEMU_NORETURN raise_exception_err(CPUPPCState *env, uint32_t exception,
2424 uint32_t error_code);
2425void QEMU_NORETURN raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
2426 uint32_t error_code, uintptr_t raddr);
2427
01662f3e 2428#if !defined(CONFIG_USER_ONLY)
1328c2bf 2429static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm)
01662f3e 2430{
d1e256fe 2431 uintptr_t tlbml = (uintptr_t)tlbm;
1c53accc 2432 uintptr_t tlbl = (uintptr_t)env->tlb.tlbm;
01662f3e 2433
1c53accc 2434 return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]);
01662f3e
AG
2435}
2436
1328c2bf 2437static inline int booke206_tlb_size(CPUPPCState *env, int tlbn)
01662f3e
AG
2438{
2439 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2440 int r = tlbncfg & TLBnCFG_N_ENTRY;
2441 return r;
2442}
2443
1328c2bf 2444static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn)
01662f3e
AG
2445{
2446 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2447 int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT;
2448 return r;
2449}
2450
1328c2bf 2451static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm)
01662f3e 2452{
d1e256fe 2453 int id = booke206_tlbm_id(env, tlbm);
01662f3e
AG
2454 int end = 0;
2455 int i;
2456
2457 for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
2458 end += booke206_tlb_size(env, i);
2459 if (id < end) {
2460 return i;
2461 }
2462 }
2463
db70b311 2464 cpu_abort(env_cpu(env), "Unknown TLBe: %d\n", id);
01662f3e
AG
2465 return 0;
2466}
2467
1328c2bf 2468static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb)
01662f3e 2469{
d1e256fe
AG
2470 int tlbn = booke206_tlbm_to_tlbn(env, tlb);
2471 int tlbid = booke206_tlbm_id(env, tlb);
01662f3e
AG
2472 return tlbid & (booke206_tlb_ways(env, tlbn) - 1);
2473}
2474
1328c2bf 2475static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn,
01662f3e
AG
2476 target_ulong ea, int way)
2477{
2478 int r;
2479 uint32_t ways = booke206_tlb_ways(env, tlbn);
786a4ea8
SH
2480 int ways_bits = ctz32(ways);
2481 int tlb_bits = ctz32(booke206_tlb_size(env, tlbn));
01662f3e
AG
2482 int i;
2483
2484 way &= ways - 1;
2485 ea >>= MAS2_EPN_SHIFT;
2486 ea &= (1 << (tlb_bits - ways_bits)) - 1;
2487 r = (ea << ways_bits) | way;
2488
3f162d11
AG
2489 if (r >= booke206_tlb_size(env, tlbn)) {
2490 return NULL;
2491 }
2492
01662f3e
AG
2493 /* bump up to tlbn index */
2494 for (i = 0; i < tlbn; i++) {
2495 r += booke206_tlb_size(env, i);
2496 }
2497
1c53accc 2498 return &env->tlb.tlbm[r];
01662f3e
AG
2499}
2500
a1ef618a 2501/* returns bitmap of supported page sizes for a given TLB */
1328c2bf 2502static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn)
a1ef618a 2503{
a1ef618a
AG
2504 uint32_t ret = 0;
2505
3f330293
KF
2506 if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
2507 /* MAV2 */
a1ef618a
AG
2508 ret = env->spr[SPR_BOOKE_TLB0PS + tlbn];
2509 } else {
2510 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2511 uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
2512 uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
2513 int i;
2514 for (i = min; i <= max; i++) {
2515 ret |= (1 << (i << 1));
2516 }
2517 }
2518
2519 return ret;
2520}
2521
c449d8ba
KF
2522static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn,
2523 ppcmas_tlb_t *tlb)
2524{
2525 uint8_t i;
2526 int32_t tsize = -1;
2527
2528 for (i = 0; i < 32; i++) {
2529 if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) {
2530 if (tsize == -1) {
2531 tsize = i;
2532 } else {
2533 return;
2534 }
2535 }
2536 }
2537
2538 /* TLBnPS unimplemented? Odd.. */
2539 assert(tsize != -1);
2540 tlb->mas1 &= ~MAS1_TSIZE_MASK;
2541 tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT;
2542}
2543
01662f3e
AG
2544#endif
2545
e42a61f1
AG
2546static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr)
2547{
2548 if (env->mmu_model == POWERPC_MMU_BOOKE206) {
2549 return msr & (1ULL << MSR_CM);
2550 }
2551
2552 return msr & (1ULL << MSR_SF);
2553}
2554
afbee712
TH
2555/**
2556 * Check whether register rx is in the range between start and
2557 * start + nregs (as needed by the LSWX and LSWI instructions)
2558 */
2559static inline bool lsw_reg_in_range(int start, int nregs, int rx)
2560{
2561 return (start + nregs <= 32 && rx >= start && rx < start + nregs) ||
2562 (start + nregs > 32 && (rx >= start || rx < start + nregs - 32));
2563}
2564
ef96e3ae 2565/* Accessors for FP, VMX and VSX registers */
da7815ef
MCA
2566#if defined(HOST_WORDS_BIGENDIAN)
2567#define VsrB(i) u8[i]
2568#define VsrSB(i) s8[i]
2569#define VsrH(i) u16[i]
2570#define VsrSH(i) s16[i]
2571#define VsrW(i) u32[i]
2572#define VsrSW(i) s32[i]
2573#define VsrD(i) u64[i]
2574#define VsrSD(i) s64[i]
2575#else
2576#define VsrB(i) u8[15 - (i)]
2577#define VsrSB(i) s8[15 - (i)]
2578#define VsrH(i) u16[7 - (i)]
2579#define VsrSH(i) s16[7 - (i)]
2580#define VsrW(i) u32[3 - (i)]
2581#define VsrSW(i) s32[3 - (i)]
2582#define VsrD(i) u64[1 - (i)]
2583#define VsrSD(i) s64[1 - (i)]
2584#endif
2585
d59d1182 2586static inline int vsr64_offset(int i, bool high)
e7d3b272 2587{
d59d1182 2588 return offsetof(CPUPPCState, vsr[i].VsrD(high ? 0 : 1));
e7d3b272
MCA
2589}
2590
d59d1182 2591static inline int vsr_full_offset(int i)
ef96e3ae 2592{
d59d1182 2593 return offsetof(CPUPPCState, vsr[i].u64[0]);
ef96e3ae
MCA
2594}
2595
d59d1182 2596static inline int fpr_offset(int i)
45141dfd 2597{
d59d1182 2598 return vsr64_offset(i, true);
45141dfd
MCA
2599}
2600
d59d1182 2601static inline uint64_t *cpu_fpr_ptr(CPUPPCState *env, int i)
c82a8a85 2602{
d59d1182 2603 return (uint64_t *)((uintptr_t)env + fpr_offset(i));
c82a8a85
MCA
2604}
2605
ef96e3ae
MCA
2606static inline uint64_t *cpu_vsrl_ptr(CPUPPCState *env, int i)
2607{
d59d1182 2608 return (uint64_t *)((uintptr_t)env + vsr64_offset(i, false));
ef96e3ae
MCA
2609}
2610
37da91f1
MCA
2611static inline long avr64_offset(int i, bool high)
2612{
d59d1182 2613 return vsr64_offset(i + 32, high);
37da91f1
MCA
2614}
2615
c82a8a85
MCA
2616static inline int avr_full_offset(int i)
2617{
2618 return vsr_full_offset(i + 32);
2619}
2620
ef96e3ae
MCA
2621static inline ppc_avr_t *cpu_avr_ptr(CPUPPCState *env, int i)
2622{
c82a8a85 2623 return (ppc_avr_t *)((uintptr_t)env + avr_full_offset(i));
ef96e3ae
MCA
2624}
2625
fad866da 2626void dump_mmu(CPUPPCState *env);
bebabbc7 2627
376dbce0 2628void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len);
07f5a258 2629#endif /* PPC_CPU_H */