]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/cpu.h
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging
[mirror_qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
2b7168fc 24#include "hw/registerfields.h"
dc5bd18f 25#include "exec/cpu-defs.h"
69242e7e 26#include "qemu/cpu-float.h"
db1015e9 27#include "qom/object.h"
961738ff 28#include "qemu/int128.h"
e91a7227 29#include "cpu_bits.h"
dc5bd18f 30
74433bf0
RH
31#define TCG_GUEST_DEFAULT_MO 0
32
dc5bd18f
MC
33#define TYPE_RISCV_CPU "riscv-cpu"
34
35#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
36#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 37#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
38
39#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
40#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
41#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
332dab68 42#define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128")
36b80ad9 43#define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex")
6ddc7069 44#define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c")
dc5bd18f 45#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
d784733b 46#define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34")
dc5bd18f
MC
47#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
48#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
49#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
10f1ca27 50#define TYPE_RISCV_CPU_HOST RISCV_CPU_TYPE_NAME("host")
dc5bd18f 51
c0a635f3
AF
52#if defined(TARGET_RISCV32)
53# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32
54#elif defined(TARGET_RISCV64)
55# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64
56#endif
57
dc5bd18f
MC
58#define RV(x) ((target_ulong)1 << (x - 'A'))
59
60#define RVI RV('I')
79f86934 61#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
62#define RVM RV('M')
63#define RVA RV('A')
64#define RVF RV('F')
65#define RVD RV('D')
ad9e5aa2 66#define RVV RV('V')
dc5bd18f
MC
67#define RVC RV('C')
68#define RVS RV('S')
69#define RVU RV('U')
af1fa003 70#define RVH RV('H')
53dcea58 71#define RVJ RV('J')
dc5bd18f
MC
72
73/* S extension denotes that Supervisor mode exists, however it is possible
74 to have a core that support S mode but does not have an MMU and there
75 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 76 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 77enum {
a88365c1 78 RISCV_FEATURE_MMU,
f18637cd 79 RISCV_FEATURE_PMP,
4a345b2a 80 RISCV_FEATURE_EPMP,
32b0ada0
AP
81 RISCV_FEATURE_MISA,
82 RISCV_FEATURE_AIA
dc5bd18f
MC
83};
84
dc5bd18f 85#define PRIV_VERSION_1_10_0 0x00011000
6729dbbd 86#define PRIV_VERSION_1_11_0 0x00011100
dc5bd18f 87
9ec6622d 88#define VEXT_VERSION_1_00_0 0x00010000
32931383 89
33a9a57d
YJ
90enum {
91 TRANSLATE_SUCCESS,
92 TRANSLATE_FAIL,
93 TRANSLATE_PMP_FAIL,
94 TRANSLATE_G_STAGE_FAIL
95};
96
dc5bd18f
MC
97#define MMU_USER_IDX 3
98
99#define MAX_RISCV_PMPS (16)
100
1ea4a06a 101typedef struct CPUArchState CPURISCVState;
dc5bd18f 102
bbf3d1b4 103#if !defined(CONFIG_USER_ONLY)
dc5bd18f 104#include "pmp.h"
bbf3d1b4 105#endif
dc5bd18f 106
8a4b5257 107#define RV_VLEN_MAX 1024
ad9e5aa2 108
33f1beaf
FC
109FIELD(VTYPE, VLMUL, 0, 3)
110FIELD(VTYPE, VSEW, 3, 3)
3479a814
FC
111FIELD(VTYPE, VTA, 6, 1)
112FIELD(VTYPE, VMA, 7, 1)
33f1beaf
FC
113FIELD(VTYPE, VEDIV, 8, 2)
114FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11)
2b7168fc 115
1ea4a06a 116struct CPUArchState {
dc5bd18f 117 target_ulong gpr[32];
2b547084 118 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */
dc5bd18f 119 uint64_t fpr[32]; /* assume both F and D extensions */
ad9e5aa2
LZ
120
121 /* vector coprocessor state. */
122 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16);
123 target_ulong vxrm;
124 target_ulong vxsat;
125 target_ulong vl;
126 target_ulong vstart;
127 target_ulong vtype;
d96a271a 128 bool vill;
ad9e5aa2 129
dc5bd18f
MC
130 target_ulong pc;
131 target_ulong load_res;
132 target_ulong load_val;
133
134 target_ulong frm;
135
136 target_ulong badaddr;
48eaeb56
AF
137 uint32_t bins;
138
36a18664 139 target_ulong guest_phys_fault_addr;
dc5bd18f 140
dc5bd18f 141 target_ulong priv_ver;
d2c1a177 142 target_ulong bext_ver;
32931383 143 target_ulong vext_ver;
e91a7227
RH
144
145 /* RISCVMXL, but uint32_t for vmstate migration */
146 uint32_t misa_mxl; /* current mxl */
147 uint32_t misa_mxl_max; /* max mxl for this cpu */
148 uint32_t misa_ext; /* current extensions */
149 uint32_t misa_ext_mask; /* max ext for this cpu */
440544e1 150 uint32_t xl; /* current xlen */
dc5bd18f 151
b3a5d1fb
FP
152 /* 128-bit helpers upper part return value */
153 target_ulong retxh;
154
dc5bd18f
MC
155 uint32_t features;
156
5836c3ec
KC
157#ifdef CONFIG_USER_ONLY
158 uint32_t elf_flags;
159#endif
160
dc5bd18f
MC
161#ifndef CONFIG_USER_ONLY
162 target_ulong priv;
ef6bb7b6
AF
163 /* This contains QEMU specific information about the virt state. */
164 target_ulong virt;
cd032fe7 165 target_ulong geilen;
dc5bd18f
MC
166 target_ulong resetvec;
167
168 target_ulong mhartid;
284d697c
YJ
169 /*
170 * For RV32 this is 32-bit mstatus and 32-bit mstatush.
171 * For RV64 this is a 64-bit mstatus.
172 */
173 uint64_t mstatus;
85ba724f 174
d028ac75 175 uint64_t mip;
66e594f2 176
d028ac75 177 uint64_t miclaim;
85ba724f 178
d028ac75
AP
179 uint64_t mie;
180 uint64_t mideleg;
dc5bd18f 181
dc5bd18f 182 target_ulong satp; /* since: priv-1.10.0 */
ac12b601 183 target_ulong stval;
dc5bd18f
MC
184 target_ulong medeleg;
185
186 target_ulong stvec;
187 target_ulong sepc;
188 target_ulong scause;
189
190 target_ulong mtvec;
191 target_ulong mepc;
192 target_ulong mcause;
193 target_ulong mtval; /* since: priv-1.10.0 */
194
43dc93af
AP
195 /* Machine and Supervisor interrupt priorities */
196 uint8_t miprio[64];
197 uint8_t siprio[64];
198
d1ceff40
AP
199 /* AIA CSRs */
200 target_ulong miselect;
201 target_ulong siselect;
202
bd023ce3
AF
203 /* Hypervisor CSRs */
204 target_ulong hstatus;
205 target_ulong hedeleg;
d028ac75 206 uint64_t hideleg;
bd023ce3
AF
207 target_ulong hcounteren;
208 target_ulong htval;
209 target_ulong htinst;
210 target_ulong hgatp;
cd032fe7
AP
211 target_ulong hgeie;
212 target_ulong hgeip;
c6957248 213 uint64_t htimedelta;
bd023ce3 214
43dc93af 215 /* Hypervisor controlled virtual interrupt priorities */
2b602398 216 target_ulong hvictl;
43dc93af
AP
217 uint8_t hviprio[64];
218
2c64ab66
FP
219 /* Upper 64-bits of 128-bit CSRs */
220 uint64_t mscratchh;
221 uint64_t sscratchh;
222
bd023ce3 223 /* Virtual CSRs */
284d697c
YJ
224 /*
225 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush.
226 * For RV64 this is a 64-bit vsstatus.
227 */
228 uint64_t vsstatus;
bd023ce3
AF
229 target_ulong vstvec;
230 target_ulong vsscratch;
231 target_ulong vsepc;
232 target_ulong vscause;
233 target_ulong vstval;
234 target_ulong vsatp;
235
d1ceff40
AP
236 /* AIA VS-mode CSRs */
237 target_ulong vsiselect;
238
bd023ce3
AF
239 target_ulong mtval2;
240 target_ulong mtinst;
241
66e594f2
AF
242 /* HS Backup CSRs */
243 target_ulong stvec_hs;
244 target_ulong sscratch_hs;
245 target_ulong sepc_hs;
246 target_ulong scause_hs;
247 target_ulong stval_hs;
248 target_ulong satp_hs;
284d697c 249 uint64_t mstatus_hs;
66e594f2 250
ec352d0c
GK
251 /* Signals whether the current exception occurred with two-stage address
252 translation active. */
253 bool two_stage_lookup;
254
8c59f5c1
MC
255 target_ulong scounteren;
256 target_ulong mcounteren;
dc5bd18f
MC
257
258 target_ulong sscratch;
259 target_ulong mscratch;
260
261 /* temporary htif regs */
262 uint64_t mfromhost;
263 uint64_t mtohost;
264 uint64_t timecmp;
265
266 /* physical memory protection */
267 pmp_table_t pmp_state;
2582a95c 268 target_ulong mseccfg;
753e3fe2 269
c6957248 270 /* machine specific rdtime callback */
a47ef6e9
BM
271 uint64_t (*rdtime_fn)(uint32_t);
272 uint32_t rdtime_fn_arg;
c6957248 273
69077dd6
AP
274 /* machine specific AIA ireg read-modify-write callback */
275#define AIA_MAKE_IREG(__isel, __priv, __virt, __vgein, __xlen) \
276 ((((__xlen) & 0xff) << 24) | \
277 (((__vgein) & 0x3f) << 20) | \
278 (((__virt) & 0x1) << 18) | \
279 (((__priv) & 0x3) << 16) | \
280 (__isel & 0xffff))
281#define AIA_IREG_ISEL(__ireg) ((__ireg) & 0xffff)
282#define AIA_IREG_PRIV(__ireg) (((__ireg) >> 16) & 0x3)
283#define AIA_IREG_VIRT(__ireg) (((__ireg) >> 18) & 0x1)
284#define AIA_IREG_VGEIN(__ireg) (((__ireg) >> 20) & 0x3f)
285#define AIA_IREG_XLEN(__ireg) (((__ireg) >> 24) & 0xff)
286 int (*aia_ireg_rmw_fn[4])(void *arg, target_ulong reg,
287 target_ulong *val, target_ulong new_val, target_ulong write_mask);
288 void *aia_ireg_rmw_fn_arg[4];
289
753e3fe2
JW
290 /* True if in debugger mode. */
291 bool debugger;
4bbe8033
AB
292
293 /*
294 * CSRs for PointerMasking extension
295 */
296 target_ulong mmte;
297 target_ulong mpmmask;
298 target_ulong mpmbase;
299 target_ulong spmmask;
300 target_ulong spmbase;
301 target_ulong upmmask;
302 target_ulong upmbase;
dc5bd18f 303#endif
40bfa5f6
LZ
304 target_ulong cur_pmmask;
305 target_ulong cur_pmbase;
dc5bd18f
MC
306
307 float_status fp_status;
308
dc5bd18f
MC
309 /* Fields from here on are preserved across CPU reset. */
310 QEMUTimer *timer; /* Internal timer */
ad40be27
YJ
311
312 hwaddr kernel_addr;
313 hwaddr fdt_addr;
27abe66f
YJ
314
315 /* kvm timer */
316 bool kvm_timer_dirty;
317 uint64_t kvm_timer_time;
318 uint64_t kvm_timer_compare;
319 uint64_t kvm_timer_state;
320 uint64_t kvm_timer_frequency;
dc5bd18f
MC
321};
322
9295b1aa 323OBJECT_DECLARE_CPU_TYPE(RISCVCPU, RISCVCPUClass, RISCV_CPU)
dc5bd18f
MC
324
325/**
326 * RISCVCPUClass:
327 * @parent_realize: The parent class' realize handler.
328 * @parent_reset: The parent class' reset handler.
329 *
330 * A RISCV CPU model.
331 */
db1015e9 332struct RISCVCPUClass {
dc5bd18f
MC
333 /*< private >*/
334 CPUClass parent_class;
335 /*< public >*/
336 DeviceRealize parent_realize;
781c67ca 337 DeviceReset parent_reset;
db1015e9 338};
dc5bd18f 339
466292bd
PT
340struct RISCVCPUConfig {
341 bool ext_i;
342 bool ext_e;
343 bool ext_g;
344 bool ext_m;
345 bool ext_a;
346 bool ext_f;
347 bool ext_d;
348 bool ext_c;
349 bool ext_s;
350 bool ext_u;
351 bool ext_h;
352 bool ext_j;
353 bool ext_v;
354 bool ext_zba;
355 bool ext_zbb;
356 bool ext_zbc;
357 bool ext_zbs;
358 bool ext_counters;
359 bool ext_ifencei;
360 bool ext_icsr;
c5d77ddd 361 bool ext_svinval;
05e6ca5e
GR
362 bool ext_svnapot;
363 bool ext_svpbmt;
89ffdcec 364 bool ext_zdinx;
466292bd
PT
365 bool ext_zfh;
366 bool ext_zfhmin;
89ffdcec
WL
367 bool ext_zfinx;
368 bool ext_zhinx;
369 bool ext_zhinxmin;
466292bd
PT
370 bool ext_zve32f;
371 bool ext_zve64f;
372
0d429bd2
PT
373 /* Vendor-specific custom extensions */
374 bool ext_XVentanaCondOps;
375
466292bd
PT
376 char *priv_spec;
377 char *user_spec;
378 char *bext_spec;
379 char *vext_spec;
380 uint16_t vlen;
381 uint16_t elen;
382 bool mmu;
383 bool pmp;
384 bool epmp;
91870b51 385 bool aia;
466292bd
PT
386 uint64_t resetvec;
387};
388
389typedef struct RISCVCPUConfig RISCVCPUConfig;
390
dc5bd18f
MC
391/**
392 * RISCVCPU:
393 * @env: #CPURISCVState
394 *
395 * A RISCV CPU.
396 */
b36e239e 397struct ArchCPU {
dc5bd18f
MC
398 /*< private >*/
399 CPUState parent_obj;
400 /*< public >*/
5b146dc7 401 CPUNegativeOffsetState neg;
dc5bd18f 402 CPURISCVState env;
c4e95030 403
b93777e1 404 char *dyn_csr_xml;
719d3561 405 char *dyn_vreg_xml;
b93777e1 406
c4e95030 407 /* Configuration Settings */
466292bd 408 RISCVCPUConfig cfg;
db1015e9 409};
dc5bd18f 410
dc5bd18f
MC
411static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
412{
e91a7227 413 return (env->misa_ext & ext) != 0;
dc5bd18f
MC
414}
415
416static inline bool riscv_feature(CPURISCVState *env, int feature)
417{
418 return env->features & (1ULL << feature);
419}
420
f87adf23
AP
421static inline void riscv_set_feature(CPURISCVState *env, int feature)
422{
423 env->features |= (1ULL << feature);
424}
425
dc5bd18f 426#include "cpu_user.h"
dc5bd18f
MC
427
428extern const char * const riscv_int_regnames[];
2b547084 429extern const char * const riscv_int_regnamesh[];
dc5bd18f 430extern const char * const riscv_fpr_regnames[];
dc5bd18f 431
c51a3f5d 432const char *riscv_cpu_get_trap_name(target_ulong cause, bool async);
dc5bd18f 433void riscv_cpu_do_interrupt(CPUState *cpu);
43a96588
YJ
434int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
435 int cpuid, void *opaque);
436int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
437 int cpuid, void *opaque);
a010bdbe 438int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
dc5bd18f 439int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
43dc93af
AP
440int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero);
441uint8_t riscv_cpu_default_priority(int irq);
442int riscv_cpu_mirq_pending(CPURISCVState *env);
443int riscv_cpu_sirq_pending(CPURISCVState *env);
444int riscv_cpu_vsirq_pending(CPURISCVState *env);
b345b480 445bool riscv_cpu_fp_enabled(CPURISCVState *env);
cd032fe7
AP
446target_ulong riscv_cpu_get_geilen(CPURISCVState *env);
447void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen);
61b4b69d 448bool riscv_cpu_vector_enabled(CPURISCVState *env);
ef6bb7b6
AF
449bool riscv_cpu_virt_enabled(CPURISCVState *env);
450void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable);
1c1c060a 451bool riscv_cpu_two_stage_lookup(int mmu_idx);
dc5bd18f
MC
452int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
453hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
454void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
455 MMUAccessType access_type, int mmu_idx,
fa947a66 456 uintptr_t retaddr) QEMU_NORETURN;
8a4ca3c1
RH
457bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
458 MMUAccessType access_type, int mmu_idx,
459 bool probe, uintptr_t retaddr);
37207e12
PD
460void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
461 vaddr addr, unsigned size,
462 MMUAccessType access_type,
463 int mmu_idx, MemTxAttrs attrs,
464 MemTxResult response, uintptr_t retaddr);
dc5bd18f 465char *riscv_isa_string(RISCVCPU *cpu);
0442428a 466void riscv_cpu_list(void);
dc5bd18f 467
dc5bd18f
MC
468#define cpu_list riscv_cpu_list
469#define cpu_mmu_index riscv_cpu_mmu_index
470
85ba724f 471#ifndef CONFIG_USER_ONLY
17b3c353 472bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
66e594f2 473void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env);
d028ac75
AP
474int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts);
475uint64_t riscv_cpu_update_mip(RISCVCPU *cpu, uint64_t mask, uint64_t value);
85ba724f 476#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
a47ef6e9
BM
477void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(uint32_t),
478 uint32_t arg);
69077dd6
AP
479void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv,
480 int (*rmw_fn)(void *arg,
481 target_ulong reg,
482 target_ulong *val,
483 target_ulong new_val,
484 target_ulong write_mask),
485 void *rmw_fn_arg);
85ba724f 486#endif
fb738839 487void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
488
489void riscv_translate_init(void);
fb738839
MC
490void QEMU_NORETURN riscv_raise_exception(CPURISCVState *env,
491 uint32_t exception, uintptr_t pc);
dc5bd18f 492
fb738839
MC
493target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
494void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 495
c445593d
AF
496#define TB_FLAGS_PRIV_MMU_MASK 3
497#define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2)
83a71719 498#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
61b4b69d 499#define TB_FLAGS_MSTATUS_VS MSTATUS_VS
dc5bd18f 500
2b7168fc
LZ
501#include "exec/cpu-all.h"
502
61d56494 503FIELD(TB_FLAGS, MEM_IDX, 0, 3)
33f1beaf 504FIELD(TB_FLAGS, LMUL, 3, 3)
61d56494 505FIELD(TB_FLAGS, SEW, 6, 3)
33f1beaf
FC
506/* Skip MSTATUS_VS (0x600) bits */
507FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1)
508FIELD(TB_FLAGS, VILL, 12, 1)
509/* Skip MSTATUS_FS (0x6000) bits */
743077b3 510/* Is a Hypervisor instruction load/store allowed? */
33f1beaf
FC
511FIELD(TB_FLAGS, HLSX, 15, 1)
512FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2)
513FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2)
92371bd9 514/* The combination of MXL/SXL/UXL that applies to the current cpu mode. */
33f1beaf 515FIELD(TB_FLAGS, XL, 20, 2)
0774a7a1 516/* If PointerMasking should be applied */
4208dc7e
LZ
517FIELD(TB_FLAGS, PM_MASK_ENABLED, 22, 1)
518FIELD(TB_FLAGS, PM_BASE_ENABLED, 23, 1)
2b7168fc 519
db23e5d9
RH
520#ifdef TARGET_RISCV32
521#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
522#else
523static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env)
524{
525 return env->misa_mxl;
526}
527#endif
2b602398 528#define riscv_cpu_mxl_bits(env) (1UL << (4 + riscv_cpu_mxl(env)))
51ae0cab 529
440544e1
LZ
530#if defined(TARGET_RISCV32)
531#define cpu_recompute_xl(env) ((void)(env), MXL_RV32)
532#else
533static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env)
534{
535 RISCVMXL xl = env->misa_mxl;
536#if !defined(CONFIG_USER_ONLY)
537 /*
538 * When emulating a 32-bit-only cpu, use RV32.
539 * When emulating a 64-bit cpu, and MXL has been reduced to RV32,
540 * MSTATUSH doesn't have UXL/SXL, therefore XLEN cannot be widened
541 * back to RV64 for lower privs.
542 */
543 if (xl != MXL_RV32) {
544 switch (env->priv) {
545 case PRV_M:
546 break;
547 case PRV_U:
548 xl = get_field(env->mstatus, MSTATUS64_UXL);
549 break;
550 default: /* PRV_S | PRV_H */
551 xl = get_field(env->mstatus, MSTATUS64_SXL);
552 break;
553 }
554 }
555#endif
556 return xl;
557}
558#endif
559
31961cfe
LZ
560static inline int riscv_cpu_xlen(CPURISCVState *env)
561{
562 return 16 << env->xl;
563}
564
05e6ca5e
GR
565#ifdef TARGET_RISCV32
566#define riscv_cpu_sxl(env) ((void)(env), MXL_RV32)
567#else
568static inline RISCVMXL riscv_cpu_sxl(CPURISCVState *env)
569{
570#ifdef CONFIG_USER_ONLY
571 return env->misa_mxl;
572#else
573 return get_field(env->mstatus, MSTATUS64_SXL);
574#endif
575}
576#endif
577
2b7168fc 578/*
a689a82b
FC
579 * Encode LMUL to lmul as follows:
580 * LMUL vlmul lmul
581 * 1 000 0
582 * 2 001 1
583 * 4 010 2
584 * 8 011 3
585 * - 100 -
586 * 1/8 101 -3
587 * 1/4 110 -2
588 * 1/2 111 -1
589 *
590 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul)
591 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8
592 * => VLMAX = vlen >> (1 + 3 - (-3))
593 * = 256 >> 7
594 * = 2
2b7168fc
LZ
595 */
596static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype)
597{
a689a82b
FC
598 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW);
599 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3);
2b7168fc
LZ
600 return cpu->cfg.vlen >> (sew + 3 - lmul);
601}
602
53677acf
RH
603void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
604 target_ulong *cs_base, uint32_t *pflags);
dc5bd18f 605
40bfa5f6
LZ
606void riscv_cpu_update_mask(CPURISCVState *env);
607
533c91e8
AF
608RISCVException riscv_csrrw(CPURISCVState *env, int csrno,
609 target_ulong *ret_value,
610 target_ulong new_value, target_ulong write_mask);
611RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno,
612 target_ulong *ret_value,
613 target_ulong new_value,
614 target_ulong write_mask);
c7b95171 615
fb738839
MC
616static inline void riscv_csr_write(CPURISCVState *env, int csrno,
617 target_ulong val)
c7b95171
MC
618{
619 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
620}
621
fb738839 622static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
623{
624 target_ulong val = 0;
625 riscv_csrrw(env, csrno, &val, 0, 0);
626 return val;
627}
628
0e62f92e
AF
629typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env,
630 int csrno);
605def6e
AF
631typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
632 target_ulong *ret_value);
633typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
634 target_ulong new_value);
635typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
636 target_ulong *ret_value,
637 target_ulong new_value,
638 target_ulong write_mask);
c7b95171 639
961738ff
FP
640RISCVException riscv_csrrw_i128(CPURISCVState *env, int csrno,
641 Int128 *ret_value,
642 Int128 new_value, Int128 write_mask);
643
457c360f
FP
644typedef RISCVException (*riscv_csr_read128_fn)(CPURISCVState *env, int csrno,
645 Int128 *ret_value);
646typedef RISCVException (*riscv_csr_write128_fn)(CPURISCVState *env, int csrno,
647 Int128 new_value);
648
c7b95171 649typedef struct {
8ceac5dc 650 const char *name;
a88365c1 651 riscv_csr_predicate_fn predicate;
c7b95171
MC
652 riscv_csr_read_fn read;
653 riscv_csr_write_fn write;
654 riscv_csr_op_fn op;
457c360f
FP
655 riscv_csr_read128_fn read128;
656 riscv_csr_write128_fn write128;
c7b95171
MC
657} riscv_csr_operations;
658
56118ee8
BM
659/* CSR function table constants */
660enum {
661 CSR_TABLE_SIZE = 0x1000
662};
663
664/* CSR function table */
6f03770d 665extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE];
56118ee8 666
c7b95171
MC
667void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
668void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 669
5371f5cd
JW
670void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
671
dc5bd18f 672#endif /* RISCV_CPU_H */