]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/cpu.h
target/riscv: support for 128-bit arithmetic instructions
[mirror_qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
2b7168fc 24#include "hw/registerfields.h"
dc5bd18f 25#include "exec/cpu-defs.h"
135b03cb 26#include "fpu/softfloat-types.h"
db1015e9 27#include "qom/object.h"
e91a7227 28#include "cpu_bits.h"
dc5bd18f 29
74433bf0
RH
30#define TCG_GUEST_DEFAULT_MO 0
31
dc5bd18f
MC
32#define TYPE_RISCV_CPU "riscv-cpu"
33
34#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
35#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 36#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
37
38#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
39#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
40#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
332dab68 41#define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128")
36b80ad9 42#define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex")
6ddc7069 43#define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c")
dc5bd18f 44#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
d784733b 45#define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34")
dc5bd18f
MC
46#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
47#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
48#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
49
c0a635f3
AF
50#if defined(TARGET_RISCV32)
51# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32
52#elif defined(TARGET_RISCV64)
53# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64
54#endif
55
dc5bd18f
MC
56#define RV(x) ((target_ulong)1 << (x - 'A'))
57
58#define RVI RV('I')
79f86934 59#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
60#define RVM RV('M')
61#define RVA RV('A')
62#define RVF RV('F')
63#define RVD RV('D')
ad9e5aa2 64#define RVV RV('V')
dc5bd18f
MC
65#define RVC RV('C')
66#define RVS RV('S')
67#define RVU RV('U')
af1fa003 68#define RVH RV('H')
53dcea58 69#define RVJ RV('J')
dc5bd18f
MC
70
71/* S extension denotes that Supervisor mode exists, however it is possible
72 to have a core that support S mode but does not have an MMU and there
73 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 74 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 75enum {
a88365c1 76 RISCV_FEATURE_MMU,
f18637cd 77 RISCV_FEATURE_PMP,
4a345b2a 78 RISCV_FEATURE_EPMP,
f18637cd 79 RISCV_FEATURE_MISA
dc5bd18f
MC
80};
81
dc5bd18f 82#define PRIV_VERSION_1_10_0 0x00011000
6729dbbd 83#define PRIV_VERSION_1_11_0 0x00011100
dc5bd18f 84
9ec6622d 85#define VEXT_VERSION_1_00_0 0x00010000
32931383 86
33a9a57d
YJ
87enum {
88 TRANSLATE_SUCCESS,
89 TRANSLATE_FAIL,
90 TRANSLATE_PMP_FAIL,
91 TRANSLATE_G_STAGE_FAIL
92};
93
dc5bd18f
MC
94#define MMU_USER_IDX 3
95
96#define MAX_RISCV_PMPS (16)
97
98typedef struct CPURISCVState CPURISCVState;
99
bbf3d1b4 100#if !defined(CONFIG_USER_ONLY)
dc5bd18f 101#include "pmp.h"
bbf3d1b4 102#endif
dc5bd18f 103
8a4b5257 104#define RV_VLEN_MAX 1024
ad9e5aa2 105
33f1beaf
FC
106FIELD(VTYPE, VLMUL, 0, 3)
107FIELD(VTYPE, VSEW, 3, 3)
3479a814
FC
108FIELD(VTYPE, VTA, 6, 1)
109FIELD(VTYPE, VMA, 7, 1)
33f1beaf
FC
110FIELD(VTYPE, VEDIV, 8, 2)
111FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11)
fbcbafa2 112FIELD(VTYPE, VILL, sizeof(target_ulong) * 8 - 1, 1)
2b7168fc 113
dc5bd18f
MC
114struct CPURISCVState {
115 target_ulong gpr[32];
2b547084 116 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */
dc5bd18f 117 uint64_t fpr[32]; /* assume both F and D extensions */
ad9e5aa2
LZ
118
119 /* vector coprocessor state. */
120 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16);
121 target_ulong vxrm;
122 target_ulong vxsat;
123 target_ulong vl;
124 target_ulong vstart;
125 target_ulong vtype;
126
dc5bd18f
MC
127 target_ulong pc;
128 target_ulong load_res;
129 target_ulong load_val;
130
131 target_ulong frm;
132
133 target_ulong badaddr;
36a18664 134 target_ulong guest_phys_fault_addr;
dc5bd18f 135
dc5bd18f 136 target_ulong priv_ver;
d2c1a177 137 target_ulong bext_ver;
32931383 138 target_ulong vext_ver;
e91a7227
RH
139
140 /* RISCVMXL, but uint32_t for vmstate migration */
141 uint32_t misa_mxl; /* current mxl */
142 uint32_t misa_mxl_max; /* max mxl for this cpu */
143 uint32_t misa_ext; /* current extensions */
144 uint32_t misa_ext_mask; /* max ext for this cpu */
dc5bd18f
MC
145
146 uint32_t features;
147
5836c3ec
KC
148#ifdef CONFIG_USER_ONLY
149 uint32_t elf_flags;
150#endif
151
dc5bd18f
MC
152#ifndef CONFIG_USER_ONLY
153 target_ulong priv;
ef6bb7b6
AF
154 /* This contains QEMU specific information about the virt state. */
155 target_ulong virt;
dc5bd18f
MC
156 target_ulong resetvec;
157
158 target_ulong mhartid;
284d697c
YJ
159 /*
160 * For RV32 this is 32-bit mstatus and 32-bit mstatush.
161 * For RV64 this is a 64-bit mstatus.
162 */
163 uint64_t mstatus;
85ba724f 164
02861613 165 target_ulong mip;
66e594f2 166
e3e7039c 167 uint32_t miclaim;
85ba724f 168
dc5bd18f
MC
169 target_ulong mie;
170 target_ulong mideleg;
171
dc5bd18f 172 target_ulong satp; /* since: priv-1.10.0 */
ac12b601 173 target_ulong stval;
dc5bd18f
MC
174 target_ulong medeleg;
175
176 target_ulong stvec;
177 target_ulong sepc;
178 target_ulong scause;
179
180 target_ulong mtvec;
181 target_ulong mepc;
182 target_ulong mcause;
183 target_ulong mtval; /* since: priv-1.10.0 */
184
bd023ce3
AF
185 /* Hypervisor CSRs */
186 target_ulong hstatus;
187 target_ulong hedeleg;
188 target_ulong hideleg;
189 target_ulong hcounteren;
190 target_ulong htval;
191 target_ulong htinst;
192 target_ulong hgatp;
c6957248 193 uint64_t htimedelta;
bd023ce3
AF
194
195 /* Virtual CSRs */
284d697c
YJ
196 /*
197 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush.
198 * For RV64 this is a 64-bit vsstatus.
199 */
200 uint64_t vsstatus;
bd023ce3
AF
201 target_ulong vstvec;
202 target_ulong vsscratch;
203 target_ulong vsepc;
204 target_ulong vscause;
205 target_ulong vstval;
206 target_ulong vsatp;
207
208 target_ulong mtval2;
209 target_ulong mtinst;
210
66e594f2
AF
211 /* HS Backup CSRs */
212 target_ulong stvec_hs;
213 target_ulong sscratch_hs;
214 target_ulong sepc_hs;
215 target_ulong scause_hs;
216 target_ulong stval_hs;
217 target_ulong satp_hs;
284d697c 218 uint64_t mstatus_hs;
66e594f2 219
ec352d0c
GK
220 /* Signals whether the current exception occurred with two-stage address
221 translation active. */
222 bool two_stage_lookup;
223
8c59f5c1
MC
224 target_ulong scounteren;
225 target_ulong mcounteren;
dc5bd18f
MC
226
227 target_ulong sscratch;
228 target_ulong mscratch;
229
230 /* temporary htif regs */
231 uint64_t mfromhost;
232 uint64_t mtohost;
233 uint64_t timecmp;
234
235 /* physical memory protection */
236 pmp_table_t pmp_state;
2582a95c 237 target_ulong mseccfg;
753e3fe2 238
c6957248 239 /* machine specific rdtime callback */
a47ef6e9
BM
240 uint64_t (*rdtime_fn)(uint32_t);
241 uint32_t rdtime_fn_arg;
c6957248 242
753e3fe2
JW
243 /* True if in debugger mode. */
244 bool debugger;
4bbe8033
AB
245
246 /*
247 * CSRs for PointerMasking extension
248 */
249 target_ulong mmte;
250 target_ulong mpmmask;
251 target_ulong mpmbase;
252 target_ulong spmmask;
253 target_ulong spmbase;
254 target_ulong upmmask;
255 target_ulong upmbase;
dc5bd18f
MC
256#endif
257
258 float_status fp_status;
259
dc5bd18f
MC
260 /* Fields from here on are preserved across CPU reset. */
261 QEMUTimer *timer; /* Internal timer */
262};
263
c821774a 264OBJECT_DECLARE_TYPE(RISCVCPU, RISCVCPUClass,
30b5707c 265 RISCV_CPU)
dc5bd18f
MC
266
267/**
268 * RISCVCPUClass:
269 * @parent_realize: The parent class' realize handler.
270 * @parent_reset: The parent class' reset handler.
271 *
272 * A RISCV CPU model.
273 */
db1015e9 274struct RISCVCPUClass {
dc5bd18f
MC
275 /*< private >*/
276 CPUClass parent_class;
277 /*< public >*/
278 DeviceRealize parent_realize;
781c67ca 279 DeviceReset parent_reset;
db1015e9 280};
dc5bd18f
MC
281
282/**
283 * RISCVCPU:
284 * @env: #CPURISCVState
285 *
286 * A RISCV CPU.
287 */
db1015e9 288struct RISCVCPU {
dc5bd18f
MC
289 /*< private >*/
290 CPUState parent_obj;
291 /*< public >*/
5b146dc7 292 CPUNegativeOffsetState neg;
dc5bd18f 293 CPURISCVState env;
c4e95030 294
b93777e1 295 char *dyn_csr_xml;
719d3561 296 char *dyn_vreg_xml;
b93777e1 297
c4e95030
AF
298 /* Configuration Settings */
299 struct {
b55d7d34
AF
300 bool ext_i;
301 bool ext_e;
302 bool ext_g;
303 bool ext_m;
304 bool ext_a;
305 bool ext_f;
306 bool ext_d;
307 bool ext_c;
308 bool ext_s;
309 bool ext_u;
c9eefe05 310 bool ext_h;
53dcea58 311 bool ext_j;
6bf91617 312 bool ext_v;
878dd0e9
PT
313 bool ext_zba;
314 bool ext_zbb;
315 bool ext_zbc;
316 bool ext_zbs;
0a13a5b8 317 bool ext_counters;
50fba816 318 bool ext_ifencei;
591bddea 319 bool ext_icsr;
915f77b2 320 bool ext_zfh;
2d258b42 321 bool ext_zfhmin;
b55d7d34 322
c4e95030
AF
323 char *priv_spec;
324 char *user_spec;
d2c1a177 325 char *bext_spec;
6bf91617 326 char *vext_spec;
32931383
LZ
327 uint16_t vlen;
328 uint16_t elen;
c4e95030
AF
329 bool mmu;
330 bool pmp;
5da9514e 331 bool epmp;
9b4c9b2b 332 uint64_t resetvec;
c4e95030 333 } cfg;
db1015e9 334};
dc5bd18f 335
dc5bd18f
MC
336static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
337{
e91a7227 338 return (env->misa_ext & ext) != 0;
dc5bd18f
MC
339}
340
341static inline bool riscv_feature(CPURISCVState *env, int feature)
342{
343 return env->features & (1ULL << feature);
344}
345
346#include "cpu_user.h"
dc5bd18f
MC
347
348extern const char * const riscv_int_regnames[];
2b547084 349extern const char * const riscv_int_regnamesh[];
dc5bd18f 350extern const char * const riscv_fpr_regnames[];
dc5bd18f 351
c51a3f5d 352const char *riscv_cpu_get_trap_name(target_ulong cause, bool async);
dc5bd18f 353void riscv_cpu_do_interrupt(CPUState *cpu);
43a96588
YJ
354int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
355 int cpuid, void *opaque);
356int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
357 int cpuid, void *opaque);
a010bdbe 358int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
dc5bd18f 359int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
b345b480 360bool riscv_cpu_fp_enabled(CPURISCVState *env);
61b4b69d 361bool riscv_cpu_vector_enabled(CPURISCVState *env);
ef6bb7b6
AF
362bool riscv_cpu_virt_enabled(CPURISCVState *env);
363void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable);
1c1c060a 364bool riscv_cpu_two_stage_lookup(int mmu_idx);
dc5bd18f
MC
365int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
366hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
367void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
368 MMUAccessType access_type, int mmu_idx,
fa947a66 369 uintptr_t retaddr) QEMU_NORETURN;
8a4ca3c1
RH
370bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
371 MMUAccessType access_type, int mmu_idx,
372 bool probe, uintptr_t retaddr);
37207e12
PD
373void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
374 vaddr addr, unsigned size,
375 MMUAccessType access_type,
376 int mmu_idx, MemTxAttrs attrs,
377 MemTxResult response, uintptr_t retaddr);
dc5bd18f 378char *riscv_isa_string(RISCVCPU *cpu);
0442428a 379void riscv_cpu_list(void);
dc5bd18f 380
dc5bd18f
MC
381#define cpu_list riscv_cpu_list
382#define cpu_mmu_index riscv_cpu_mmu_index
383
85ba724f 384#ifndef CONFIG_USER_ONLY
17b3c353 385bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
66e594f2 386void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env);
e3e7039c 387int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint32_t interrupts);
85ba724f
MC
388uint32_t riscv_cpu_update_mip(RISCVCPU *cpu, uint32_t mask, uint32_t value);
389#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
a47ef6e9
BM
390void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(uint32_t),
391 uint32_t arg);
85ba724f 392#endif
fb738839 393void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
394
395void riscv_translate_init(void);
fb738839
MC
396void QEMU_NORETURN riscv_raise_exception(CPURISCVState *env,
397 uint32_t exception, uintptr_t pc);
dc5bd18f 398
fb738839
MC
399target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
400void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 401
c445593d
AF
402#define TB_FLAGS_PRIV_MMU_MASK 3
403#define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2)
83a71719 404#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
61b4b69d 405#define TB_FLAGS_MSTATUS_VS MSTATUS_VS
dc5bd18f 406
2b7168fc
LZ
407typedef CPURISCVState CPUArchState;
408typedef RISCVCPU ArchCPU;
409#include "exec/cpu-all.h"
410
61d56494 411FIELD(TB_FLAGS, MEM_IDX, 0, 3)
33f1beaf 412FIELD(TB_FLAGS, LMUL, 3, 3)
61d56494 413FIELD(TB_FLAGS, SEW, 6, 3)
33f1beaf
FC
414/* Skip MSTATUS_VS (0x600) bits */
415FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1)
416FIELD(TB_FLAGS, VILL, 12, 1)
417/* Skip MSTATUS_FS (0x6000) bits */
743077b3 418/* Is a Hypervisor instruction load/store allowed? */
33f1beaf
FC
419FIELD(TB_FLAGS, HLSX, 15, 1)
420FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2)
421FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2)
92371bd9 422/* The combination of MXL/SXL/UXL that applies to the current cpu mode. */
33f1beaf 423FIELD(TB_FLAGS, XL, 20, 2)
0774a7a1 424/* If PointerMasking should be applied */
33f1beaf 425FIELD(TB_FLAGS, PM_ENABLED, 22, 1)
2b7168fc 426
db23e5d9
RH
427#ifdef TARGET_RISCV32
428#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
429#else
430static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env)
431{
432 return env->misa_mxl;
433}
434#endif
51ae0cab 435
2b7168fc 436/*
a689a82b
FC
437 * Encode LMUL to lmul as follows:
438 * LMUL vlmul lmul
439 * 1 000 0
440 * 2 001 1
441 * 4 010 2
442 * 8 011 3
443 * - 100 -
444 * 1/8 101 -3
445 * 1/4 110 -2
446 * 1/2 111 -1
447 *
448 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul)
449 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8
450 * => VLMAX = vlen >> (1 + 3 - (-3))
451 * = 256 >> 7
452 * = 2
2b7168fc
LZ
453 */
454static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype)
455{
a689a82b
FC
456 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW);
457 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3);
2b7168fc
LZ
458 return cpu->cfg.vlen >> (sew + 3 - lmul);
459}
460
53677acf
RH
461void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
462 target_ulong *cs_base, uint32_t *pflags);
dc5bd18f 463
533c91e8
AF
464RISCVException riscv_csrrw(CPURISCVState *env, int csrno,
465 target_ulong *ret_value,
466 target_ulong new_value, target_ulong write_mask);
467RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno,
468 target_ulong *ret_value,
469 target_ulong new_value,
470 target_ulong write_mask);
c7b95171 471
fb738839
MC
472static inline void riscv_csr_write(CPURISCVState *env, int csrno,
473 target_ulong val)
c7b95171
MC
474{
475 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
476}
477
fb738839 478static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
479{
480 target_ulong val = 0;
481 riscv_csrrw(env, csrno, &val, 0, 0);
482 return val;
483}
484
0e62f92e
AF
485typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env,
486 int csrno);
605def6e
AF
487typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
488 target_ulong *ret_value);
489typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
490 target_ulong new_value);
491typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
492 target_ulong *ret_value,
493 target_ulong new_value,
494 target_ulong write_mask);
c7b95171
MC
495
496typedef struct {
8ceac5dc 497 const char *name;
a88365c1 498 riscv_csr_predicate_fn predicate;
c7b95171
MC
499 riscv_csr_read_fn read;
500 riscv_csr_write_fn write;
501 riscv_csr_op_fn op;
502} riscv_csr_operations;
503
56118ee8
BM
504/* CSR function table constants */
505enum {
506 CSR_TABLE_SIZE = 0x1000
507};
508
509/* CSR function table */
6f03770d 510extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE];
56118ee8 511
c7b95171
MC
512void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
513void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 514
5371f5cd
JW
515void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
516
dc5bd18f 517#endif /* RISCV_CPU_H */