]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/cpu.h
target/riscv: Add the Hypervisor extension
[mirror_qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
dc5bd18f 24#include "exec/cpu-defs.h"
135b03cb 25#include "fpu/softfloat-types.h"
dc5bd18f 26
74433bf0
RH
27#define TCG_GUEST_DEFAULT_MO 0
28
dc5bd18f
MC
29#define TYPE_RISCV_CPU "riscv-cpu"
30
31#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
32#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 33#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
34
35#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
36#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
37#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
dc5bd18f
MC
38#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
39#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
40#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
41#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
c1fb65e6
AF
42/* Deprecated */
43#define TYPE_RISCV_CPU_RV32IMACU_NOMMU RISCV_CPU_TYPE_NAME("rv32imacu-nommu")
44#define TYPE_RISCV_CPU_RV32GCSU_V1_09_1 RISCV_CPU_TYPE_NAME("rv32gcsu-v1.9.1")
45#define TYPE_RISCV_CPU_RV32GCSU_V1_10_0 RISCV_CPU_TYPE_NAME("rv32gcsu-v1.10.0")
46#define TYPE_RISCV_CPU_RV64IMACU_NOMMU RISCV_CPU_TYPE_NAME("rv64imacu-nommu")
47#define TYPE_RISCV_CPU_RV64GCSU_V1_09_1 RISCV_CPU_TYPE_NAME("rv64gcsu-v1.9.1")
48#define TYPE_RISCV_CPU_RV64GCSU_V1_10_0 RISCV_CPU_TYPE_NAME("rv64gcsu-v1.10.0")
dc5bd18f
MC
49
50#define RV32 ((target_ulong)1 << (TARGET_LONG_BITS - 2))
51#define RV64 ((target_ulong)2 << (TARGET_LONG_BITS - 2))
52
53#if defined(TARGET_RISCV32)
54#define RVXLEN RV32
55#elif defined(TARGET_RISCV64)
56#define RVXLEN RV64
57#endif
58
59#define RV(x) ((target_ulong)1 << (x - 'A'))
60
61#define RVI RV('I')
79f86934 62#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
63#define RVM RV('M')
64#define RVA RV('A')
65#define RVF RV('F')
66#define RVD RV('D')
67#define RVC RV('C')
68#define RVS RV('S')
69#define RVU RV('U')
af1fa003 70#define RVH RV('H')
dc5bd18f
MC
71
72/* S extension denotes that Supervisor mode exists, however it is possible
73 to have a core that support S mode but does not have an MMU and there
74 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 75 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 76enum {
a88365c1 77 RISCV_FEATURE_MMU,
f18637cd
MC
78 RISCV_FEATURE_PMP,
79 RISCV_FEATURE_MISA
dc5bd18f
MC
80};
81
dc5bd18f
MC
82#define PRIV_VERSION_1_09_1 0x00010901
83#define PRIV_VERSION_1_10_0 0x00011000
6729dbbd 84#define PRIV_VERSION_1_11_0 0x00011100
dc5bd18f 85
1f447aec 86#define TRANSLATE_PMP_FAIL 2
dc5bd18f
MC
87#define TRANSLATE_FAIL 1
88#define TRANSLATE_SUCCESS 0
dc5bd18f
MC
89#define MMU_USER_IDX 3
90
91#define MAX_RISCV_PMPS (16)
92
93typedef struct CPURISCVState CPURISCVState;
94
95#include "pmp.h"
96
97struct CPURISCVState {
98 target_ulong gpr[32];
99 uint64_t fpr[32]; /* assume both F and D extensions */
100 target_ulong pc;
101 target_ulong load_res;
102 target_ulong load_val;
103
104 target_ulong frm;
105
106 target_ulong badaddr;
107
dc5bd18f
MC
108 target_ulong priv_ver;
109 target_ulong misa;
f18637cd 110 target_ulong misa_mask;
dc5bd18f
MC
111
112 uint32_t features;
113
5836c3ec
KC
114#ifdef CONFIG_USER_ONLY
115 uint32_t elf_flags;
116#endif
117
dc5bd18f
MC
118#ifndef CONFIG_USER_ONLY
119 target_ulong priv;
120 target_ulong resetvec;
121
122 target_ulong mhartid;
123 target_ulong mstatus;
85ba724f 124
02861613 125 target_ulong mip;
e3e7039c 126 uint32_t miclaim;
85ba724f 127
dc5bd18f
MC
128 target_ulong mie;
129 target_ulong mideleg;
130
131 target_ulong sptbr; /* until: priv-1.9.1 */
132 target_ulong satp; /* since: priv-1.10.0 */
133 target_ulong sbadaddr;
134 target_ulong mbadaddr;
135 target_ulong medeleg;
136
137 target_ulong stvec;
138 target_ulong sepc;
139 target_ulong scause;
140
141 target_ulong mtvec;
142 target_ulong mepc;
143 target_ulong mcause;
144 target_ulong mtval; /* since: priv-1.10.0 */
145
8c59f5c1
MC
146 target_ulong scounteren;
147 target_ulong mcounteren;
dc5bd18f
MC
148
149 target_ulong sscratch;
150 target_ulong mscratch;
151
152 /* temporary htif regs */
153 uint64_t mfromhost;
154 uint64_t mtohost;
155 uint64_t timecmp;
156
157 /* physical memory protection */
158 pmp_table_t pmp_state;
753e3fe2
JW
159
160 /* True if in debugger mode. */
161 bool debugger;
dc5bd18f
MC
162#endif
163
164 float_status fp_status;
165
dc5bd18f
MC
166 /* Fields from here on are preserved across CPU reset. */
167 QEMUTimer *timer; /* Internal timer */
168};
169
170#define RISCV_CPU_CLASS(klass) \
171 OBJECT_CLASS_CHECK(RISCVCPUClass, (klass), TYPE_RISCV_CPU)
172#define RISCV_CPU(obj) \
173 OBJECT_CHECK(RISCVCPU, (obj), TYPE_RISCV_CPU)
174#define RISCV_CPU_GET_CLASS(obj) \
175 OBJECT_GET_CLASS(RISCVCPUClass, (obj), TYPE_RISCV_CPU)
176
177/**
178 * RISCVCPUClass:
179 * @parent_realize: The parent class' realize handler.
180 * @parent_reset: The parent class' reset handler.
181 *
182 * A RISCV CPU model.
183 */
184typedef struct RISCVCPUClass {
185 /*< private >*/
186 CPUClass parent_class;
187 /*< public >*/
188 DeviceRealize parent_realize;
189 void (*parent_reset)(CPUState *cpu);
190} RISCVCPUClass;
191
192/**
193 * RISCVCPU:
194 * @env: #CPURISCVState
195 *
196 * A RISCV CPU.
197 */
198typedef struct RISCVCPU {
199 /*< private >*/
200 CPUState parent_obj;
201 /*< public >*/
5b146dc7 202 CPUNegativeOffsetState neg;
dc5bd18f 203 CPURISCVState env;
c4e95030
AF
204
205 /* Configuration Settings */
206 struct {
b55d7d34
AF
207 bool ext_i;
208 bool ext_e;
209 bool ext_g;
210 bool ext_m;
211 bool ext_a;
212 bool ext_f;
213 bool ext_d;
214 bool ext_c;
215 bool ext_s;
216 bool ext_u;
0a13a5b8 217 bool ext_counters;
50fba816 218 bool ext_ifencei;
591bddea 219 bool ext_icsr;
b55d7d34 220
c4e95030
AF
221 char *priv_spec;
222 char *user_spec;
223 bool mmu;
224 bool pmp;
225 } cfg;
dc5bd18f
MC
226} RISCVCPU;
227
dc5bd18f
MC
228static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
229{
230 return (env->misa & ext) != 0;
231}
232
233static inline bool riscv_feature(CPURISCVState *env, int feature)
234{
235 return env->features & (1ULL << feature);
236}
237
238#include "cpu_user.h"
239#include "cpu_bits.h"
240
241extern const char * const riscv_int_regnames[];
242extern const char * const riscv_fpr_regnames[];
243extern const char * const riscv_excp_names[];
244extern const char * const riscv_intr_names[];
245
dc5bd18f
MC
246void riscv_cpu_do_interrupt(CPUState *cpu);
247int riscv_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
248int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
249bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
b345b480 250bool riscv_cpu_fp_enabled(CPURISCVState *env);
dc5bd18f
MC
251int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
252hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
253void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
254 MMUAccessType access_type, int mmu_idx,
255 uintptr_t retaddr);
8a4ca3c1
RH
256bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
257 MMUAccessType access_type, int mmu_idx,
258 bool probe, uintptr_t retaddr);
37207e12
PD
259void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
260 vaddr addr, unsigned size,
261 MMUAccessType access_type,
262 int mmu_idx, MemTxAttrs attrs,
263 MemTxResult response, uintptr_t retaddr);
dc5bd18f 264char *riscv_isa_string(RISCVCPU *cpu);
0442428a 265void riscv_cpu_list(void);
dc5bd18f 266
fb738839 267#define cpu_signal_handler riscv_cpu_signal_handler
dc5bd18f
MC
268#define cpu_list riscv_cpu_list
269#define cpu_mmu_index riscv_cpu_mmu_index
270
85ba724f 271#ifndef CONFIG_USER_ONLY
e3e7039c 272int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint32_t interrupts);
85ba724f
MC
273uint32_t riscv_cpu_update_mip(RISCVCPU *cpu, uint32_t mask, uint32_t value);
274#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
275#endif
fb738839 276void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
277
278void riscv_translate_init(void);
fb738839
MC
279int riscv_cpu_signal_handler(int host_signum, void *pinfo, void *puc);
280void QEMU_NORETURN riscv_raise_exception(CPURISCVState *env,
281 uint32_t exception, uintptr_t pc);
dc5bd18f 282
fb738839
MC
283target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
284void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 285
83a71719
RH
286#define TB_FLAGS_MMU_MASK 3
287#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
dc5bd18f
MC
288
289static inline void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
290 target_ulong *cs_base, uint32_t *flags)
291{
292 *pc = env->pc;
293 *cs_base = 0;
294#ifdef CONFIG_USER_ONLY
83a71719 295 *flags = TB_FLAGS_MSTATUS_FS;
dc5bd18f 296#else
613fa160 297 *flags = cpu_mmu_index(env, 0) | (env->mstatus & MSTATUS_FS);
dc5bd18f
MC
298#endif
299}
300
c7b95171
MC
301int riscv_csrrw(CPURISCVState *env, int csrno, target_ulong *ret_value,
302 target_ulong new_value, target_ulong write_mask);
753e3fe2
JW
303int riscv_csrrw_debug(CPURISCVState *env, int csrno, target_ulong *ret_value,
304 target_ulong new_value, target_ulong write_mask);
c7b95171 305
fb738839
MC
306static inline void riscv_csr_write(CPURISCVState *env, int csrno,
307 target_ulong val)
c7b95171
MC
308{
309 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
310}
311
fb738839 312static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
313{
314 target_ulong val = 0;
315 riscv_csrrw(env, csrno, &val, 0, 0);
316 return val;
317}
318
319typedef int (*riscv_csr_predicate_fn)(CPURISCVState *env, int csrno);
320typedef int (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
321 target_ulong *ret_value);
322typedef int (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
323 target_ulong new_value);
324typedef int (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
325 target_ulong *ret_value, target_ulong new_value, target_ulong write_mask);
326
327typedef struct {
a88365c1 328 riscv_csr_predicate_fn predicate;
c7b95171
MC
329 riscv_csr_read_fn read;
330 riscv_csr_write_fn write;
331 riscv_csr_op_fn op;
332} riscv_csr_operations;
333
334void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
335void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 336
5371f5cd
JW
337void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
338
4f7c64b3 339typedef CPURISCVState CPUArchState;
2161a612 340typedef RISCVCPU ArchCPU;
4f7c64b3 341
dc5bd18f
MC
342#include "exec/cpu-all.h"
343
344#endif /* RISCV_CPU_H */