]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/cpu.h
target/riscv: Implement mcountinhibit CSR
[mirror_qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
2b7168fc 24#include "hw/registerfields.h"
dc5bd18f 25#include "exec/cpu-defs.h"
69242e7e 26#include "qemu/cpu-float.h"
db1015e9 27#include "qom/object.h"
961738ff 28#include "qemu/int128.h"
e91a7227 29#include "cpu_bits.h"
dc5bd18f 30
74433bf0
RH
31#define TCG_GUEST_DEFAULT_MO 0
32
62cf0245
AP
33/*
34 * RISC-V-specific extra insn start words:
35 * 1: Original instruction opcode
36 */
37#define TARGET_INSN_START_EXTRA_WORDS 1
38
dc5bd18f
MC
39#define TYPE_RISCV_CPU "riscv-cpu"
40
41#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
42#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 43#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
44
45#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
46#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
47#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
332dab68 48#define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128")
36b80ad9 49#define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex")
6ddc7069 50#define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c")
dc5bd18f 51#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
d784733b 52#define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34")
dc5bd18f
MC
53#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
54#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
55#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
10f1ca27 56#define TYPE_RISCV_CPU_HOST RISCV_CPU_TYPE_NAME("host")
dc5bd18f 57
c0a635f3
AF
58#if defined(TARGET_RISCV32)
59# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32
60#elif defined(TARGET_RISCV64)
61# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64
62#endif
63
dc5bd18f
MC
64#define RV(x) ((target_ulong)1 << (x - 'A'))
65
66#define RVI RV('I')
79f86934 67#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
68#define RVM RV('M')
69#define RVA RV('A')
70#define RVF RV('F')
71#define RVD RV('D')
ad9e5aa2 72#define RVV RV('V')
dc5bd18f
MC
73#define RVC RV('C')
74#define RVS RV('S')
75#define RVU RV('U')
af1fa003 76#define RVH RV('H')
53dcea58 77#define RVJ RV('J')
dc5bd18f
MC
78
79/* S extension denotes that Supervisor mode exists, however it is possible
80 to have a core that support S mode but does not have an MMU and there
81 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 82 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 83enum {
a88365c1 84 RISCV_FEATURE_MMU,
f18637cd 85 RISCV_FEATURE_PMP,
4a345b2a 86 RISCV_FEATURE_EPMP,
32b0ada0 87 RISCV_FEATURE_MISA,
1acdb3b0
BM
88 RISCV_FEATURE_AIA,
89 RISCV_FEATURE_DEBUG
dc5bd18f
MC
90};
91
a46d410c
AP
92/* Privileged specification version */
93enum {
94 PRIV_VERSION_1_10_0 = 0,
95 PRIV_VERSION_1_11_0,
3a4af26d 96 PRIV_VERSION_1_12_0,
a46d410c 97};
dc5bd18f 98
9ec6622d 99#define VEXT_VERSION_1_00_0 0x00010000
32931383 100
33a9a57d
YJ
101enum {
102 TRANSLATE_SUCCESS,
103 TRANSLATE_FAIL,
104 TRANSLATE_PMP_FAIL,
105 TRANSLATE_G_STAGE_FAIL
106};
107
dc5bd18f
MC
108#define MMU_USER_IDX 3
109
110#define MAX_RISCV_PMPS (16)
111
1ea4a06a 112typedef struct CPUArchState CPURISCVState;
dc5bd18f 113
bbf3d1b4 114#if !defined(CONFIG_USER_ONLY)
dc5bd18f 115#include "pmp.h"
95799e36 116#include "debug.h"
bbf3d1b4 117#endif
dc5bd18f 118
8a4b5257 119#define RV_VLEN_MAX 1024
ad9e5aa2 120
33f1beaf
FC
121FIELD(VTYPE, VLMUL, 0, 3)
122FIELD(VTYPE, VSEW, 3, 3)
3479a814
FC
123FIELD(VTYPE, VTA, 6, 1)
124FIELD(VTYPE, VMA, 7, 1)
33f1beaf
FC
125FIELD(VTYPE, VEDIV, 8, 2)
126FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11)
2b7168fc 127
1ea4a06a 128struct CPUArchState {
dc5bd18f 129 target_ulong gpr[32];
2b547084 130 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */
dc5bd18f 131 uint64_t fpr[32]; /* assume both F and D extensions */
ad9e5aa2
LZ
132
133 /* vector coprocessor state. */
134 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16);
135 target_ulong vxrm;
136 target_ulong vxsat;
137 target_ulong vl;
138 target_ulong vstart;
139 target_ulong vtype;
d96a271a 140 bool vill;
ad9e5aa2 141
dc5bd18f
MC
142 target_ulong pc;
143 target_ulong load_res;
144 target_ulong load_val;
145
146 target_ulong frm;
147
148 target_ulong badaddr;
62cf0245 149 target_ulong bins;
48eaeb56 150
36a18664 151 target_ulong guest_phys_fault_addr;
dc5bd18f 152
dc5bd18f 153 target_ulong priv_ver;
d2c1a177 154 target_ulong bext_ver;
32931383 155 target_ulong vext_ver;
e91a7227
RH
156
157 /* RISCVMXL, but uint32_t for vmstate migration */
158 uint32_t misa_mxl; /* current mxl */
159 uint32_t misa_mxl_max; /* max mxl for this cpu */
160 uint32_t misa_ext; /* current extensions */
161 uint32_t misa_ext_mask; /* max ext for this cpu */
440544e1 162 uint32_t xl; /* current xlen */
dc5bd18f 163
b3a5d1fb
FP
164 /* 128-bit helpers upper part return value */
165 target_ulong retxh;
166
dc5bd18f
MC
167 uint32_t features;
168
5836c3ec
KC
169#ifdef CONFIG_USER_ONLY
170 uint32_t elf_flags;
171#endif
172
dc5bd18f
MC
173#ifndef CONFIG_USER_ONLY
174 target_ulong priv;
ef6bb7b6
AF
175 /* This contains QEMU specific information about the virt state. */
176 target_ulong virt;
cd032fe7 177 target_ulong geilen;
dc5bd18f
MC
178 target_ulong resetvec;
179
180 target_ulong mhartid;
284d697c
YJ
181 /*
182 * For RV32 this is 32-bit mstatus and 32-bit mstatush.
183 * For RV64 this is a 64-bit mstatus.
184 */
185 uint64_t mstatus;
85ba724f 186
d028ac75 187 uint64_t mip;
33fe584f
AF
188 /*
189 * MIP contains the software writable version of SEIP ORed with the
190 * external interrupt value. The MIP register is always up-to-date.
191 * To keep track of the current source, we also save booleans of the values
192 * here.
193 */
194 bool external_seip;
195 bool software_seip;
66e594f2 196
d028ac75 197 uint64_t miclaim;
85ba724f 198
d028ac75
AP
199 uint64_t mie;
200 uint64_t mideleg;
dc5bd18f 201
dc5bd18f 202 target_ulong satp; /* since: priv-1.10.0 */
ac12b601 203 target_ulong stval;
dc5bd18f
MC
204 target_ulong medeleg;
205
206 target_ulong stvec;
207 target_ulong sepc;
208 target_ulong scause;
209
210 target_ulong mtvec;
211 target_ulong mepc;
212 target_ulong mcause;
213 target_ulong mtval; /* since: priv-1.10.0 */
214
43dc93af
AP
215 /* Machine and Supervisor interrupt priorities */
216 uint8_t miprio[64];
217 uint8_t siprio[64];
218
d1ceff40
AP
219 /* AIA CSRs */
220 target_ulong miselect;
221 target_ulong siselect;
222
bd023ce3
AF
223 /* Hypervisor CSRs */
224 target_ulong hstatus;
225 target_ulong hedeleg;
d028ac75 226 uint64_t hideleg;
bd023ce3
AF
227 target_ulong hcounteren;
228 target_ulong htval;
229 target_ulong htinst;
230 target_ulong hgatp;
cd032fe7
AP
231 target_ulong hgeie;
232 target_ulong hgeip;
c6957248 233 uint64_t htimedelta;
bd023ce3 234
43dc93af 235 /* Hypervisor controlled virtual interrupt priorities */
2b602398 236 target_ulong hvictl;
43dc93af
AP
237 uint8_t hviprio[64];
238
2c64ab66
FP
239 /* Upper 64-bits of 128-bit CSRs */
240 uint64_t mscratchh;
241 uint64_t sscratchh;
242
bd023ce3 243 /* Virtual CSRs */
284d697c
YJ
244 /*
245 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush.
246 * For RV64 this is a 64-bit vsstatus.
247 */
248 uint64_t vsstatus;
bd023ce3
AF
249 target_ulong vstvec;
250 target_ulong vsscratch;
251 target_ulong vsepc;
252 target_ulong vscause;
253 target_ulong vstval;
254 target_ulong vsatp;
255
d1ceff40
AP
256 /* AIA VS-mode CSRs */
257 target_ulong vsiselect;
258
bd023ce3
AF
259 target_ulong mtval2;
260 target_ulong mtinst;
261
66e594f2
AF
262 /* HS Backup CSRs */
263 target_ulong stvec_hs;
264 target_ulong sscratch_hs;
265 target_ulong sepc_hs;
266 target_ulong scause_hs;
267 target_ulong stval_hs;
268 target_ulong satp_hs;
284d697c 269 uint64_t mstatus_hs;
66e594f2 270
ec352d0c
GK
271 /* Signals whether the current exception occurred with two-stage address
272 translation active. */
273 bool two_stage_lookup;
274
8c59f5c1
MC
275 target_ulong scounteren;
276 target_ulong mcounteren;
dc5bd18f 277
b1675eeb
AP
278 target_ulong mcountinhibit;
279
dc5bd18f
MC
280 target_ulong sscratch;
281 target_ulong mscratch;
282
283 /* temporary htif regs */
284 uint64_t mfromhost;
285 uint64_t mtohost;
286 uint64_t timecmp;
287
288 /* physical memory protection */
289 pmp_table_t pmp_state;
2582a95c 290 target_ulong mseccfg;
753e3fe2 291
95799e36
BM
292 /* trigger module */
293 target_ulong trigger_cur;
294 type2_trigger_t type2_trig[TRIGGER_TYPE2_NUM];
295
c6957248 296 /* machine specific rdtime callback */
e2f01f3c
FC
297 uint64_t (*rdtime_fn)(void *);
298 void *rdtime_fn_arg;
c6957248 299
69077dd6
AP
300 /* machine specific AIA ireg read-modify-write callback */
301#define AIA_MAKE_IREG(__isel, __priv, __virt, __vgein, __xlen) \
302 ((((__xlen) & 0xff) << 24) | \
303 (((__vgein) & 0x3f) << 20) | \
304 (((__virt) & 0x1) << 18) | \
305 (((__priv) & 0x3) << 16) | \
306 (__isel & 0xffff))
307#define AIA_IREG_ISEL(__ireg) ((__ireg) & 0xffff)
308#define AIA_IREG_PRIV(__ireg) (((__ireg) >> 16) & 0x3)
309#define AIA_IREG_VIRT(__ireg) (((__ireg) >> 18) & 0x1)
310#define AIA_IREG_VGEIN(__ireg) (((__ireg) >> 20) & 0x3f)
311#define AIA_IREG_XLEN(__ireg) (((__ireg) >> 24) & 0xff)
312 int (*aia_ireg_rmw_fn[4])(void *arg, target_ulong reg,
313 target_ulong *val, target_ulong new_val, target_ulong write_mask);
314 void *aia_ireg_rmw_fn_arg[4];
315
753e3fe2
JW
316 /* True if in debugger mode. */
317 bool debugger;
4bbe8033
AB
318
319 /*
320 * CSRs for PointerMasking extension
321 */
322 target_ulong mmte;
323 target_ulong mpmmask;
324 target_ulong mpmbase;
325 target_ulong spmmask;
326 target_ulong spmbase;
327 target_ulong upmmask;
328 target_ulong upmbase;
29a9ec9b
AP
329
330 /* CSRs for execution enviornment configuration */
331 uint64_t menvcfg;
332 target_ulong senvcfg;
333 uint64_t henvcfg;
dc5bd18f 334#endif
40bfa5f6
LZ
335 target_ulong cur_pmmask;
336 target_ulong cur_pmbase;
dc5bd18f
MC
337
338 float_status fp_status;
339
dc5bd18f
MC
340 /* Fields from here on are preserved across CPU reset. */
341 QEMUTimer *timer; /* Internal timer */
ad40be27
YJ
342
343 hwaddr kernel_addr;
344 hwaddr fdt_addr;
27abe66f
YJ
345
346 /* kvm timer */
347 bool kvm_timer_dirty;
348 uint64_t kvm_timer_time;
349 uint64_t kvm_timer_compare;
350 uint64_t kvm_timer_state;
351 uint64_t kvm_timer_frequency;
dc5bd18f
MC
352};
353
9295b1aa 354OBJECT_DECLARE_CPU_TYPE(RISCVCPU, RISCVCPUClass, RISCV_CPU)
dc5bd18f
MC
355
356/**
357 * RISCVCPUClass:
358 * @parent_realize: The parent class' realize handler.
359 * @parent_reset: The parent class' reset handler.
360 *
361 * A RISCV CPU model.
362 */
db1015e9 363struct RISCVCPUClass {
dc5bd18f
MC
364 /*< private >*/
365 CPUClass parent_class;
366 /*< public >*/
367 DeviceRealize parent_realize;
781c67ca 368 DeviceReset parent_reset;
db1015e9 369};
dc5bd18f 370
466292bd
PT
371struct RISCVCPUConfig {
372 bool ext_i;
373 bool ext_e;
374 bool ext_g;
375 bool ext_m;
376 bool ext_a;
377 bool ext_f;
378 bool ext_d;
379 bool ext_c;
380 bool ext_s;
381 bool ext_u;
382 bool ext_h;
383 bool ext_j;
384 bool ext_v;
385 bool ext_zba;
386 bool ext_zbb;
387 bool ext_zbc;
eef82872
WL
388 bool ext_zbkb;
389 bool ext_zbkc;
390 bool ext_zbkx;
466292bd 391 bool ext_zbs;
eef82872
WL
392 bool ext_zk;
393 bool ext_zkn;
394 bool ext_zknd;
395 bool ext_zkne;
396 bool ext_zknh;
397 bool ext_zkr;
398 bool ext_zks;
399 bool ext_zksed;
400 bool ext_zksh;
401 bool ext_zkt;
466292bd
PT
402 bool ext_ifencei;
403 bool ext_icsr;
c5d77ddd 404 bool ext_svinval;
05e6ca5e
GR
405 bool ext_svnapot;
406 bool ext_svpbmt;
89ffdcec 407 bool ext_zdinx;
466292bd
PT
408 bool ext_zfh;
409 bool ext_zfhmin;
89ffdcec
WL
410 bool ext_zfinx;
411 bool ext_zhinx;
412 bool ext_zhinxmin;
466292bd
PT
413 bool ext_zve32f;
414 bool ext_zve64f;
de799beb 415 bool ext_zmmul;
f1eed927 416 bool rvv_ta_all_1s;
466292bd 417
9951ba94
FC
418 uint32_t mvendorid;
419 uint64_t marchid;
075eeda9 420 uint64_t mimpid;
9951ba94 421
0d429bd2
PT
422 /* Vendor-specific custom extensions */
423 bool ext_XVentanaCondOps;
424
18d6d89e 425 uint8_t pmu_num;
466292bd
PT
426 char *priv_spec;
427 char *user_spec;
428 char *bext_spec;
429 char *vext_spec;
430 uint16_t vlen;
431 uint16_t elen;
432 bool mmu;
433 bool pmp;
434 bool epmp;
91870b51 435 bool aia;
1acdb3b0 436 bool debug;
466292bd 437 uint64_t resetvec;
a4a9a443
TO
438
439 bool short_isa_string;
466292bd
PT
440};
441
442typedef struct RISCVCPUConfig RISCVCPUConfig;
443
dc5bd18f
MC
444/**
445 * RISCVCPU:
446 * @env: #CPURISCVState
447 *
448 * A RISCV CPU.
449 */
b36e239e 450struct ArchCPU {
dc5bd18f
MC
451 /*< private >*/
452 CPUState parent_obj;
453 /*< public >*/
5b146dc7 454 CPUNegativeOffsetState neg;
dc5bd18f 455 CPURISCVState env;
c4e95030 456
b93777e1 457 char *dyn_csr_xml;
719d3561 458 char *dyn_vreg_xml;
b93777e1 459
c4e95030 460 /* Configuration Settings */
466292bd 461 RISCVCPUConfig cfg;
db1015e9 462};
dc5bd18f 463
dc5bd18f
MC
464static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
465{
e91a7227 466 return (env->misa_ext & ext) != 0;
dc5bd18f
MC
467}
468
469static inline bool riscv_feature(CPURISCVState *env, int feature)
470{
471 return env->features & (1ULL << feature);
472}
473
f87adf23
AP
474static inline void riscv_set_feature(CPURISCVState *env, int feature)
475{
476 env->features |= (1ULL << feature);
477}
478
dc5bd18f 479#include "cpu_user.h"
dc5bd18f
MC
480
481extern const char * const riscv_int_regnames[];
2b547084 482extern const char * const riscv_int_regnamesh[];
dc5bd18f 483extern const char * const riscv_fpr_regnames[];
dc5bd18f 484
c51a3f5d 485const char *riscv_cpu_get_trap_name(target_ulong cause, bool async);
dc5bd18f 486void riscv_cpu_do_interrupt(CPUState *cpu);
43a96588
YJ
487int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
488 int cpuid, void *opaque);
489int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
490 int cpuid, void *opaque);
a010bdbe 491int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
dc5bd18f 492int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
43dc93af
AP
493int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero);
494uint8_t riscv_cpu_default_priority(int irq);
8f42415f 495uint64_t riscv_cpu_all_pending(CPURISCVState *env);
43dc93af
AP
496int riscv_cpu_mirq_pending(CPURISCVState *env);
497int riscv_cpu_sirq_pending(CPURISCVState *env);
498int riscv_cpu_vsirq_pending(CPURISCVState *env);
b345b480 499bool riscv_cpu_fp_enabled(CPURISCVState *env);
cd032fe7
AP
500target_ulong riscv_cpu_get_geilen(CPURISCVState *env);
501void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen);
61b4b69d 502bool riscv_cpu_vector_enabled(CPURISCVState *env);
ef6bb7b6
AF
503bool riscv_cpu_virt_enabled(CPURISCVState *env);
504void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable);
1c1c060a 505bool riscv_cpu_two_stage_lookup(int mmu_idx);
dc5bd18f
MC
506int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
507hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
8905770b
MAL
508G_NORETURN void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
509 MMUAccessType access_type, int mmu_idx,
510 uintptr_t retaddr);
8a4ca3c1
RH
511bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
512 MMUAccessType access_type, int mmu_idx,
513 bool probe, uintptr_t retaddr);
37207e12
PD
514void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
515 vaddr addr, unsigned size,
516 MMUAccessType access_type,
517 int mmu_idx, MemTxAttrs attrs,
518 MemTxResult response, uintptr_t retaddr);
dc5bd18f 519char *riscv_isa_string(RISCVCPU *cpu);
0442428a 520void riscv_cpu_list(void);
dc5bd18f 521
dc5bd18f
MC
522#define cpu_list riscv_cpu_list
523#define cpu_mmu_index riscv_cpu_mmu_index
524
85ba724f 525#ifndef CONFIG_USER_ONLY
17b3c353 526bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
66e594f2 527void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env);
d028ac75
AP
528int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts);
529uint64_t riscv_cpu_update_mip(RISCVCPU *cpu, uint64_t mask, uint64_t value);
85ba724f 530#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
e2f01f3c
FC
531void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(void *),
532 void *arg);
69077dd6
AP
533void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv,
534 int (*rmw_fn)(void *arg,
535 target_ulong reg,
536 target_ulong *val,
537 target_ulong new_val,
538 target_ulong write_mask),
539 void *rmw_fn_arg);
85ba724f 540#endif
fb738839 541void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
542
543void riscv_translate_init(void);
8905770b
MAL
544G_NORETURN void riscv_raise_exception(CPURISCVState *env,
545 uint32_t exception, uintptr_t pc);
dc5bd18f 546
fb738839
MC
547target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
548void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 549
c445593d
AF
550#define TB_FLAGS_PRIV_MMU_MASK 3
551#define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2)
83a71719 552#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
61b4b69d 553#define TB_FLAGS_MSTATUS_VS MSTATUS_VS
dc5bd18f 554
2b7168fc
LZ
555#include "exec/cpu-all.h"
556
61d56494 557FIELD(TB_FLAGS, MEM_IDX, 0, 3)
33f1beaf 558FIELD(TB_FLAGS, LMUL, 3, 3)
61d56494 559FIELD(TB_FLAGS, SEW, 6, 3)
33f1beaf
FC
560/* Skip MSTATUS_VS (0x600) bits */
561FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1)
562FIELD(TB_FLAGS, VILL, 12, 1)
563/* Skip MSTATUS_FS (0x6000) bits */
743077b3 564/* Is a Hypervisor instruction load/store allowed? */
33f1beaf
FC
565FIELD(TB_FLAGS, HLSX, 15, 1)
566FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2)
567FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2)
92371bd9 568/* The combination of MXL/SXL/UXL that applies to the current cpu mode. */
33f1beaf 569FIELD(TB_FLAGS, XL, 20, 2)
0774a7a1 570/* If PointerMasking should be applied */
4208dc7e
LZ
571FIELD(TB_FLAGS, PM_MASK_ENABLED, 22, 1)
572FIELD(TB_FLAGS, PM_BASE_ENABLED, 23, 1)
f1eed927 573FIELD(TB_FLAGS, VTA, 24, 1)
2b7168fc 574
db23e5d9
RH
575#ifdef TARGET_RISCV32
576#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
577#else
578static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env)
579{
580 return env->misa_mxl;
581}
582#endif
2b602398 583#define riscv_cpu_mxl_bits(env) (1UL << (4 + riscv_cpu_mxl(env)))
51ae0cab 584
440544e1
LZ
585#if defined(TARGET_RISCV32)
586#define cpu_recompute_xl(env) ((void)(env), MXL_RV32)
587#else
588static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env)
589{
590 RISCVMXL xl = env->misa_mxl;
591#if !defined(CONFIG_USER_ONLY)
592 /*
593 * When emulating a 32-bit-only cpu, use RV32.
594 * When emulating a 64-bit cpu, and MXL has been reduced to RV32,
595 * MSTATUSH doesn't have UXL/SXL, therefore XLEN cannot be widened
596 * back to RV64 for lower privs.
597 */
598 if (xl != MXL_RV32) {
599 switch (env->priv) {
600 case PRV_M:
601 break;
602 case PRV_U:
603 xl = get_field(env->mstatus, MSTATUS64_UXL);
604 break;
605 default: /* PRV_S | PRV_H */
606 xl = get_field(env->mstatus, MSTATUS64_SXL);
607 break;
608 }
609 }
610#endif
611 return xl;
612}
613#endif
614
31961cfe
LZ
615static inline int riscv_cpu_xlen(CPURISCVState *env)
616{
617 return 16 << env->xl;
618}
619
05e6ca5e
GR
620#ifdef TARGET_RISCV32
621#define riscv_cpu_sxl(env) ((void)(env), MXL_RV32)
622#else
623static inline RISCVMXL riscv_cpu_sxl(CPURISCVState *env)
624{
625#ifdef CONFIG_USER_ONLY
626 return env->misa_mxl;
627#else
628 return get_field(env->mstatus, MSTATUS64_SXL);
629#endif
630}
631#endif
632
2b7168fc 633/*
a689a82b
FC
634 * Encode LMUL to lmul as follows:
635 * LMUL vlmul lmul
636 * 1 000 0
637 * 2 001 1
638 * 4 010 2
639 * 8 011 3
640 * - 100 -
641 * 1/8 101 -3
642 * 1/4 110 -2
643 * 1/2 111 -1
644 *
645 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul)
646 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8
647 * => VLMAX = vlen >> (1 + 3 - (-3))
648 * = 256 >> 7
649 * = 2
2b7168fc
LZ
650 */
651static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype)
652{
a689a82b
FC
653 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW);
654 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3);
2b7168fc
LZ
655 return cpu->cfg.vlen >> (sew + 3 - lmul);
656}
657
53677acf
RH
658void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
659 target_ulong *cs_base, uint32_t *pflags);
dc5bd18f 660
40bfa5f6
LZ
661void riscv_cpu_update_mask(CPURISCVState *env);
662
533c91e8
AF
663RISCVException riscv_csrrw(CPURISCVState *env, int csrno,
664 target_ulong *ret_value,
665 target_ulong new_value, target_ulong write_mask);
666RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno,
667 target_ulong *ret_value,
668 target_ulong new_value,
669 target_ulong write_mask);
c7b95171 670
fb738839
MC
671static inline void riscv_csr_write(CPURISCVState *env, int csrno,
672 target_ulong val)
c7b95171
MC
673{
674 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
675}
676
fb738839 677static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
678{
679 target_ulong val = 0;
680 riscv_csrrw(env, csrno, &val, 0, 0);
681 return val;
682}
683
0e62f92e
AF
684typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env,
685 int csrno);
605def6e
AF
686typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
687 target_ulong *ret_value);
688typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
689 target_ulong new_value);
690typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
691 target_ulong *ret_value,
692 target_ulong new_value,
693 target_ulong write_mask);
c7b95171 694
961738ff
FP
695RISCVException riscv_csrrw_i128(CPURISCVState *env, int csrno,
696 Int128 *ret_value,
697 Int128 new_value, Int128 write_mask);
698
457c360f
FP
699typedef RISCVException (*riscv_csr_read128_fn)(CPURISCVState *env, int csrno,
700 Int128 *ret_value);
701typedef RISCVException (*riscv_csr_write128_fn)(CPURISCVState *env, int csrno,
702 Int128 new_value);
703
c7b95171 704typedef struct {
8ceac5dc 705 const char *name;
a88365c1 706 riscv_csr_predicate_fn predicate;
c7b95171
MC
707 riscv_csr_read_fn read;
708 riscv_csr_write_fn write;
709 riscv_csr_op_fn op;
457c360f
FP
710 riscv_csr_read128_fn read128;
711 riscv_csr_write128_fn write128;
a4b2fa43
AP
712 /* The default priv spec version should be PRIV_VERSION_1_10_0 (i.e 0) */
713 uint32_t min_priv_ver;
c7b95171
MC
714} riscv_csr_operations;
715
56118ee8
BM
716/* CSR function table constants */
717enum {
718 CSR_TABLE_SIZE = 0x1000
719};
720
721/* CSR function table */
6f03770d 722extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE];
56118ee8 723
c7b95171
MC
724void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
725void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 726
5371f5cd
JW
727void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
728
dc5bd18f 729#endif /* RISCV_CPU_H */