]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/cpu.h
target/riscv: Use official extension names for AIA CSRs
[mirror_qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
2b7168fc 24#include "hw/registerfields.h"
dc5bd18f 25#include "exec/cpu-defs.h"
69242e7e 26#include "qemu/cpu-float.h"
db1015e9 27#include "qom/object.h"
961738ff 28#include "qemu/int128.h"
e91a7227 29#include "cpu_bits.h"
dc5bd18f 30
74433bf0
RH
31#define TCG_GUEST_DEFAULT_MO 0
32
62cf0245
AP
33/*
34 * RISC-V-specific extra insn start words:
35 * 1: Original instruction opcode
36 */
37#define TARGET_INSN_START_EXTRA_WORDS 1
38
dc5bd18f
MC
39#define TYPE_RISCV_CPU "riscv-cpu"
40
41#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
42#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 43#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
44
45#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
46#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
47#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
332dab68 48#define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128")
36b80ad9 49#define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex")
6ddc7069 50#define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c")
dc5bd18f 51#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
d784733b 52#define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34")
dc5bd18f
MC
53#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
54#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
55#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
10f1ca27 56#define TYPE_RISCV_CPU_HOST RISCV_CPU_TYPE_NAME("host")
dc5bd18f 57
c0a635f3
AF
58#if defined(TARGET_RISCV32)
59# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32
60#elif defined(TARGET_RISCV64)
61# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64
62#endif
63
dc5bd18f
MC
64#define RV(x) ((target_ulong)1 << (x - 'A'))
65
66#define RVI RV('I')
79f86934 67#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
68#define RVM RV('M')
69#define RVA RV('A')
70#define RVF RV('F')
71#define RVD RV('D')
ad9e5aa2 72#define RVV RV('V')
dc5bd18f
MC
73#define RVC RV('C')
74#define RVS RV('S')
75#define RVU RV('U')
af1fa003 76#define RVH RV('H')
53dcea58 77#define RVJ RV('J')
dc5bd18f
MC
78
79/* S extension denotes that Supervisor mode exists, however it is possible
80 to have a core that support S mode but does not have an MMU and there
81 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 82 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 83enum {
a88365c1 84 RISCV_FEATURE_MMU,
f18637cd 85 RISCV_FEATURE_PMP,
4a345b2a 86 RISCV_FEATURE_EPMP,
32b0ada0 87 RISCV_FEATURE_MISA,
1acdb3b0 88 RISCV_FEATURE_DEBUG
dc5bd18f
MC
89};
90
a46d410c
AP
91/* Privileged specification version */
92enum {
93 PRIV_VERSION_1_10_0 = 0,
94 PRIV_VERSION_1_11_0,
3a4af26d 95 PRIV_VERSION_1_12_0,
a46d410c 96};
dc5bd18f 97
9ec6622d 98#define VEXT_VERSION_1_00_0 0x00010000
32931383 99
33a9a57d
YJ
100enum {
101 TRANSLATE_SUCCESS,
102 TRANSLATE_FAIL,
103 TRANSLATE_PMP_FAIL,
104 TRANSLATE_G_STAGE_FAIL
105};
106
dc5bd18f
MC
107#define MMU_USER_IDX 3
108
109#define MAX_RISCV_PMPS (16)
110
1ea4a06a 111typedef struct CPUArchState CPURISCVState;
dc5bd18f 112
bbf3d1b4 113#if !defined(CONFIG_USER_ONLY)
dc5bd18f 114#include "pmp.h"
95799e36 115#include "debug.h"
bbf3d1b4 116#endif
dc5bd18f 117
8a4b5257 118#define RV_VLEN_MAX 1024
3780e337 119#define RV_MAX_MHPMEVENTS 32
621f35bb 120#define RV_MAX_MHPMCOUNTERS 32
ad9e5aa2 121
33f1beaf
FC
122FIELD(VTYPE, VLMUL, 0, 3)
123FIELD(VTYPE, VSEW, 3, 3)
3479a814
FC
124FIELD(VTYPE, VTA, 6, 1)
125FIELD(VTYPE, VMA, 7, 1)
33f1beaf
FC
126FIELD(VTYPE, VEDIV, 8, 2)
127FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11)
2b7168fc 128
3780e337
AP
129typedef struct PMUCTRState {
130 /* Current value of a counter */
131 target_ulong mhpmcounter_val;
132 /* Current value of a counter in RV32*/
133 target_ulong mhpmcounterh_val;
134 /* Snapshot values of counter */
135 target_ulong mhpmcounter_prev;
136 /* Snapshort value of a counter in RV32 */
137 target_ulong mhpmcounterh_prev;
138 bool started;
139} PMUCTRState;
140
1ea4a06a 141struct CPUArchState {
dc5bd18f 142 target_ulong gpr[32];
2b547084 143 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */
dc5bd18f 144 uint64_t fpr[32]; /* assume both F and D extensions */
ad9e5aa2
LZ
145
146 /* vector coprocessor state. */
147 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16);
148 target_ulong vxrm;
149 target_ulong vxsat;
150 target_ulong vl;
151 target_ulong vstart;
152 target_ulong vtype;
d96a271a 153 bool vill;
ad9e5aa2 154
dc5bd18f
MC
155 target_ulong pc;
156 target_ulong load_res;
157 target_ulong load_val;
158
159 target_ulong frm;
160
161 target_ulong badaddr;
62cf0245 162 target_ulong bins;
48eaeb56 163
36a18664 164 target_ulong guest_phys_fault_addr;
dc5bd18f 165
dc5bd18f 166 target_ulong priv_ver;
d2c1a177 167 target_ulong bext_ver;
32931383 168 target_ulong vext_ver;
e91a7227
RH
169
170 /* RISCVMXL, but uint32_t for vmstate migration */
171 uint32_t misa_mxl; /* current mxl */
172 uint32_t misa_mxl_max; /* max mxl for this cpu */
173 uint32_t misa_ext; /* current extensions */
174 uint32_t misa_ext_mask; /* max ext for this cpu */
440544e1 175 uint32_t xl; /* current xlen */
dc5bd18f 176
b3a5d1fb
FP
177 /* 128-bit helpers upper part return value */
178 target_ulong retxh;
179
dc5bd18f
MC
180 uint32_t features;
181
5836c3ec
KC
182#ifdef CONFIG_USER_ONLY
183 uint32_t elf_flags;
184#endif
185
dc5bd18f
MC
186#ifndef CONFIG_USER_ONLY
187 target_ulong priv;
ef6bb7b6
AF
188 /* This contains QEMU specific information about the virt state. */
189 target_ulong virt;
cd032fe7 190 target_ulong geilen;
dc5bd18f
MC
191 target_ulong resetvec;
192
193 target_ulong mhartid;
284d697c
YJ
194 /*
195 * For RV32 this is 32-bit mstatus and 32-bit mstatush.
196 * For RV64 this is a 64-bit mstatus.
197 */
198 uint64_t mstatus;
85ba724f 199
d028ac75 200 uint64_t mip;
33fe584f
AF
201 /*
202 * MIP contains the software writable version of SEIP ORed with the
203 * external interrupt value. The MIP register is always up-to-date.
204 * To keep track of the current source, we also save booleans of the values
205 * here.
206 */
207 bool external_seip;
208 bool software_seip;
66e594f2 209
d028ac75 210 uint64_t miclaim;
85ba724f 211
d028ac75
AP
212 uint64_t mie;
213 uint64_t mideleg;
dc5bd18f 214
dc5bd18f 215 target_ulong satp; /* since: priv-1.10.0 */
ac12b601 216 target_ulong stval;
dc5bd18f
MC
217 target_ulong medeleg;
218
219 target_ulong stvec;
220 target_ulong sepc;
221 target_ulong scause;
222
223 target_ulong mtvec;
224 target_ulong mepc;
225 target_ulong mcause;
226 target_ulong mtval; /* since: priv-1.10.0 */
227
43dc93af
AP
228 /* Machine and Supervisor interrupt priorities */
229 uint8_t miprio[64];
230 uint8_t siprio[64];
231
d1ceff40
AP
232 /* AIA CSRs */
233 target_ulong miselect;
234 target_ulong siselect;
235
bd023ce3
AF
236 /* Hypervisor CSRs */
237 target_ulong hstatus;
238 target_ulong hedeleg;
d028ac75 239 uint64_t hideleg;
bd023ce3
AF
240 target_ulong hcounteren;
241 target_ulong htval;
242 target_ulong htinst;
243 target_ulong hgatp;
cd032fe7
AP
244 target_ulong hgeie;
245 target_ulong hgeip;
c6957248 246 uint64_t htimedelta;
bd023ce3 247
43dc93af 248 /* Hypervisor controlled virtual interrupt priorities */
2b602398 249 target_ulong hvictl;
43dc93af
AP
250 uint8_t hviprio[64];
251
2c64ab66
FP
252 /* Upper 64-bits of 128-bit CSRs */
253 uint64_t mscratchh;
254 uint64_t sscratchh;
255
bd023ce3 256 /* Virtual CSRs */
284d697c
YJ
257 /*
258 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush.
259 * For RV64 this is a 64-bit vsstatus.
260 */
261 uint64_t vsstatus;
bd023ce3
AF
262 target_ulong vstvec;
263 target_ulong vsscratch;
264 target_ulong vsepc;
265 target_ulong vscause;
266 target_ulong vstval;
267 target_ulong vsatp;
268
d1ceff40
AP
269 /* AIA VS-mode CSRs */
270 target_ulong vsiselect;
271
bd023ce3
AF
272 target_ulong mtval2;
273 target_ulong mtinst;
274
66e594f2
AF
275 /* HS Backup CSRs */
276 target_ulong stvec_hs;
277 target_ulong sscratch_hs;
278 target_ulong sepc_hs;
279 target_ulong scause_hs;
280 target_ulong stval_hs;
281 target_ulong satp_hs;
284d697c 282 uint64_t mstatus_hs;
66e594f2 283
ec352d0c
GK
284 /* Signals whether the current exception occurred with two-stage address
285 translation active. */
286 bool two_stage_lookup;
8e2aa21b
AP
287 /*
288 * Signals whether the current exception occurred while doing two-stage
289 * address translation for the VS-stage page table walk.
290 */
291 bool two_stage_indirect_lookup;
ec352d0c 292
8c59f5c1
MC
293 target_ulong scounteren;
294 target_ulong mcounteren;
dc5bd18f 295
b1675eeb
AP
296 target_ulong mcountinhibit;
297
3780e337
AP
298 /* PMU counter state */
299 PMUCTRState pmu_ctrs[RV_MAX_MHPMCOUNTERS];
621f35bb 300
3780e337 301 /* PMU event selector configured values. First three are unused*/
621f35bb
AP
302 target_ulong mhpmevent_val[RV_MAX_MHPMEVENTS];
303
dc5bd18f
MC
304 target_ulong sscratch;
305 target_ulong mscratch;
306
307 /* temporary htif regs */
308 uint64_t mfromhost;
309 uint64_t mtohost;
310 uint64_t timecmp;
311
312 /* physical memory protection */
313 pmp_table_t pmp_state;
2582a95c 314 target_ulong mseccfg;
753e3fe2 315
95799e36
BM
316 /* trigger module */
317 target_ulong trigger_cur;
318 type2_trigger_t type2_trig[TRIGGER_TYPE2_NUM];
319
c6957248 320 /* machine specific rdtime callback */
e2f01f3c
FC
321 uint64_t (*rdtime_fn)(void *);
322 void *rdtime_fn_arg;
c6957248 323
69077dd6
AP
324 /* machine specific AIA ireg read-modify-write callback */
325#define AIA_MAKE_IREG(__isel, __priv, __virt, __vgein, __xlen) \
326 ((((__xlen) & 0xff) << 24) | \
327 (((__vgein) & 0x3f) << 20) | \
328 (((__virt) & 0x1) << 18) | \
329 (((__priv) & 0x3) << 16) | \
330 (__isel & 0xffff))
331#define AIA_IREG_ISEL(__ireg) ((__ireg) & 0xffff)
332#define AIA_IREG_PRIV(__ireg) (((__ireg) >> 16) & 0x3)
333#define AIA_IREG_VIRT(__ireg) (((__ireg) >> 18) & 0x1)
334#define AIA_IREG_VGEIN(__ireg) (((__ireg) >> 20) & 0x3f)
335#define AIA_IREG_XLEN(__ireg) (((__ireg) >> 24) & 0xff)
336 int (*aia_ireg_rmw_fn[4])(void *arg, target_ulong reg,
337 target_ulong *val, target_ulong new_val, target_ulong write_mask);
338 void *aia_ireg_rmw_fn_arg[4];
339
753e3fe2
JW
340 /* True if in debugger mode. */
341 bool debugger;
4bbe8033
AB
342
343 /*
344 * CSRs for PointerMasking extension
345 */
346 target_ulong mmte;
347 target_ulong mpmmask;
348 target_ulong mpmbase;
349 target_ulong spmmask;
350 target_ulong spmbase;
351 target_ulong upmmask;
352 target_ulong upmbase;
29a9ec9b
AP
353
354 /* CSRs for execution enviornment configuration */
355 uint64_t menvcfg;
356 target_ulong senvcfg;
357 uint64_t henvcfg;
dc5bd18f 358#endif
40bfa5f6
LZ
359 target_ulong cur_pmmask;
360 target_ulong cur_pmbase;
dc5bd18f
MC
361
362 float_status fp_status;
363
dc5bd18f
MC
364 /* Fields from here on are preserved across CPU reset. */
365 QEMUTimer *timer; /* Internal timer */
ad40be27
YJ
366
367 hwaddr kernel_addr;
368 hwaddr fdt_addr;
27abe66f
YJ
369
370 /* kvm timer */
371 bool kvm_timer_dirty;
372 uint64_t kvm_timer_time;
373 uint64_t kvm_timer_compare;
374 uint64_t kvm_timer_state;
375 uint64_t kvm_timer_frequency;
dc5bd18f
MC
376};
377
9295b1aa 378OBJECT_DECLARE_CPU_TYPE(RISCVCPU, RISCVCPUClass, RISCV_CPU)
dc5bd18f
MC
379
380/**
381 * RISCVCPUClass:
382 * @parent_realize: The parent class' realize handler.
383 * @parent_reset: The parent class' reset handler.
384 *
385 * A RISCV CPU model.
386 */
db1015e9 387struct RISCVCPUClass {
dc5bd18f
MC
388 /*< private >*/
389 CPUClass parent_class;
390 /*< public >*/
391 DeviceRealize parent_realize;
781c67ca 392 DeviceReset parent_reset;
db1015e9 393};
dc5bd18f 394
466292bd
PT
395struct RISCVCPUConfig {
396 bool ext_i;
397 bool ext_e;
398 bool ext_g;
399 bool ext_m;
400 bool ext_a;
401 bool ext_f;
402 bool ext_d;
403 bool ext_c;
404 bool ext_s;
405 bool ext_u;
406 bool ext_h;
407 bool ext_j;
408 bool ext_v;
409 bool ext_zba;
410 bool ext_zbb;
411 bool ext_zbc;
eef82872
WL
412 bool ext_zbkb;
413 bool ext_zbkc;
414 bool ext_zbkx;
466292bd 415 bool ext_zbs;
eef82872
WL
416 bool ext_zk;
417 bool ext_zkn;
418 bool ext_zknd;
419 bool ext_zkne;
420 bool ext_zknh;
421 bool ext_zkr;
422 bool ext_zks;
423 bool ext_zksed;
424 bool ext_zksh;
425 bool ext_zkt;
466292bd
PT
426 bool ext_ifencei;
427 bool ext_icsr;
4696f0ab 428 bool ext_zihintpause;
c5d77ddd 429 bool ext_svinval;
05e6ca5e
GR
430 bool ext_svnapot;
431 bool ext_svpbmt;
89ffdcec 432 bool ext_zdinx;
466292bd
PT
433 bool ext_zfh;
434 bool ext_zfhmin;
89ffdcec
WL
435 bool ext_zfinx;
436 bool ext_zhinx;
437 bool ext_zhinxmin;
466292bd
PT
438 bool ext_zve32f;
439 bool ext_zve64f;
de799beb 440 bool ext_zmmul;
dc9acc9c
AP
441 bool ext_smaia;
442 bool ext_ssaia;
f1eed927 443 bool rvv_ta_all_1s;
355d5584 444 bool rvv_ma_all_1s;
466292bd 445
9951ba94
FC
446 uint32_t mvendorid;
447 uint64_t marchid;
075eeda9 448 uint64_t mimpid;
9951ba94 449
0d429bd2
PT
450 /* Vendor-specific custom extensions */
451 bool ext_XVentanaCondOps;
452
18d6d89e 453 uint8_t pmu_num;
466292bd
PT
454 char *priv_spec;
455 char *user_spec;
456 char *bext_spec;
457 char *vext_spec;
458 uint16_t vlen;
459 uint16_t elen;
460 bool mmu;
461 bool pmp;
462 bool epmp;
1acdb3b0 463 bool debug;
466292bd 464 uint64_t resetvec;
a4a9a443
TO
465
466 bool short_isa_string;
466292bd
PT
467};
468
469typedef struct RISCVCPUConfig RISCVCPUConfig;
470
dc5bd18f
MC
471/**
472 * RISCVCPU:
473 * @env: #CPURISCVState
474 *
475 * A RISCV CPU.
476 */
b36e239e 477struct ArchCPU {
dc5bd18f
MC
478 /*< private >*/
479 CPUState parent_obj;
480 /*< public >*/
5b146dc7 481 CPUNegativeOffsetState neg;
dc5bd18f 482 CPURISCVState env;
c4e95030 483
b93777e1 484 char *dyn_csr_xml;
719d3561 485 char *dyn_vreg_xml;
b93777e1 486
c4e95030 487 /* Configuration Settings */
466292bd 488 RISCVCPUConfig cfg;
db1015e9 489};
dc5bd18f 490
dc5bd18f
MC
491static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
492{
e91a7227 493 return (env->misa_ext & ext) != 0;
dc5bd18f
MC
494}
495
496static inline bool riscv_feature(CPURISCVState *env, int feature)
497{
498 return env->features & (1ULL << feature);
499}
500
f87adf23
AP
501static inline void riscv_set_feature(CPURISCVState *env, int feature)
502{
503 env->features |= (1ULL << feature);
504}
505
dc5bd18f 506#include "cpu_user.h"
dc5bd18f
MC
507
508extern const char * const riscv_int_regnames[];
2b547084 509extern const char * const riscv_int_regnamesh[];
dc5bd18f 510extern const char * const riscv_fpr_regnames[];
dc5bd18f 511
c51a3f5d 512const char *riscv_cpu_get_trap_name(target_ulong cause, bool async);
dc5bd18f 513void riscv_cpu_do_interrupt(CPUState *cpu);
43a96588
YJ
514int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
515 int cpuid, void *opaque);
516int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
517 int cpuid, void *opaque);
a010bdbe 518int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
dc5bd18f 519int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
43dc93af
AP
520int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero);
521uint8_t riscv_cpu_default_priority(int irq);
8f42415f 522uint64_t riscv_cpu_all_pending(CPURISCVState *env);
43dc93af
AP
523int riscv_cpu_mirq_pending(CPURISCVState *env);
524int riscv_cpu_sirq_pending(CPURISCVState *env);
525int riscv_cpu_vsirq_pending(CPURISCVState *env);
b345b480 526bool riscv_cpu_fp_enabled(CPURISCVState *env);
cd032fe7
AP
527target_ulong riscv_cpu_get_geilen(CPURISCVState *env);
528void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen);
61b4b69d 529bool riscv_cpu_vector_enabled(CPURISCVState *env);
ef6bb7b6
AF
530bool riscv_cpu_virt_enabled(CPURISCVState *env);
531void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable);
1c1c060a 532bool riscv_cpu_two_stage_lookup(int mmu_idx);
dc5bd18f
MC
533int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
534hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
8905770b
MAL
535G_NORETURN void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
536 MMUAccessType access_type, int mmu_idx,
537 uintptr_t retaddr);
8a4ca3c1
RH
538bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
539 MMUAccessType access_type, int mmu_idx,
540 bool probe, uintptr_t retaddr);
37207e12
PD
541void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
542 vaddr addr, unsigned size,
543 MMUAccessType access_type,
544 int mmu_idx, MemTxAttrs attrs,
545 MemTxResult response, uintptr_t retaddr);
dc5bd18f 546char *riscv_isa_string(RISCVCPU *cpu);
0442428a 547void riscv_cpu_list(void);
dc5bd18f 548
dc5bd18f
MC
549#define cpu_list riscv_cpu_list
550#define cpu_mmu_index riscv_cpu_mmu_index
551
85ba724f 552#ifndef CONFIG_USER_ONLY
17b3c353 553bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
66e594f2 554void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env);
d028ac75
AP
555int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts);
556uint64_t riscv_cpu_update_mip(RISCVCPU *cpu, uint64_t mask, uint64_t value);
85ba724f 557#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
e2f01f3c
FC
558void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(void *),
559 void *arg);
69077dd6
AP
560void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv,
561 int (*rmw_fn)(void *arg,
562 target_ulong reg,
563 target_ulong *val,
564 target_ulong new_val,
565 target_ulong write_mask),
566 void *rmw_fn_arg);
85ba724f 567#endif
fb738839 568void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
569
570void riscv_translate_init(void);
8905770b
MAL
571G_NORETURN void riscv_raise_exception(CPURISCVState *env,
572 uint32_t exception, uintptr_t pc);
dc5bd18f 573
fb738839
MC
574target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
575void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 576
c445593d
AF
577#define TB_FLAGS_PRIV_MMU_MASK 3
578#define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2)
83a71719 579#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
61b4b69d 580#define TB_FLAGS_MSTATUS_VS MSTATUS_VS
dc5bd18f 581
2b7168fc
LZ
582#include "exec/cpu-all.h"
583
61d56494 584FIELD(TB_FLAGS, MEM_IDX, 0, 3)
33f1beaf 585FIELD(TB_FLAGS, LMUL, 3, 3)
61d56494 586FIELD(TB_FLAGS, SEW, 6, 3)
33f1beaf
FC
587/* Skip MSTATUS_VS (0x600) bits */
588FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1)
589FIELD(TB_FLAGS, VILL, 12, 1)
590/* Skip MSTATUS_FS (0x6000) bits */
743077b3 591/* Is a Hypervisor instruction load/store allowed? */
33f1beaf
FC
592FIELD(TB_FLAGS, HLSX, 15, 1)
593FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2)
594FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2)
92371bd9 595/* The combination of MXL/SXL/UXL that applies to the current cpu mode. */
33f1beaf 596FIELD(TB_FLAGS, XL, 20, 2)
0774a7a1 597/* If PointerMasking should be applied */
4208dc7e
LZ
598FIELD(TB_FLAGS, PM_MASK_ENABLED, 22, 1)
599FIELD(TB_FLAGS, PM_BASE_ENABLED, 23, 1)
f1eed927 600FIELD(TB_FLAGS, VTA, 24, 1)
355d5584 601FIELD(TB_FLAGS, VMA, 25, 1)
2b7168fc 602
db23e5d9
RH
603#ifdef TARGET_RISCV32
604#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
605#else
606static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env)
607{
608 return env->misa_mxl;
609}
610#endif
2b602398 611#define riscv_cpu_mxl_bits(env) (1UL << (4 + riscv_cpu_mxl(env)))
51ae0cab 612
440544e1
LZ
613#if defined(TARGET_RISCV32)
614#define cpu_recompute_xl(env) ((void)(env), MXL_RV32)
615#else
616static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env)
617{
618 RISCVMXL xl = env->misa_mxl;
619#if !defined(CONFIG_USER_ONLY)
620 /*
621 * When emulating a 32-bit-only cpu, use RV32.
622 * When emulating a 64-bit cpu, and MXL has been reduced to RV32,
623 * MSTATUSH doesn't have UXL/SXL, therefore XLEN cannot be widened
624 * back to RV64 for lower privs.
625 */
626 if (xl != MXL_RV32) {
627 switch (env->priv) {
628 case PRV_M:
629 break;
630 case PRV_U:
631 xl = get_field(env->mstatus, MSTATUS64_UXL);
632 break;
633 default: /* PRV_S | PRV_H */
634 xl = get_field(env->mstatus, MSTATUS64_SXL);
635 break;
636 }
637 }
638#endif
639 return xl;
640}
641#endif
642
31961cfe
LZ
643static inline int riscv_cpu_xlen(CPURISCVState *env)
644{
645 return 16 << env->xl;
646}
647
05e6ca5e
GR
648#ifdef TARGET_RISCV32
649#define riscv_cpu_sxl(env) ((void)(env), MXL_RV32)
650#else
651static inline RISCVMXL riscv_cpu_sxl(CPURISCVState *env)
652{
653#ifdef CONFIG_USER_ONLY
654 return env->misa_mxl;
655#else
656 return get_field(env->mstatus, MSTATUS64_SXL);
657#endif
658}
659#endif
660
2b7168fc 661/*
a689a82b
FC
662 * Encode LMUL to lmul as follows:
663 * LMUL vlmul lmul
664 * 1 000 0
665 * 2 001 1
666 * 4 010 2
667 * 8 011 3
668 * - 100 -
669 * 1/8 101 -3
670 * 1/4 110 -2
671 * 1/2 111 -1
672 *
673 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul)
674 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8
675 * => VLMAX = vlen >> (1 + 3 - (-3))
676 * = 256 >> 7
677 * = 2
2b7168fc
LZ
678 */
679static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype)
680{
a689a82b
FC
681 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW);
682 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3);
2b7168fc
LZ
683 return cpu->cfg.vlen >> (sew + 3 - lmul);
684}
685
53677acf
RH
686void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
687 target_ulong *cs_base, uint32_t *pflags);
dc5bd18f 688
40bfa5f6
LZ
689void riscv_cpu_update_mask(CPURISCVState *env);
690
533c91e8
AF
691RISCVException riscv_csrrw(CPURISCVState *env, int csrno,
692 target_ulong *ret_value,
693 target_ulong new_value, target_ulong write_mask);
694RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno,
695 target_ulong *ret_value,
696 target_ulong new_value,
697 target_ulong write_mask);
c7b95171 698
fb738839
MC
699static inline void riscv_csr_write(CPURISCVState *env, int csrno,
700 target_ulong val)
c7b95171
MC
701{
702 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
703}
704
fb738839 705static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
706{
707 target_ulong val = 0;
708 riscv_csrrw(env, csrno, &val, 0, 0);
709 return val;
710}
711
0e62f92e
AF
712typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env,
713 int csrno);
605def6e
AF
714typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
715 target_ulong *ret_value);
716typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
717 target_ulong new_value);
718typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
719 target_ulong *ret_value,
720 target_ulong new_value,
721 target_ulong write_mask);
c7b95171 722
961738ff
FP
723RISCVException riscv_csrrw_i128(CPURISCVState *env, int csrno,
724 Int128 *ret_value,
725 Int128 new_value, Int128 write_mask);
726
457c360f
FP
727typedef RISCVException (*riscv_csr_read128_fn)(CPURISCVState *env, int csrno,
728 Int128 *ret_value);
729typedef RISCVException (*riscv_csr_write128_fn)(CPURISCVState *env, int csrno,
730 Int128 new_value);
731
c7b95171 732typedef struct {
8ceac5dc 733 const char *name;
a88365c1 734 riscv_csr_predicate_fn predicate;
c7b95171
MC
735 riscv_csr_read_fn read;
736 riscv_csr_write_fn write;
737 riscv_csr_op_fn op;
457c360f
FP
738 riscv_csr_read128_fn read128;
739 riscv_csr_write128_fn write128;
a4b2fa43
AP
740 /* The default priv spec version should be PRIV_VERSION_1_10_0 (i.e 0) */
741 uint32_t min_priv_ver;
c7b95171
MC
742} riscv_csr_operations;
743
56118ee8
BM
744/* CSR function table constants */
745enum {
746 CSR_TABLE_SIZE = 0x1000
747};
748
749/* CSR function table */
6f03770d 750extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE];
56118ee8 751
c7b95171
MC
752void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
753void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 754
5371f5cd
JW
755void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
756
dc5bd18f 757#endif /* RISCV_CPU_H */