]> git.proxmox.com Git - mirror_qemu.git/blame - target/riscv/internals.h
target/riscv: add support for Zca extension
[mirror_qemu.git] / target / riscv / internals.h
CommitLineData
f476f177
LZ
1/*
2 * QEMU RISC-V CPU -- internal functions and types
3 *
4 * Copyright (c) 2020 T-Head Semiconductor Co., Ltd. All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2 or later, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef RISCV_CPU_INTERNALS_H
20#define RISCV_CPU_INTERNALS_H
21
22#include "hw/registerfields.h"
23
751538d5 24/* share data between vector helpers and decode code */
f9298de5
FC
25FIELD(VDATA, VM, 0, 1)
26FIELD(VDATA, LMUL, 1, 3)
f1eed927 27FIELD(VDATA, VTA, 4, 1)
5c19fc15 28FIELD(VDATA, VTA_ALL_1S, 5, 1)
355d5584
YTC
29FIELD(VDATA, VMA, 6, 1)
30FIELD(VDATA, NF, 7, 4)
31FIELD(VDATA, WD, 7, 1)
121ddbb3
LZ
32
33/* float point classify helpers */
34target_ulong fclass_h(uint64_t frs1);
35target_ulong fclass_s(uint64_t frs1);
36target_ulong fclass_d(uint64_t frs1);
9fc08be6 37
f7697f0e
YJ
38#ifndef CONFIG_USER_ONLY
39extern const VMStateDescription vmstate_riscv_cpu;
40#endif
41
986c895d
FC
42enum {
43 RISCV_FRM_RNE = 0, /* Round to Nearest, ties to Even */
44 RISCV_FRM_RTZ = 1, /* Round towards Zero */
45 RISCV_FRM_RDN = 2, /* Round Down */
46 RISCV_FRM_RUP = 3, /* Round Up */
47 RISCV_FRM_RMM = 4, /* Round to Nearest, ties to Max Magnitude */
48 RISCV_FRM_DYN = 7, /* Dynamic rounding mode */
75804f71 49 RISCV_FRM_ROD = 8, /* Round to Odd */
986c895d
FC
50};
51
e1a29bbd 52static inline uint64_t nanbox_s(CPURISCVState *env, float32 f)
9921e3d3 53{
e1a29bbd
WL
54 /* the value is sign-extended instead of NaN-boxing for zfinx */
55 if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
56 return (int32_t)f;
57 } else {
58 return f | MAKE_64BIT_MASK(32, 32);
59 }
9921e3d3
RH
60}
61
e1a29bbd 62static inline float32 check_nanbox_s(CPURISCVState *env, uint64_t f)
00e925c5 63{
e1a29bbd
WL
64 /* Disable NaN-boxing check when enable zfinx */
65 if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
66 return (uint32_t)f;
67 }
68
00e925c5
RH
69 uint64_t mask = MAKE_64BIT_MASK(32, 32);
70
71 if (likely((f & mask) == mask)) {
72 return (uint32_t)f;
73 } else {
74 return 0x7fc00000u; /* default qnan */
75 }
76}
77
a2464a4c 78static inline uint64_t nanbox_h(CPURISCVState *env, float16 f)
00c1899f 79{
a2464a4c
WL
80 /* the value is sign-extended instead of NaN-boxing for zfinx */
81 if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
82 return (int16_t)f;
83 } else {
84 return f | MAKE_64BIT_MASK(16, 48);
85 }
00c1899f
KC
86}
87
a2464a4c 88static inline float16 check_nanbox_h(CPURISCVState *env, uint64_t f)
00c1899f 89{
a2464a4c
WL
90 /* Disable nanbox check when enable zfinx */
91 if (RISCV_CPU(env_cpu(env))->cfg.ext_zfinx) {
92 return (uint16_t)f;
93 }
94
00c1899f
KC
95 uint64_t mask = MAKE_64BIT_MASK(16, 48);
96
97 if (likely((f & mask) == mask)) {
98 return (uint16_t)f;
99 } else {
100 return 0x7E00u; /* default qnan */
101 }
102}
103
f476f177 104#endif