]> git.proxmox.com Git - mirror_qemu.git/blame - target/s390x/cpu.h
s390x/tcg: fix checking for invalid memory check
[mirror_qemu.git] / target / s390x / cpu.h
CommitLineData
10ec5117
AG
1/*
2 * S/390 virtual CPU header
3 *
4 * Copyright (c) 2009 Ulrich Hecht
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
ccb084d3
CB
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
18 *
19 * You should have received a copy of the GNU (Lesser) General Public
70539e18 20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
10ec5117 21 */
07f5a258
MA
22
23#ifndef S390X_CPU_H
24#define S390X_CPU_H
45133b74 25
45133b74 26#include "qemu-common.h"
a4a02f99 27#include "cpu-qom.h"
ef2974cc 28#include "cpu_models.h"
10ec5117
AG
29
30#define TARGET_LONG_BITS 64
31
4ab23a91 32#define ELF_MACHINE_UNAME "S390X"
10ec5117 33
9349b4f9 34#define CPUArchState struct CPUS390XState
10ec5117 35
022c62cb 36#include "exec/cpu-defs.h"
bcec36ea
AG
37#define TARGET_PAGE_BITS 12
38
5b23fd03 39#define TARGET_PHYS_ADDR_SPACE_BITS 64
bcec36ea
AG
40#define TARGET_VIRT_ADDR_SPACE_BITS 64
41
022c62cb 42#include "exec/cpu-all.h"
10ec5117 43
6b4c305c 44#include "fpu/softfloat.h"
10ec5117 45
bcec36ea 46#define NB_MMU_MODES 3
a3fd5220 47#define TARGET_INSN_START_EXTRA_WORDS 1
10ec5117 48
bcec36ea
AG
49#define MMU_MODE0_SUFFIX _primary
50#define MMU_MODE1_SUFFIX _secondary
51#define MMU_MODE2_SUFFIX _home
52
1f65958d 53#define MMU_USER_IDX 0
bcec36ea
AG
54
55#define MAX_EXT_QUEUE 16
5d69c547
CH
56#define MAX_IO_QUEUE 16
57#define MAX_MCHK_QUEUE 16
58
59#define PSW_MCHK_MASK 0x0004000000000000
60#define PSW_IO_MASK 0x0200000000000000
bcec36ea
AG
61
62typedef struct PSW {
63 uint64_t mask;
64 uint64_t addr;
65} PSW;
66
67typedef struct ExtQueue {
68 uint32_t code;
69 uint32_t param;
70 uint32_t param64;
71} ExtQueue;
10ec5117 72
5d69c547
CH
73typedef struct IOIntQueue {
74 uint16_t id;
75 uint16_t nr;
76 uint32_t parm;
77 uint32_t word;
78} IOIntQueue;
79
80typedef struct MchkQueue {
81 uint16_t type;
82} MchkQueue;
83
ef2974cc 84struct CPUS390XState {
1ac5889f 85 uint64_t regs[16]; /* GP registers */
fcb79802
EF
86 /*
87 * The floating point registers are part of the vector registers.
88 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
89 */
90 CPU_DoubleU vregs[32][2]; /* vector registers */
1ac5889f 91 uint32_t aregs[16]; /* access registers */
cb4f4bc3 92 uint8_t riccb[64]; /* runtime instrumentation control */
62deb62d 93 uint64_t gscb[4]; /* guarded storage control */
cb4f4bc3
CB
94
95 /* Fields up to this point are not cleared by initial CPU reset */
96 struct {} start_initial_reset_fields;
10ec5117 97
1ac5889f
RH
98 uint32_t fpc; /* floating-point control register */
99 uint32_t cc_op;
10ec5117 100
10ec5117
AG
101 float_status fpu_status; /* passed to softfloat lib */
102
1ac5889f
RH
103 /* The low part of a 128-bit return, or remainder of a divide. */
104 uint64_t retxl;
105
bcec36ea 106 PSW psw;
10ec5117 107
bcec36ea
AG
108 uint64_t cc_src;
109 uint64_t cc_dst;
110 uint64_t cc_vr;
10ec5117 111
303c681a
RH
112 uint64_t ex_value;
113
10ec5117 114 uint64_t __excp_addr;
bcec36ea
AG
115 uint64_t psa;
116
117 uint32_t int_pgm_code;
d5a103cd 118 uint32_t int_pgm_ilen;
bcec36ea
AG
119
120 uint32_t int_svc_code;
d5a103cd 121 uint32_t int_svc_ilen;
bcec36ea 122
777c98c3
AJ
123 uint64_t per_address;
124 uint16_t per_perc_atmid;
125
bcec36ea
AG
126 uint64_t cregs[16]; /* control registers */
127
bcec36ea 128 ExtQueue ext_queue[MAX_EXT_QUEUE];
5d69c547
CH
129 IOIntQueue io_queue[MAX_IO_QUEUE][8];
130 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
bcec36ea 131
5d69c547 132 int pending_int;
4e836781 133 int ext_index;
5d69c547
CH
134 int io_index[8];
135 int mchk_index;
136
137 uint64_t ckc;
138 uint64_t cputm;
139 uint32_t todpr;
4e836781 140
819bd309
DD
141 uint64_t pfault_token;
142 uint64_t pfault_compare;
143 uint64_t pfault_select;
144
44b0c0bb
CB
145 uint64_t gbea;
146 uint64_t pp;
147
1f5c00cf
AB
148 /* Fields up to this point are cleared by a CPU reset */
149 struct {} end_reset_fields;
4e836781 150
1f5c00cf 151 CPU_COMMON
bcec36ea 152
ca5c1457 153 uint32_t core_id; /* PoP "CPU address", same as cpu_index */
076d4d39 154 uint64_t cpuid;
7f745b31 155
bcec36ea
AG
156 uint64_t tod_offset;
157 uint64_t tod_basetime;
158 QEMUTimer *tod_timer;
159
160 QEMUTimer *cpu_timer;
75973bfe
DH
161
162 /*
163 * The cpu state represents the logical state of a cpu. In contrast to other
164 * architectures, there is a difference between a halt and a stop on s390.
165 * If all cpus are either stopped (including check stop) or in the disabled
166 * wait state, the vm can be shut down.
167 */
168#define CPU_STATE_UNINITIALIZED 0x00
169#define CPU_STATE_STOPPED 0x01
170#define CPU_STATE_CHECK_STOP 0x02
171#define CPU_STATE_OPERATING 0x03
172#define CPU_STATE_LOAD 0x04
173 uint8_t cpu_state;
174
18ff9494
DH
175 /* currently processed sigp order */
176 uint8_t sigp_order;
177
ef2974cc 178};
10ec5117 179
c498d8e3
EF
180static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
181{
fcb79802 182 return &cs->vregs[nr][0];
c498d8e3
EF
183}
184
a4a02f99
PB
185/**
186 * S390CPU:
187 * @env: #CPUS390XState.
188 *
189 * An S/390 CPU.
190 */
191struct S390CPU {
192 /*< private >*/
193 CPUState parent_obj;
194 /*< public >*/
195
196 CPUS390XState env;
ad5afd07 197 S390CPUModel *model;
a4a02f99
PB
198 /* needed for live migration */
199 void *irqstate;
200 uint32_t irqstate_saved_size;
201};
202
203static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
204{
205 return container_of(env, S390CPU, env);
206}
207
208#define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
209
210#define ENV_OFFSET offsetof(S390CPU, env)
211
212#ifndef CONFIG_USER_ONLY
213extern const struct VMStateDescription vmstate_s390_cpu;
214#endif
215
7b18aad5
CH
216/* distinguish between 24 bit and 31 bit addressing */
217#define HIGH_ORDER_BIT 0x80000000
218
bcec36ea
AG
219/* Interrupt Codes */
220/* Program Interrupts */
221#define PGM_OPERATION 0x0001
222#define PGM_PRIVILEGED 0x0002
223#define PGM_EXECUTE 0x0003
224#define PGM_PROTECTION 0x0004
225#define PGM_ADDRESSING 0x0005
226#define PGM_SPECIFICATION 0x0006
227#define PGM_DATA 0x0007
228#define PGM_FIXPT_OVERFLOW 0x0008
229#define PGM_FIXPT_DIVIDE 0x0009
230#define PGM_DEC_OVERFLOW 0x000a
231#define PGM_DEC_DIVIDE 0x000b
232#define PGM_HFP_EXP_OVERFLOW 0x000c
233#define PGM_HFP_EXP_UNDERFLOW 0x000d
234#define PGM_HFP_SIGNIFICANCE 0x000e
235#define PGM_HFP_DIVIDE 0x000f
236#define PGM_SEGMENT_TRANS 0x0010
237#define PGM_PAGE_TRANS 0x0011
238#define PGM_TRANS_SPEC 0x0012
239#define PGM_SPECIAL_OP 0x0013
240#define PGM_OPERAND 0x0015
241#define PGM_TRACE_TABLE 0x0016
242#define PGM_SPACE_SWITCH 0x001c
243#define PGM_HFP_SQRT 0x001d
244#define PGM_PC_TRANS_SPEC 0x001f
245#define PGM_AFX_TRANS 0x0020
246#define PGM_ASX_TRANS 0x0021
247#define PGM_LX_TRANS 0x0022
248#define PGM_EX_TRANS 0x0023
249#define PGM_PRIM_AUTH 0x0024
250#define PGM_SEC_AUTH 0x0025
251#define PGM_ALET_SPEC 0x0028
252#define PGM_ALEN_SPEC 0x0029
253#define PGM_ALE_SEQ 0x002a
254#define PGM_ASTE_VALID 0x002b
255#define PGM_ASTE_SEQ 0x002c
256#define PGM_EXT_AUTH 0x002d
257#define PGM_STACK_FULL 0x0030
258#define PGM_STACK_EMPTY 0x0031
259#define PGM_STACK_SPEC 0x0032
260#define PGM_STACK_TYPE 0x0033
261#define PGM_STACK_OP 0x0034
262#define PGM_ASCE_TYPE 0x0038
263#define PGM_REG_FIRST_TRANS 0x0039
264#define PGM_REG_SEC_TRANS 0x003a
265#define PGM_REG_THIRD_TRANS 0x003b
266#define PGM_MONITOR 0x0040
267#define PGM_PER 0x0080
268#define PGM_CRYPTO 0x0119
269
270/* External Interrupts */
271#define EXT_INTERRUPT_KEY 0x0040
272#define EXT_CLOCK_COMP 0x1004
273#define EXT_CPU_TIMER 0x1005
274#define EXT_MALFUNCTION 0x1200
275#define EXT_EMERGENCY 0x1201
276#define EXT_EXTERNAL_CALL 0x1202
277#define EXT_ETR 0x1406
278#define EXT_SERVICE 0x2401
279#define EXT_VIRTIO 0x2603
280
281/* PSW defines */
282#undef PSW_MASK_PER
283#undef PSW_MASK_DAT
284#undef PSW_MASK_IO
285#undef PSW_MASK_EXT
286#undef PSW_MASK_KEY
287#undef PSW_SHIFT_KEY
288#undef PSW_MASK_MCHECK
289#undef PSW_MASK_WAIT
290#undef PSW_MASK_PSTATE
291#undef PSW_MASK_ASC
3e7e5e0b 292#undef PSW_SHIFT_ASC
bcec36ea
AG
293#undef PSW_MASK_CC
294#undef PSW_MASK_PM
6b257354 295#undef PSW_SHIFT_MASK_PM
bcec36ea 296#undef PSW_MASK_64
29c6157c
CB
297#undef PSW_MASK_32
298#undef PSW_MASK_ESA_ADDR
bcec36ea
AG
299
300#define PSW_MASK_PER 0x4000000000000000ULL
301#define PSW_MASK_DAT 0x0400000000000000ULL
302#define PSW_MASK_IO 0x0200000000000000ULL
303#define PSW_MASK_EXT 0x0100000000000000ULL
304#define PSW_MASK_KEY 0x00F0000000000000ULL
c8bd9537 305#define PSW_SHIFT_KEY 52
bcec36ea
AG
306#define PSW_MASK_MCHECK 0x0004000000000000ULL
307#define PSW_MASK_WAIT 0x0002000000000000ULL
308#define PSW_MASK_PSTATE 0x0001000000000000ULL
309#define PSW_MASK_ASC 0x0000C00000000000ULL
3e7e5e0b 310#define PSW_SHIFT_ASC 46
bcec36ea
AG
311#define PSW_MASK_CC 0x0000300000000000ULL
312#define PSW_MASK_PM 0x00000F0000000000ULL
6b257354 313#define PSW_SHIFT_MASK_PM 40
bcec36ea
AG
314#define PSW_MASK_64 0x0000000100000000ULL
315#define PSW_MASK_32 0x0000000080000000ULL
29c6157c 316#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
bcec36ea
AG
317
318#undef PSW_ASC_PRIMARY
319#undef PSW_ASC_ACCREG
320#undef PSW_ASC_SECONDARY
321#undef PSW_ASC_HOME
322
323#define PSW_ASC_PRIMARY 0x0000000000000000ULL
324#define PSW_ASC_ACCREG 0x0000400000000000ULL
325#define PSW_ASC_SECONDARY 0x0000800000000000ULL
326#define PSW_ASC_HOME 0x0000C00000000000ULL
327
3e7e5e0b
DH
328/* the address space values shifted */
329#define AS_PRIMARY 0
330#define AS_ACCREG 1
331#define AS_SECONDARY 2
332#define AS_HOME 3
333
bcec36ea
AG
334/* tb flags */
335
159fed45
RH
336#define FLAG_MASK_PSW_SHIFT 31
337#define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT)
338#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
339#define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT)
340#define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT)
341#define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT)
342#define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \
343 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
bcec36ea 344
c4400206 345/* Control register 0 bits */
c3edd628 346#define CR0_LOWPROT 0x0000000010000000ULL
3e7e5e0b 347#define CR0_SECONDARY 0x0000000004000000ULL
c4400206
TH
348#define CR0_EDAT 0x0000000000800000ULL
349
4decd76d
AJ
350/* MMU */
351#define MMU_PRIMARY_IDX 0
352#define MMU_SECONDARY_IDX 1
353#define MMU_HOME_IDX 2
354
3e7e5e0b 355static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
10c339a0 356{
1f65958d
AJ
357 switch (env->psw.mask & PSW_MASK_ASC) {
358 case PSW_ASC_PRIMARY:
4decd76d 359 return MMU_PRIMARY_IDX;
1f65958d 360 case PSW_ASC_SECONDARY:
4decd76d 361 return MMU_SECONDARY_IDX;
1f65958d 362 case PSW_ASC_HOME:
4decd76d 363 return MMU_HOME_IDX;
1f65958d
AJ
364 case PSW_ASC_ACCREG:
365 /* Fallthrough: access register mode is not yet supported */
366 default:
367 abort();
bcec36ea 368 }
10c339a0
AG
369}
370
a4e3ad19 371static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
89fee74a 372 target_ulong *cs_base, uint32_t *flags)
bcec36ea
AG
373{
374 *pc = env->psw.addr;
303c681a 375 *cs_base = env->ex_value;
159fed45 376 *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
bcec36ea
AG
377}
378
fb01bf4c
AJ
379/* PER bits from control register 9 */
380#define PER_CR9_EVENT_BRANCH 0x80000000
381#define PER_CR9_EVENT_IFETCH 0x40000000
382#define PER_CR9_EVENT_STORE 0x20000000
383#define PER_CR9_EVENT_STORE_REAL 0x08000000
384#define PER_CR9_EVENT_NULLIFICATION 0x01000000
385#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
386#define PER_CR9_CONTROL_ALTERATION 0x00200000
387
388/* PER bits from the PER CODE/ATMID/AI in lowcore */
389#define PER_CODE_EVENT_BRANCH 0x8000
390#define PER_CODE_EVENT_IFETCH 0x4000
391#define PER_CODE_EVENT_STORE 0x2000
392#define PER_CODE_EVENT_STORE_REAL 0x0800
393#define PER_CODE_EVENT_NULLIFICATION 0x0100
394
bcec36ea
AG
395#define EXCP_EXT 1 /* external interrupt */
396#define EXCP_SVC 2 /* supervisor call (syscall) */
397#define EXCP_PGM 3 /* program interruption */
5d69c547
CH
398#define EXCP_IO 7 /* I/O interrupt */
399#define EXCP_MCHK 8 /* machine check */
bcec36ea 400
bcec36ea
AG
401#define INTERRUPT_EXT (1 << 0)
402#define INTERRUPT_TOD (1 << 1)
403#define INTERRUPT_CPUTIMER (1 << 2)
5d69c547
CH
404#define INTERRUPT_IO (1 << 3)
405#define INTERRUPT_MCHK (1 << 4)
10c339a0
AG
406
407/* Program Status Word. */
408#define S390_PSWM_REGNUM 0
409#define S390_PSWA_REGNUM 1
410/* General Purpose Registers. */
411#define S390_R0_REGNUM 2
412#define S390_R1_REGNUM 3
413#define S390_R2_REGNUM 4
414#define S390_R3_REGNUM 5
415#define S390_R4_REGNUM 6
416#define S390_R5_REGNUM 7
417#define S390_R6_REGNUM 8
418#define S390_R7_REGNUM 9
419#define S390_R8_REGNUM 10
420#define S390_R9_REGNUM 11
421#define S390_R10_REGNUM 12
422#define S390_R11_REGNUM 13
423#define S390_R12_REGNUM 14
424#define S390_R13_REGNUM 15
425#define S390_R14_REGNUM 16
426#define S390_R15_REGNUM 17
73d510c9
DH
427/* Total Core Registers. */
428#define S390_NUM_CORE_REGS 18
10c339a0 429
3d0a615f
TH
430static inline void setcc(S390CPU *cpu, uint64_t cc)
431{
432 CPUS390XState *env = &cpu->env;
433
434 env->psw.mask &= ~(3ull << 44);
435 env->psw.mask |= (cc & 3) << 44;
06e3c077 436 env->cc_op = cc;
3d0a615f
TH
437}
438
bcec36ea
AG
439/* STSI */
440#define STSI_LEVEL_MASK 0x00000000f0000000ULL
441#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
442#define STSI_LEVEL_1 0x0000000010000000ULL
443#define STSI_LEVEL_2 0x0000000020000000ULL
444#define STSI_LEVEL_3 0x0000000030000000ULL
445#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
446#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
447#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
448#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
449
450/* Basic Machine Configuration */
451struct sysib_111 {
452 uint32_t res1[8];
453 uint8_t manuf[16];
454 uint8_t type[4];
455 uint8_t res2[12];
456 uint8_t model[16];
457 uint8_t sequence[16];
458 uint8_t plant[4];
459 uint8_t res3[156];
460};
461
462/* Basic Machine CPU */
463struct sysib_121 {
464 uint32_t res1[80];
465 uint8_t sequence[16];
466 uint8_t plant[4];
467 uint8_t res2[2];
468 uint16_t cpu_addr;
469 uint8_t res3[152];
470};
471
472/* Basic Machine CPUs */
473struct sysib_122 {
474 uint8_t res1[32];
475 uint32_t capability;
476 uint16_t total_cpus;
477 uint16_t active_cpus;
478 uint16_t standby_cpus;
479 uint16_t reserved_cpus;
480 uint16_t adjustments[2026];
481};
482
483/* LPAR CPU */
484struct sysib_221 {
485 uint32_t res1[80];
486 uint8_t sequence[16];
487 uint8_t plant[4];
488 uint16_t cpu_id;
489 uint16_t cpu_addr;
490 uint8_t res3[152];
491};
492
493/* LPAR CPUs */
494struct sysib_222 {
495 uint32_t res1[32];
496 uint16_t lpar_num;
497 uint8_t res2;
498 uint8_t lcpuc;
499 uint16_t total_cpus;
500 uint16_t conf_cpus;
501 uint16_t standby_cpus;
502 uint16_t reserved_cpus;
503 uint8_t name[8];
504 uint32_t caf;
505 uint8_t res3[16];
506 uint16_t dedicated_cpus;
507 uint16_t shared_cpus;
508 uint8_t res4[180];
509};
510
511/* VM CPUs */
512struct sysib_322 {
513 uint8_t res1[31];
514 uint8_t count;
515 struct {
516 uint8_t res2[4];
517 uint16_t total_cpus;
518 uint16_t conf_cpus;
519 uint16_t standby_cpus;
520 uint16_t reserved_cpus;
521 uint8_t name[8];
522 uint32_t caf;
523 uint8_t cpi[16];
f07177a5
ET
524 uint8_t res5[3];
525 uint8_t ext_name_encoding;
526 uint32_t res3;
527 uint8_t uuid[16];
bcec36ea 528 } vm[8];
f07177a5
ET
529 uint8_t res4[1504];
530 uint8_t ext_names[8][256];
bcec36ea
AG
531};
532
533/* MMU defines */
534#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
535#define _ASCE_SUBSPACE 0x200 /* subspace group control */
536#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
537#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
538#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
539#define _ASCE_REAL_SPACE 0x20 /* real space control */
540#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
541#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
542#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
543#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
544#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
545#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
546
547#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
43d49b01 548#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
5d180439 549#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
bcec36ea
AG
550#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
551#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
552#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
553#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
554#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
555#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
556
557#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
c4400206 558#define _SEGMENT_ENTRY_FC 0x400 /* format control */
bcec36ea
AG
559#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
560#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
561
8a4719f5
AJ
562#define VADDR_PX 0xff000 /* page index bits */
563
bcec36ea
AG
564#define _PAGE_RO 0x200 /* HW read-only bit */
565#define _PAGE_INVALID 0x400 /* HW invalid bit */
b4ecbf80 566#define _PAGE_RES0 0x800 /* bit must be zero */
bcec36ea 567
b9959138
AG
568#define SK_C (0x1 << 1)
569#define SK_R (0x1 << 2)
570#define SK_F (0x1 << 3)
571#define SK_ACC_MASK (0xf << 4)
bcec36ea 572
5172b780 573/* SIGP order codes */
bcec36ea
AG
574#define SIGP_SENSE 0x01
575#define SIGP_EXTERNAL_CALL 0x02
576#define SIGP_EMERGENCY 0x03
577#define SIGP_START 0x04
578#define SIGP_STOP 0x05
579#define SIGP_RESTART 0x06
580#define SIGP_STOP_STORE_STATUS 0x09
581#define SIGP_INITIAL_CPU_RESET 0x0b
582#define SIGP_CPU_RESET 0x0c
583#define SIGP_SET_PREFIX 0x0d
584#define SIGP_STORE_STATUS_ADDR 0x0e
585#define SIGP_SET_ARCH 0x12
abec5356 586#define SIGP_STORE_ADTL_STATUS 0x17
bcec36ea 587
5172b780
DH
588/* SIGP condition codes */
589#define SIGP_CC_ORDER_CODE_ACCEPTED 0
590#define SIGP_CC_STATUS_STORED 1
591#define SIGP_CC_BUSY 2
592#define SIGP_CC_NOT_OPERATIONAL 3
593
594/* SIGP status bits */
bcec36ea
AG
595#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
596#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
597#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
598#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
599#define SIGP_STAT_STOPPED 0x00000040UL
600#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
601#define SIGP_STAT_CHECK_STOP 0x00000010UL
602#define SIGP_STAT_INOPERATIVE 0x00000004UL
603#define SIGP_STAT_INVALID_ORDER 0x00000002UL
604#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
605
18ff9494
DH
606/* SIGP SET ARCHITECTURE modes */
607#define SIGP_MODE_ESA_S390 0
608#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
609#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
610
a7c1fadf
AJ
611/* SIGP order code mask corresponding to bit positions 56-63 */
612#define SIGP_ORDER_MASK 0x000000ff
613
b6fe0124
MR
614/* from s390-virtio-ccw */
615#define MEM_SECTION_SIZE 0x10000000UL
1def6656 616#define MAX_AVAIL_SLOTS 32
b6fe0124 617
b080364a
CH
618/* machine check interruption code */
619
620/* subclasses */
621#define MCIC_SC_SD 0x8000000000000000ULL
622#define MCIC_SC_PD 0x4000000000000000ULL
623#define MCIC_SC_SR 0x2000000000000000ULL
624#define MCIC_SC_CD 0x0800000000000000ULL
625#define MCIC_SC_ED 0x0400000000000000ULL
626#define MCIC_SC_DG 0x0100000000000000ULL
627#define MCIC_SC_W 0x0080000000000000ULL
628#define MCIC_SC_CP 0x0040000000000000ULL
629#define MCIC_SC_SP 0x0020000000000000ULL
630#define MCIC_SC_CK 0x0010000000000000ULL
631
632/* subclass modifiers */
633#define MCIC_SCM_B 0x0002000000000000ULL
634#define MCIC_SCM_DA 0x0000000020000000ULL
635#define MCIC_SCM_AP 0x0000000000080000ULL
636
637/* storage errors */
638#define MCIC_SE_SE 0x0000800000000000ULL
639#define MCIC_SE_SC 0x0000400000000000ULL
640#define MCIC_SE_KE 0x0000200000000000ULL
641#define MCIC_SE_DS 0x0000100000000000ULL
642#define MCIC_SE_IE 0x0000000080000000ULL
643
644/* validity bits */
645#define MCIC_VB_WP 0x0000080000000000ULL
646#define MCIC_VB_MS 0x0000040000000000ULL
647#define MCIC_VB_PM 0x0000020000000000ULL
648#define MCIC_VB_IA 0x0000010000000000ULL
649#define MCIC_VB_FA 0x0000008000000000ULL
650#define MCIC_VB_VR 0x0000004000000000ULL
651#define MCIC_VB_EC 0x0000002000000000ULL
652#define MCIC_VB_FP 0x0000001000000000ULL
653#define MCIC_VB_GR 0x0000000800000000ULL
654#define MCIC_VB_CR 0x0000000400000000ULL
655#define MCIC_VB_ST 0x0000000100000000ULL
656#define MCIC_VB_AR 0x0000000040000000ULL
62deb62d 657#define MCIC_VB_GS 0x0000000008000000ULL
b080364a
CH
658#define MCIC_VB_PR 0x0000000000200000ULL
659#define MCIC_VB_FC 0x0000000000100000ULL
660#define MCIC_VB_CT 0x0000000000020000ULL
661#define MCIC_VB_CC 0x0000000000010000ULL
662
c862bddb
DH
663
664/* cpu.c */
665int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low);
666int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low);
667void s390_crypto_reset(void);
668bool s390_get_squash_mcss(void);
669int s390_get_memslot_count(void);
670int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
671void s390_cmma_reset(void);
672int s390_cpu_restart(S390CPU *cpu);
673void s390_enable_css_support(S390CPU *cpu);
674int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
675 int vq, bool assign);
676#ifndef CONFIG_USER_ONLY
677unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
678#else
679static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
680{
681 return 0;
682}
683#endif /* CONFIG_USER_ONLY */
684
685
686/* cpu_models.c */
687void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
688#define cpu_list s390_cpu_list
c862bddb
DH
689
690/* helper.c */
6ad76dfd 691#define cpu_init(cpu_model) cpu_generic_init(TYPE_S390_CPU, cpu_model)
524d18d8 692S390CPU *s390x_new_cpu(const char *typename, uint32_t core_id, Error **errp);
b6805e12
IM
693
694#define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
695#define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
696
c862bddb
DH
697/* you can call this signal handler from your SIGBUS and SIGSEGV
698 signal handlers to inform the virtual CPU of exceptions. non zero
699 is returned if the signal was handled by the virtual CPU. */
700int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc);
701#define cpu_signal_handler cpu_s390x_signal_handler
702
703
704/* interrupt.c */
705void s390_crw_mchk(void);
706void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
707 uint32_t io_int_parm, uint32_t io_int_word);
708/* automatically detect the instruction length */
709#define ILEN_AUTO 0xff
710void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
711/* service interrupts are floating therefore we must not pass an cpustate */
712void s390_sclp_extint(uint32_t parm);
713
714
715/* mmu_helper.c */
716int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
717 int len, bool is_write);
718#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
719 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
720#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
721 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
722#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
723 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
724
725
726/* outside of target/s390x/ */
727S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
c862bddb 728
10ec5117 729#endif