]> git.proxmox.com Git - mirror_qemu.git/blame - target/sh4/cpu.c
cpu: Introduce cpu_set_cpustate_pointers
[mirror_qemu.git] / target / sh4 / cpu.c
CommitLineData
339894be
AF
1/*
2 * QEMU SuperH CPU
3 *
c4bb0f99 4 * Copyright (c) 2005 Samuel Tardieu
339894be
AF
5 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2.1 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see
19 * <http://www.gnu.org/licenses/lgpl-2.1.html>
20 */
21
9d4c9946 22#include "qemu/osdep.h"
da34e65c 23#include "qapi/error.h"
0442428a 24#include "qemu/qemu-print.h"
339894be
AF
25#include "cpu.h"
26#include "qemu-common.h"
1e45d31b 27#include "migration/vmstate.h"
63c91552 28#include "exec/exec-all.h"
24f91e81 29#include "fpu/softfloat.h"
339894be
AF
30
31
f45748f1
AF
32static void superh_cpu_set_pc(CPUState *cs, vaddr value)
33{
34 SuperHCPU *cpu = SUPERH_CPU(cs);
35
36 cpu->env.pc = value;
37}
38
bdf7ae5b
AF
39static void superh_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
40{
41 SuperHCPU *cpu = SUPERH_CPU(cs);
42
43 cpu->env.pc = tb->pc;
ca69176d 44 cpu->env.flags = tb->flags & TB_FLAG_ENVFLAGS_MASK;
bdf7ae5b
AF
45}
46
8c2e1b00
AF
47static bool superh_cpu_has_work(CPUState *cs)
48{
49 return cs->interrupt_request & CPU_INTERRUPT_HARD;
50}
51
339894be
AF
52/* CPUClass::reset() */
53static void superh_cpu_reset(CPUState *s)
54{
55 SuperHCPU *cpu = SUPERH_CPU(s);
56 SuperHCPUClass *scc = SUPERH_CPU_GET_CLASS(cpu);
57 CPUSH4State *env = &cpu->env;
58
59 scc->parent_reset(s);
60
1f5c00cf 61 memset(env, 0, offsetof(CPUSH4State, end_reset_fields));
c4bb0f99
AF
62
63 env->pc = 0xA0000000;
64#if defined(CONFIG_USER_ONLY)
65 env->fpscr = FPSCR_PR; /* value for userspace according to the kernel */
66 set_float_rounding_mode(float_round_nearest_even, &env->fp_status); /* ?! */
67#else
5ed9a259
AJ
68 env->sr = (1u << SR_MD) | (1u << SR_RB) | (1u << SR_BL) |
69 (1u << SR_I3) | (1u << SR_I2) | (1u << SR_I1) | (1u << SR_I0);
c4bb0f99
AF
70 env->fpscr = FPSCR_DN | FPSCR_RM_ZERO; /* CPU reset value according to SH4 manual */
71 set_float_rounding_mode(float_round_to_zero, &env->fp_status);
72 set_flush_to_zero(1, &env->fp_status);
73#endif
74 set_default_nan_mode(1, &env->fp_status);
339894be
AF
75}
76
d49dd523
PC
77static void superh_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
78{
79 info->mach = bfd_mach_sh4;
80 info->print_insn = print_insn_sh;
81}
82
c1b382e7
AF
83static void superh_cpu_list_entry(gpointer data, gpointer user_data)
84{
633cd135
IM
85 const char *typename = object_class_get_name(OBJECT_CLASS(data));
86 int len = strlen(typename) - strlen(SUPERH_CPU_TYPE_SUFFIX);
c1b382e7 87
0442428a 88 qemu_printf("%.*s\n", len, typename);
c1b382e7
AF
89}
90
0442428a 91void sh4_cpu_list(void)
c1b382e7 92{
c1b382e7
AF
93 GSList *list;
94
47c66009 95 list = object_class_get_list_sorted(TYPE_SUPERH_CPU, false);
0442428a 96 g_slist_foreach(list, superh_cpu_list_entry, NULL);
c1b382e7
AF
97 g_slist_free(list);
98}
99
c1b382e7
AF
100static ObjectClass *superh_cpu_class_by_name(const char *cpu_model)
101{
102 ObjectClass *oc;
d5ebe625 103 char *s, *typename = NULL;
c1b382e7 104
d5ebe625
IM
105 s = g_ascii_strdown(cpu_model, -1);
106 if (strcmp(s, "any") == 0) {
107 oc = object_class_by_name(TYPE_SH7750R_CPU);
108 goto out;
c1b382e7
AF
109 }
110
d5ebe625
IM
111 typename = g_strdup_printf(SUPERH_CPU_TYPE_NAME("%s"), s);
112 oc = object_class_by_name(typename);
113 if (oc != NULL && object_class_is_abstract(oc)) {
114 oc = NULL;
c1b382e7
AF
115 }
116
d5ebe625
IM
117out:
118 g_free(s);
119 g_free(typename);
c1b382e7
AF
120 return oc;
121}
122
c1b382e7
AF
123static void sh7750r_cpu_initfn(Object *obj)
124{
125 SuperHCPU *cpu = SUPERH_CPU(obj);
126 CPUSH4State *env = &cpu->env;
127
128 env->id = SH_CPU_SH7750R;
c1b382e7
AF
129 env->features = SH_FEATURE_BCR3_AND_BCR4;
130}
131
132static void sh7750r_class_init(ObjectClass *oc, void *data)
133{
134 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
135
b350ab75
AF
136 scc->pvr = 0x00050000;
137 scc->prr = 0x00000100;
138 scc->cvr = 0x00110000;
c1b382e7
AF
139}
140
c1b382e7
AF
141static void sh7751r_cpu_initfn(Object *obj)
142{
143 SuperHCPU *cpu = SUPERH_CPU(obj);
144 CPUSH4State *env = &cpu->env;
145
146 env->id = SH_CPU_SH7751R;
c1b382e7
AF
147 env->features = SH_FEATURE_BCR3_AND_BCR4;
148}
149
150static void sh7751r_class_init(ObjectClass *oc, void *data)
151{
152 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
153
b350ab75
AF
154 scc->pvr = 0x04050005;
155 scc->prr = 0x00000113;
156 scc->cvr = 0x00110000; /* Neutered caches, should be 0x20480000 */
c1b382e7
AF
157}
158
c1b382e7
AF
159static void sh7785_cpu_initfn(Object *obj)
160{
161 SuperHCPU *cpu = SUPERH_CPU(obj);
162 CPUSH4State *env = &cpu->env;
163
164 env->id = SH_CPU_SH7785;
c1b382e7
AF
165 env->features = SH_FEATURE_SH4A;
166}
167
168static void sh7785_class_init(ObjectClass *oc, void *data)
169{
170 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
171
b350ab75
AF
172 scc->pvr = 0x10300700;
173 scc->prr = 0x00000200;
174 scc->cvr = 0x71440211;
c1b382e7
AF
175}
176
55acb588
AF
177static void superh_cpu_realizefn(DeviceState *dev, Error **errp)
178{
14a10fc3 179 CPUState *cs = CPU(dev);
55acb588 180 SuperHCPUClass *scc = SUPERH_CPU_GET_CLASS(dev);
ce5b1bbf
LV
181 Error *local_err = NULL;
182
183 cpu_exec_realizefn(cs, &local_err);
184 if (local_err != NULL) {
185 error_propagate(errp, local_err);
186 return;
187 }
55acb588 188
14a10fc3
AF
189 cpu_reset(cs);
190 qemu_init_vcpu(cs);
55acb588
AF
191
192 scc->parent_realize(dev, errp);
193}
194
2b4b4906
AF
195static void superh_cpu_initfn(Object *obj)
196{
197 SuperHCPU *cpu = SUPERH_CPU(obj);
198 CPUSH4State *env = &cpu->env;
199
7506ed90 200 cpu_set_cpustate_pointers(cpu);
2b4b4906
AF
201
202 env->movcal_backup_tail = &(env->movcal_backup);
203}
204
1e45d31b
AF
205static const VMStateDescription vmstate_sh_cpu = {
206 .name = "cpu",
207 .unmigratable = 1,
208};
209
339894be
AF
210static void superh_cpu_class_init(ObjectClass *oc, void *data)
211{
1e45d31b 212 DeviceClass *dc = DEVICE_CLASS(oc);
339894be
AF
213 CPUClass *cc = CPU_CLASS(oc);
214 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
215
bf853881
PMD
216 device_class_set_parent_realize(dc, superh_cpu_realizefn,
217 &scc->parent_realize);
55acb588 218
339894be
AF
219 scc->parent_reset = cc->reset;
220 cc->reset = superh_cpu_reset;
1e45d31b 221
c1b382e7 222 cc->class_by_name = superh_cpu_class_by_name;
8c2e1b00 223 cc->has_work = superh_cpu_has_work;
97a8ea5a 224 cc->do_interrupt = superh_cpu_do_interrupt;
f47ede19 225 cc->cpu_exec_interrupt = superh_cpu_exec_interrupt;
878096ee 226 cc->dump_state = superh_cpu_dump_state;
f45748f1 227 cc->set_pc = superh_cpu_set_pc;
bdf7ae5b 228 cc->synchronize_from_tb = superh_cpu_synchronize_from_tb;
5b50e790
AF
229 cc->gdb_read_register = superh_cpu_gdb_read_register;
230 cc->gdb_write_register = superh_cpu_gdb_write_register;
f98bce2b
RH
231 cc->tlb_fill = superh_cpu_tlb_fill;
232#ifndef CONFIG_USER_ONLY
34257c21 233 cc->do_unaligned_access = superh_cpu_do_unaligned_access;
00b941e5
AF
234 cc->get_phys_page_debug = superh_cpu_get_phys_page_debug;
235#endif
d49dd523 236 cc->disas_set_info = superh_cpu_disas_set_info;
55c3ceef 237 cc->tcg_initialize = sh4_translate_init;
d49dd523 238
a0e372f0 239 cc->gdb_num_core_regs = 59;
4c315c27 240
d49dd523 241 dc->vmsd = &vmstate_sh_cpu;
339894be
AF
242}
243
974e58d2
IM
244#define DEFINE_SUPERH_CPU_TYPE(type_name, cinit, initfn) \
245 { \
246 .name = type_name, \
247 .parent = TYPE_SUPERH_CPU, \
248 .class_init = cinit, \
249 .instance_init = initfn, \
250 }
251static const TypeInfo superh_cpu_type_infos[] = {
252 {
253 .name = TYPE_SUPERH_CPU,
254 .parent = TYPE_CPU,
255 .instance_size = sizeof(SuperHCPU),
256 .instance_init = superh_cpu_initfn,
257 .abstract = true,
258 .class_size = sizeof(SuperHCPUClass),
259 .class_init = superh_cpu_class_init,
260 },
261 DEFINE_SUPERH_CPU_TYPE(TYPE_SH7750R_CPU, sh7750r_class_init,
262 sh7750r_cpu_initfn),
263 DEFINE_SUPERH_CPU_TYPE(TYPE_SH7751R_CPU, sh7751r_class_init,
264 sh7751r_cpu_initfn),
265 DEFINE_SUPERH_CPU_TYPE(TYPE_SH7785_CPU, sh7785_class_init,
266 sh7785_cpu_initfn),
339894be 267
974e58d2 268};
339894be 269
974e58d2 270DEFINE_TYPES(superh_cpu_type_infos)