]> git.proxmox.com Git - mirror_qemu.git/blame - target/sparc/cpu.h
target/mips: Raise a RI when given fs is n/a from CTC1
[mirror_qemu.git] / target / sparc / cpu.h
CommitLineData
07f5a258
MA
1#ifndef SPARC_CPU_H
2#define SPARC_CPU_H
7a3f1944 3
047b39e4 4#include "qemu-common.h"
1de7afc9 5#include "qemu/bswap.h"
d61d1b20 6#include "cpu-qom.h"
af7bf89b 7
d94f0a8e
PB
8#define ALIGNED_ONLY
9
af7bf89b 10#if !defined(TARGET_SPARC64)
3cf1e035 11#define TARGET_LONG_BITS 32
30038fd8 12#define TARGET_DPREGS 16
83469015 13#define TARGET_PAGE_BITS 12 /* 4k */
058ed88c
RH
14#define TARGET_PHYS_ADDR_SPACE_BITS 36
15#define TARGET_VIRT_ADDR_SPACE_BITS 32
16#else
17#define TARGET_LONG_BITS 64
30038fd8 18#define TARGET_DPREGS 32
058ed88c 19#define TARGET_PAGE_BITS 13 /* 8k */
52705890
RH
20#define TARGET_PHYS_ADDR_SPACE_BITS 41
21# ifdef TARGET_ABI32
22# define TARGET_VIRT_ADDR_SPACE_BITS 32
23# else
24# define TARGET_VIRT_ADDR_SPACE_BITS 44
25# endif
af7bf89b 26#endif
3cf1e035 27
9349b4f9 28#define CPUArchState struct CPUSPARCState
c2764719 29
022c62cb 30#include "exec/cpu-defs.h"
7a3f1944
FB
31
32/*#define EXCP_INTERRUPT 0x100*/
33
cf495bcf 34/* trap definitions */
3475187d 35#ifndef TARGET_SPARC64
878d3096 36#define TT_TFAULT 0x01
cf495bcf 37#define TT_ILL_INSN 0x02
e8af50a3 38#define TT_PRIV_INSN 0x03
e80cfcfc 39#define TT_NFPU_INSN 0x04
cf495bcf 40#define TT_WIN_OVF 0x05
5fafdf24 41#define TT_WIN_UNF 0x06
d2889a3e 42#define TT_UNALIGNED 0x07
e8af50a3 43#define TT_FP_EXCP 0x08
878d3096 44#define TT_DFAULT 0x09
e32f879d 45#define TT_TOVF 0x0a
878d3096 46#define TT_EXTINT 0x10
1b2e93c1 47#define TT_CODE_ACCESS 0x21
64a88d5d 48#define TT_UNIMP_FLUSH 0x25
b4f0a316 49#define TT_DATA_ACCESS 0x29
cf495bcf 50#define TT_DIV_ZERO 0x2a
fcc72045 51#define TT_NCP_INSN 0x24
cf495bcf 52#define TT_TRAP 0x80
3475187d 53#else
8194f35a 54#define TT_POWER_ON_RESET 0x01
3475187d 55#define TT_TFAULT 0x08
1b2e93c1 56#define TT_CODE_ACCESS 0x0a
3475187d 57#define TT_ILL_INSN 0x10
64a88d5d 58#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
59#define TT_PRIV_INSN 0x11
60#define TT_NFPU_INSN 0x20
61#define TT_FP_EXCP 0x21
e32f879d 62#define TT_TOVF 0x23
3475187d
FB
63#define TT_CLRWIN 0x24
64#define TT_DIV_ZERO 0x28
65#define TT_DFAULT 0x30
b4f0a316 66#define TT_DATA_ACCESS 0x32
d2889a3e 67#define TT_UNALIGNED 0x34
83469015 68#define TT_PRIV_ACT 0x37
1ceca928
AT
69#define TT_INSN_REAL_TRANSLATION_MISS 0x3e
70#define TT_DATA_REAL_TRANSLATION_MISS 0x3f
3475187d 71#define TT_EXTINT 0x40
74b9decc 72#define TT_IVEC 0x60
e19e4efe
BS
73#define TT_TMISS 0x64
74#define TT_DMISS 0x68
74b9decc 75#define TT_DPROT 0x6c
3475187d
FB
76#define TT_SPILL 0x80
77#define TT_FILL 0xc0
88c8e03f 78#define TT_WOTHER (1 << 5)
3475187d 79#define TT_TRAP 0x100
6e040755 80#define TT_HTRAP 0x180
3475187d 81#endif
7a3f1944 82
4b8b8b76
BS
83#define PSR_NEG_SHIFT 23
84#define PSR_NEG (1 << PSR_NEG_SHIFT)
85#define PSR_ZERO_SHIFT 22
86#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
87#define PSR_OVF_SHIFT 21
88#define PSR_OVF (1 << PSR_OVF_SHIFT)
89#define PSR_CARRY_SHIFT 20
90#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 91#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 92#if !defined(TARGET_SPARC64)
e80cfcfc
FB
93#define PSR_EF (1<<12)
94#define PSR_PIL 0xf00
e8af50a3
FB
95#define PSR_S (1<<7)
96#define PSR_PS (1<<6)
97#define PSR_ET (1<<5)
98#define PSR_CWP 0x1f
2aae2b8e 99#endif
e8af50a3 100
8393617c
BS
101#define CC_SRC (env->cc_src)
102#define CC_SRC2 (env->cc_src2)
103#define CC_DST (env->cc_dst)
104#define CC_OP (env->cc_op)
105
c3ce5a23
PB
106/* Even though lazy evaluation of CPU condition codes tends to be less
107 * important on RISC systems where condition codes are only updated
108 * when explicitly requested, SPARC uses it to update 32-bit and 64-bit
109 * condition codes.
110 */
8393617c
BS
111enum {
112 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
113 CC_OP_FLAGS, /* all cc are back in status register */
114 CC_OP_DIV, /* modify N, Z and V, C = 0*/
115 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
117 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
118 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
119 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
121 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
122 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
123 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
124 CC_OP_NB,
125};
126
e8af50a3
FB
127/* Trap base register */
128#define TBR_BASE_MASK 0xfffff000
129
3475187d 130#if defined(TARGET_SPARC64)
5210977a
IK
131#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
132#define PS_IG (1<<11) /* v9, zero on UA2007 */
133#define PS_MG (1<<10) /* v9, zero on UA2007 */
134#define PS_CLE (1<<9) /* UA2007 */
135#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 136#define PS_RMO (1<<7)
5210977a
IK
137#define PS_RED (1<<5) /* v9, zero on UA2007 */
138#define PS_PEF (1<<4) /* enable fpu */
139#define PS_AM (1<<3) /* address mask */
3475187d
FB
140#define PS_PRIV (1<<2)
141#define PS_IE (1<<1)
5210977a 142#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
143
144#define FPRS_FEF (1<<2)
6f27aba6
BS
145
146#define HS_PRIV (1<<2)
3475187d
FB
147#endif
148
e8af50a3 149/* Fcc */
ba6a9d8c
BS
150#define FSR_RD1 (1ULL << 31)
151#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
152#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
153#define FSR_RD_NEAREST 0
154#define FSR_RD_ZERO FSR_RD0
155#define FSR_RD_POS FSR_RD1
156#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
157
ba6a9d8c
BS
158#define FSR_NVM (1ULL << 27)
159#define FSR_OFM (1ULL << 26)
160#define FSR_UFM (1ULL << 25)
161#define FSR_DZM (1ULL << 24)
162#define FSR_NXM (1ULL << 23)
e8af50a3
FB
163#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
164
ba6a9d8c
BS
165#define FSR_NVA (1ULL << 9)
166#define FSR_OFA (1ULL << 8)
167#define FSR_UFA (1ULL << 7)
168#define FSR_DZA (1ULL << 6)
169#define FSR_NXA (1ULL << 5)
e8af50a3
FB
170#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
171
ba6a9d8c
BS
172#define FSR_NVC (1ULL << 4)
173#define FSR_OFC (1ULL << 3)
174#define FSR_UFC (1ULL << 2)
175#define FSR_DZC (1ULL << 1)
176#define FSR_NXC (1ULL << 0)
e8af50a3
FB
177#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
178
ba6a9d8c
BS
179#define FSR_FTT2 (1ULL << 16)
180#define FSR_FTT1 (1ULL << 15)
181#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
182//gcc warns about constant overflow for ~FSR_FTT_MASK
183//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
184#ifdef TARGET_SPARC64
185#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
186#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
187#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
188#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
189#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
190#else
191#define FSR_FTT_NMASK 0xfffe3fffULL
192#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 193#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 194#endif
3a3b925d 195#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
196#define FSR_FTT_IEEE_EXCP (1ULL << 14)
197#define FSR_FTT_UNIMPFPOP (3ULL << 14)
198#define FSR_FTT_SEQ_ERROR (4ULL << 14)
199#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 200
4b8b8b76 201#define FSR_FCC1_SHIFT 11
ba6a9d8c 202#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 203#define FSR_FCC0_SHIFT 10
ba6a9d8c 204#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
205
206/* MMU */
0f8a249a
BS
207#define MMU_E (1<<0)
208#define MMU_NF (1<<1)
e8af50a3
FB
209
210#define PTE_ENTRYTYPE_MASK 3
211#define PTE_ACCESS_MASK 0x1c
212#define PTE_ACCESS_SHIFT 2
8d5f07fa 213#define PTE_PPN_SHIFT 7
e8af50a3
FB
214#define PTE_ADDR_MASK 0xffffff00
215
0f8a249a
BS
216#define PG_ACCESSED_BIT 5
217#define PG_MODIFIED_BIT 6
e8af50a3
FB
218#define PG_CACHE_BIT 7
219
220#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
221#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
222#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
223
1a14026e
BS
224/* 3 <= NWINDOWS <= 32. */
225#define MIN_NWINDOWS 3
226#define MAX_NWINDOWS 32
cf495bcf 227
6f27aba6 228#if !defined(TARGET_SPARC64)
af7a06ba 229#define NB_MMU_MODES 3
6f27aba6 230#else
84f8f587 231#define NB_MMU_MODES 6
375ee38b
BS
232typedef struct trap_state {
233 uint64_t tpc;
234 uint64_t tnpc;
235 uint64_t tstate;
236 uint32_t tt;
237} trap_state;
6f27aba6 238#endif
a3d5ad76 239#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 240
9d81b2d2 241struct sparc_def_t {
5578ceab
BS
242 const char *name;
243 target_ulong iu_version;
244 uint32_t fpu_version;
245 uint32_t mmu_version;
246 uint32_t mmu_bm;
247 uint32_t mmu_ctpr_mask;
248 uint32_t mmu_cxr_mask;
249 uint32_t mmu_sfsr_mask;
250 uint32_t mmu_trcr_mask;
963262de 251 uint32_t mxcc_version;
5578ceab
BS
252 uint32_t features;
253 uint32_t nwindows;
254 uint32_t maxtl;
9d81b2d2 255};
5578ceab 256
b04d9890
FC
257#define CPU_FEATURE_FLOAT (1 << 0)
258#define CPU_FEATURE_FLOAT128 (1 << 1)
259#define CPU_FEATURE_SWAP (1 << 2)
260#define CPU_FEATURE_MUL (1 << 3)
261#define CPU_FEATURE_DIV (1 << 4)
262#define CPU_FEATURE_FLUSH (1 << 5)
263#define CPU_FEATURE_FSQRT (1 << 6)
264#define CPU_FEATURE_FMUL (1 << 7)
265#define CPU_FEATURE_VIS1 (1 << 8)
266#define CPU_FEATURE_VIS2 (1 << 9)
267#define CPU_FEATURE_FSMULD (1 << 10)
268#define CPU_FEATURE_HYPV (1 << 11)
269#define CPU_FEATURE_CMT (1 << 12)
270#define CPU_FEATURE_GL (1 << 13)
271#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 272#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 273#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 274#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 275#define CPU_FEATURE_CASA (1 << 18)
60f356e8 276
5578ceab
BS
277#ifndef TARGET_SPARC64
278#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
279 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
280 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
281 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
282#else
283#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
284 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
285 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
286 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
287 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
288 CPU_FEATURE_CASA)
5578ceab
BS
289enum {
290 mmu_us_12, // Ultrasparc < III (64 entry TLB)
291 mmu_us_3, // Ultrasparc III (512 entry TLB)
292 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
293 mmu_sun4v, // T1, T2
294};
295#endif
296
f707726e 297#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 298#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
299#define TTE_USED_BIT (1ULL << 41)
300#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 301#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
302#define TTE_PRIV_BIT (1ULL << 2)
303#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 304#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e 305
c2c7f864
AT
306#define TTE_NFO_BIT_UA2005 (1ULL << 62)
307#define TTE_USED_BIT_UA2005 (1ULL << 47)
308#define TTE_LOCKED_BIT_UA2005 (1ULL << 61)
309#define TTE_SIDEEFFECT_BIT_UA2005 (1ULL << 11)
310#define TTE_PRIV_BIT_UA2005 (1ULL << 8)
311#define TTE_W_OK_BIT_UA2005 (1ULL << 6)
312
f707726e 313#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 314#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
315#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
316#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 317#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
c2c7f864 318#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
06e12b65
TS
319#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
320#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
c2c7f864
AT
321
322#define TTE_IS_NFO_UA2005(tte) ((tte) & TTE_NFO_BIT_UA2005)
323#define TTE_IS_USED_UA2005(tte) ((tte) & TTE_USED_BIT_UA2005)
324#define TTE_IS_LOCKED_UA2005(tte) ((tte) & TTE_LOCKED_BIT_UA2005)
325#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
326#define TTE_IS_PRIV_UA2005(tte) ((tte) & TTE_PRIV_BIT_UA2005)
327#define TTE_IS_W_OK_UA2005(tte) ((tte) & TTE_W_OK_BIT_UA2005)
328
2a90358f 329#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
330
331#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
332#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
333
06e12b65 334#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
c2c7f864 335#define TTE_PGSIZE_UA2005(tte) ((tte) & 7ULL)
06e12b65
TS
336#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
337
5b5352b2
AT
338/* UltraSPARC T1 specific */
339#define TLB_UST1_IS_REAL_BIT (1ULL << 9) /* Real translation entry */
340#define TLB_UST1_IS_SUN4V_BIT (1ULL << 10) /* sun4u/sun4v TTE format switch */
341
ccc76c24
TS
342#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
343#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
344#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
345#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
346#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
347#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
348#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
349#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
350#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
351#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
352#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
353#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
354#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
355
356#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
357#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
358#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
359#define SFSR_CT_SECONDARY (1ULL << 4)
360#define SFSR_CT_NUCLEUS (2ULL << 4)
361#define SFSR_CT_NOTRANS (3ULL << 4)
362#define SFSR_CT_MASK (3ULL << 4)
363
79227036
BS
364/* Leon3 cache control */
365
366/* Cache control: emulate the behavior of cache control registers but without
367 any effect on the emulated */
368
369#define CACHE_STATE_MASK 0x3
370#define CACHE_DISABLED 0x0
371#define CACHE_FROZEN 0x1
372#define CACHE_ENABLED 0x3
373
374/* Cache Control register fields */
375
376#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
377#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
378#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
379#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
380#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
381#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
382#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
383#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
384
7285fba0
AT
385#define CONVERT_BIT(X, SRC, DST) \
386 (SRC > DST ? (X) / (SRC / DST) & (DST) : ((X) & SRC) * (DST / SRC))
387
6e8e7d4c
IK
388typedef struct SparcTLBEntry {
389 uint64_t tag;
390 uint64_t tte;
391} SparcTLBEntry;
392
8f4efc55
IK
393struct CPUTimer
394{
395 const char *name;
396 uint32_t frequency;
397 uint32_t disabled;
398 uint64_t disabled_mask;
e913cac7
MCA
399 uint32_t npt;
400 uint64_t npt_mask;
8f4efc55 401 int64_t clock_offset;
1246b259 402 QEMUTimer *qtimer;
8f4efc55
IK
403};
404
405typedef struct CPUTimer CPUTimer;
406
cb159821 407typedef struct CPUSPARCState CPUSPARCState;
96df2bc9
AT
408#if defined(TARGET_SPARC64)
409typedef union {
410 uint64_t mmuregs[16];
411 struct {
412 uint64_t tsb_tag_target;
413 uint64_t mmu_primary_context;
414 uint64_t mmu_secondary_context;
415 uint64_t sfsr;
416 uint64_t sfar;
417 uint64_t tsb;
418 uint64_t tag_access;
419 uint64_t virtual_watchpoint;
420 uint64_t physical_watchpoint;
15f746ce
AT
421 uint64_t sun4v_ctx_config[2];
422 uint64_t sun4v_tsb_pointers[4];
96df2bc9
AT
423 };
424} SparcV9MMU;
425#endif
cb159821 426struct CPUSPARCState {
af7bf89b
FB
427 target_ulong gregs[8]; /* general registers */
428 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
429 target_ulong pc; /* program counter */
430 target_ulong npc; /* next program counter */
431 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
432
433 /* emulator internal flags handling */
d9bdab86 434 target_ulong cc_src, cc_src2;
dc99a3f2 435 target_ulong cc_dst;
8393617c 436 uint32_t cc_op;
dc99a3f2 437
7c60cc4b
FB
438 target_ulong cond; /* conditional branch result (XXX: save it in a
439 temporary register when possible) */
440
cf495bcf 441 uint32_t psr; /* processor state register */
3475187d 442 target_ulong fsr; /* FPU state register */
30038fd8 443 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
444 uint32_t cwp; /* index of current register window (extracted
445 from PSR) */
5210977a 446#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 447 uint32_t wim; /* window invalid mask */
5210977a 448#endif
3475187d 449 target_ulong tbr; /* trap base register */
2aae2b8e 450#if !defined(TARGET_SPARC64)
e8af50a3
FB
451 int psrs; /* supervisor mode (extracted from PSR) */
452 int psrps; /* previous supervisor mode */
453 int psret; /* enable traps */
5210977a 454#endif
327ac2e7
BS
455 uint32_t psrpil; /* interrupt blocking level */
456 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 457#if !defined(TARGET_SPARC64)
e80cfcfc 458 int psref; /* enable fpu */
2aae2b8e 459#endif
cf495bcf 460 int interrupt_index;
cf495bcf 461 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 462 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 463
1f5c00cf
AB
464 /* Fields up to this point are cleared by a CPU reset */
465 struct {} end_reset_fields;
466
a316d335
FB
467 CPU_COMMON
468
f0c3c505 469 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
470 target_ulong version;
471 uint32_t nwindows;
472
e8af50a3 473 /* MMU regs */
3475187d
FB
474#if defined(TARGET_SPARC64)
475 uint64_t lsu;
476#define DMMU_E 0x8
477#define IMMU_E 0x4
96df2bc9
AT
478 SparcV9MMU immu;
479 SparcV9MMU dmmu;
6e8e7d4c
IK
480 SparcTLBEntry itlb[64];
481 SparcTLBEntry dtlb[64];
fb79ceb9 482 uint32_t mmu_version;
3475187d 483#else
3dd9a152 484 uint32_t mmuregs[32];
952a328f
BS
485 uint64_t mxccdata[4];
486 uint64_t mxccregs[8];
4d2c2b77
BS
487 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
488 uint64_t mmubpaction;
4017190e 489 uint64_t mmubpregs[4];
3ebf5aaf 490 uint64_t prom_addr;
3475187d 491#endif
e8af50a3 492 /* temporary float registers */
1f587329 493 float128 qt0, qt1;
7a0e1f41 494 float_status fp_status;
af7bf89b 495#if defined(TARGET_SPARC64)
c19148bd
BS
496#define MAXTL_MAX 8
497#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 498 trap_state ts[MAXTL_MAX];
0f8a249a 499 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
500 uint32_t asi;
501 uint32_t pstate;
502 uint32_t tl;
c19148bd 503 uint32_t maxtl;
3475187d 504 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
505 uint64_t agregs[8]; /* alternate general registers */
506 uint64_t bgregs[8]; /* backup for normal global registers */
507 uint64_t igregs[8]; /* interrupt general registers */
508 uint64_t mgregs[8]; /* mmu general registers */
cbc3a6a4 509 uint64_t glregs[8 * MAXTL_MAX];
3475187d 510 uint64_t fprs;
83469015 511 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 512 CPUTimer *tick, *stick;
709f2c1b
IK
513#define TICK_NPT_MASK 0x8000000000000000ULL
514#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 515 uint64_t gsr;
e9ebed4d
BS
516 uint32_t gl; // UA2005
517 /* UA 2005 hyperprivileged registers */
c19148bd 518 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
4ec3e346 519 uint64_t scratch[8];
8f4efc55 520 CPUTimer *hstick; // UA 2005
361dea40
BS
521 /* Interrupt vector registers */
522 uint64_t ivec_status;
523 uint64_t ivec_data[3];
9d926598 524 uint32_t softint;
8fa211e8
BS
525#define SOFTINT_TIMER 1
526#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
527#define SOFTINT_INTRMASK (0xFFFE)
528#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 529#endif
576e1c4c 530 sparc_def_t def;
b04d9890
FC
531
532 void *irq_manager;
c5f9864e 533 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
534
535 /* Leon3 cache control */
536 uint32_t cache_control;
cb159821 537};
64a88d5d 538
d61d1b20
PB
539/**
540 * SPARCCPU:
541 * @env: #CPUSPARCState
542 *
543 * A SPARC CPU.
544 */
545struct SPARCCPU {
546 /*< private >*/
547 CPUState parent_obj;
548 /*< public >*/
549
550 CPUSPARCState env;
551};
552
553static inline SPARCCPU *sparc_env_get_cpu(CPUSPARCState *env)
554{
555 return container_of(env, SPARCCPU, env);
556}
557
558#define ENV_GET_CPU(e) CPU(sparc_env_get_cpu(e))
559
560#define ENV_OFFSET offsetof(SPARCCPU, env)
561
562#ifndef CONFIG_USER_ONLY
563extern const struct VMStateDescription vmstate_sparc_cpu;
564#endif
565
566void sparc_cpu_do_interrupt(CPUState *cpu);
567void sparc_cpu_dump_state(CPUState *cpu, FILE *f,
568 fprintf_function cpu_fprintf, int flags);
569hwaddr sparc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
570int sparc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
571int sparc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
b35399bb
SS
572void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
573 MMUAccessType access_type,
574 int mmu_idx,
575 uintptr_t retaddr);
2f9d35fc 576void cpu_raise_exception_ra(CPUSPARCState *, int, uintptr_t) QEMU_NORETURN;
e59be77a 577
5a834bb4 578#ifndef NO_CPU_IO_DEFS
ab3b491f 579/* cpu_init.c */
91736d37 580void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
047b39e4 581void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
163fa5ca 582/* mmu_helper.c */
98670d47 583int sparc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int size, int rw,
97b348e7 584 int mmu_idx);
48585ec5 585target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
c5f9864e 586void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
91736d37 587
44520db1 588#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
589int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
590 uint8_t *buf, int len, bool is_write);
44520db1
FC
591#endif
592
593
91736d37 594/* translate.c */
55c3ceef 595void sparc_tcg_init(void);
91736d37
BS
596
597/* cpu-exec.c */
7a3f1944 598
070af384 599/* win_helper.c */
c5f9864e
AF
600target_ulong cpu_get_psr(CPUSPARCState *env1);
601void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
4552a09d 602void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
5a834bb4 603#ifdef TARGET_SPARC64
c5f9864e
AF
604target_ulong cpu_get_ccr(CPUSPARCState *env1);
605void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
606target_ulong cpu_get_cwp64(CPUSPARCState *env1);
607void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
608void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
cbc3a6a4 609void cpu_gl_switch_gregs(CPUSPARCState *env, uint32_t new_gl);
4c6aa085 610#endif
c5f9864e
AF
611int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
612int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
613void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 614
79227036 615/* int_helper.c */
c5f9864e 616void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 617
4c6aa085
BS
618/* sun4m.c, sun4u.c */
619void cpu_check_irqs(CPUSPARCState *env);
1a14026e 620
60f356e8
FC
621/* leon3.c */
622void leon3_irq_ack(void *irq_manager, int intno);
623
299b520c
IK
624#if defined (TARGET_SPARC64)
625
626static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
627{
628 return (x & mask) == (y & mask);
629}
630
631#define MMU_CONTEXT_BITS 13
632#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
633
634static inline int tlb_compare_context(const SparcTLBEntry *tlb,
635 uint64_t context)
636{
637 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
638}
639
0bbd4a0d 640#endif
3475187d
FB
641#endif
642
91736d37 643/* cpu-exec.c */
3c7b48b7 644#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
645void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
646 bool is_write, bool is_exec, int is_asi,
647 unsigned size);
b64b6436 648#if defined(TARGET_SPARC64)
a8170e5e 649hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 650 int mmu_idx);
fe8d8f0f 651#endif
3c7b48b7 652#endif
f0d5e471 653int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 654
1d4bfc54
IM
655#define SPARC_CPU_TYPE_SUFFIX "-" TYPE_SPARC_CPU
656#define SPARC_CPU_TYPE_NAME(model) model SPARC_CPU_TYPE_SUFFIX
0dacec87 657#define CPU_RESOLVING_TYPE TYPE_SPARC_CPU
1d4bfc54 658
9467d44c 659#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 660#define cpu_list sparc_cpu_list
9467d44c 661
6ebbf390 662/* MMU modes definitions */
2aae2b8e
IK
663#if defined (TARGET_SPARC64)
664#define MMU_USER_IDX 0
2aae2b8e 665#define MMU_USER_SECONDARY_IDX 1
2aae2b8e 666#define MMU_KERNEL_IDX 2
2aae2b8e 667#define MMU_KERNEL_SECONDARY_IDX 3
2aae2b8e 668#define MMU_NUCLEUS_IDX 4
84f8f587 669#define MMU_PHYS_IDX 5
2aae2b8e 670#else
9e31b9e2
BS
671#define MMU_USER_IDX 0
672#define MMU_KERNEL_IDX 1
af7a06ba 673#define MMU_PHYS_IDX 2
2aae2b8e
IK
674#endif
675
676#if defined (TARGET_SPARC64)
c5f9864e 677static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e 678{
576e1c4c 679 return env1->def.features & CPU_FEATURE_HYPV;
2aae2b8e
IK
680}
681
c5f9864e 682static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
683{
684 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
685}
686
c5f9864e 687static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
688{
689 return env1->pstate & PS_PRIV;
690}
c9b459aa
AT
691#else
692static inline int cpu_supervisor_mode(CPUSPARCState *env1)
693{
694 return env1->psrs;
695}
2065061e 696#endif
9e31b9e2 697
af7a06ba 698static inline int cpu_mmu_index(CPUSPARCState *env, bool ifetch)
6ebbf390 699{
6f27aba6 700#if defined(CONFIG_USER_ONLY)
9e31b9e2 701 return MMU_USER_IDX;
6f27aba6 702#elif !defined(TARGET_SPARC64)
af7a06ba
RH
703 if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
704 return MMU_PHYS_IDX;
705 } else {
706 return env->psrs;
707 }
6f27aba6 708#else
af7a06ba
RH
709 /* IMMU or DMMU disabled. */
710 if (ifetch
711 ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
712 : (env->lsu & DMMU_E) == 0) {
713 return MMU_PHYS_IDX;
af7a06ba 714 } else if (cpu_hypervisor_mode(env)) {
84f8f587 715 return MMU_PHYS_IDX;
9a10756d
AT
716 } else if (env->tl > 0) {
717 return MMU_NUCLEUS_IDX;
af7a06ba 718 } else if (cpu_supervisor_mode(env)) {
2aae2b8e
IK
719 return MMU_KERNEL_IDX;
720 } else {
721 return MMU_USER_IDX;
722 }
6f27aba6
BS
723#endif
724}
725
c5f9864e 726static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
727{
728#if !defined (TARGET_SPARC64)
729 if (env1->psret != 0)
730 return 1;
731#else
1a2aefae 732 if ((env1->pstate & PS_IE) && !cpu_hypervisor_mode(env1)) {
2df6c2d0 733 return 1;
1a2aefae 734 }
2df6c2d0
IK
735#endif
736
737 return 0;
738}
739
c5f9864e 740static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
741{
742#if !defined(TARGET_SPARC64)
743 /* level 15 is non-maskable on sparc v8 */
744 return pil == 15 || pil > env1->psrpil;
745#else
746 return pil > env1->psrpil;
747#endif
748}
749
022c62cb 750#include "exec/cpu-all.h"
7a3f1944 751
f4b1a842
BS
752#ifdef TARGET_SPARC64
753/* sun4u.c */
8f4efc55
IK
754void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
755uint64_t cpu_tick_get_count(CPUTimer *timer);
756void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 757trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
758#endif
759
99a23063
RH
760#define TB_FLAG_MMU_MASK 7
761#define TB_FLAG_FPU_ENABLED (1 << 4)
762#define TB_FLAG_AM_ENABLED (1 << 5)
c9b459aa
AT
763#define TB_FLAG_SUPER (1 << 6)
764#define TB_FLAG_HYPER (1 << 7)
a6d567e5 765#define TB_FLAG_ASI_SHIFT 24
f838e2c5 766
c5f9864e 767static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
99a23063 768 target_ulong *cs_base, uint32_t *pflags)
6b917547 769{
99a23063 770 uint32_t flags;
6b917547
AL
771 *pc = env->pc;
772 *cs_base = env->npc;
99a23063 773 flags = cpu_mmu_index(env, false);
c9b459aa
AT
774#ifndef CONFIG_USER_ONLY
775 if (cpu_supervisor_mode(env)) {
776 flags |= TB_FLAG_SUPER;
777 }
778#endif
6b917547 779#ifdef TARGET_SPARC64
c9b459aa
AT
780#ifndef CONFIG_USER_ONLY
781 if (cpu_hypervisor_mode(env)) {
782 flags |= TB_FLAG_HYPER;
783 }
784#endif
f838e2c5 785 if (env->pstate & PS_AM) {
99a23063 786 flags |= TB_FLAG_AM_ENABLED;
f838e2c5 787 }
576e1c4c 788 if ((env->def.features & CPU_FEATURE_FLOAT)
99a23063 789 && (env->pstate & PS_PEF)
f838e2c5 790 && (env->fprs & FPRS_FEF)) {
99a23063 791 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5 792 }
a6d567e5 793 flags |= env->asi << TB_FLAG_ASI_SHIFT;
6b917547 794#else
576e1c4c 795 if ((env->def.features & CPU_FEATURE_FLOAT) && env->psref) {
99a23063 796 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5
BS
797 }
798#endif
99a23063 799 *pflags = flags;
f838e2c5
BS
800}
801
802static inline bool tb_fpu_enabled(int tb_flags)
803{
804#if defined(CONFIG_USER_ONLY)
805 return true;
806#else
807 return tb_flags & TB_FLAG_FPU_ENABLED;
808#endif
809}
810
811static inline bool tb_am_enabled(int tb_flags)
812{
813#ifndef TARGET_SPARC64
814 return false;
815#else
816 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
817#endif
818}
819
7a3f1944 820#endif