]> git.proxmox.com Git - mirror_qemu.git/blame - target/sparc/cpu.h
target-sparc: use SparcV9MMU type for sparc64 I/D-MMUs
[mirror_qemu.git] / target / sparc / cpu.h
CommitLineData
07f5a258
MA
1#ifndef SPARC_CPU_H
2#define SPARC_CPU_H
7a3f1944 3
047b39e4 4#include "qemu-common.h"
1de7afc9 5#include "qemu/bswap.h"
d61d1b20 6#include "cpu-qom.h"
af7bf89b 7
d94f0a8e
PB
8#define ALIGNED_ONLY
9
af7bf89b 10#if !defined(TARGET_SPARC64)
3cf1e035 11#define TARGET_LONG_BITS 32
30038fd8 12#define TARGET_DPREGS 16
83469015 13#define TARGET_PAGE_BITS 12 /* 4k */
058ed88c
RH
14#define TARGET_PHYS_ADDR_SPACE_BITS 36
15#define TARGET_VIRT_ADDR_SPACE_BITS 32
16#else
17#define TARGET_LONG_BITS 64
30038fd8 18#define TARGET_DPREGS 32
058ed88c 19#define TARGET_PAGE_BITS 13 /* 8k */
52705890
RH
20#define TARGET_PHYS_ADDR_SPACE_BITS 41
21# ifdef TARGET_ABI32
22# define TARGET_VIRT_ADDR_SPACE_BITS 32
23# else
24# define TARGET_VIRT_ADDR_SPACE_BITS 44
25# endif
af7bf89b 26#endif
3cf1e035 27
9349b4f9 28#define CPUArchState struct CPUSPARCState
c2764719 29
022c62cb 30#include "exec/cpu-defs.h"
7a3f1944 31
6b4c305c 32#include "fpu/softfloat.h"
7a0e1f41 33
7a3f1944
FB
34/*#define EXCP_INTERRUPT 0x100*/
35
cf495bcf 36/* trap definitions */
3475187d 37#ifndef TARGET_SPARC64
878d3096 38#define TT_TFAULT 0x01
cf495bcf 39#define TT_ILL_INSN 0x02
e8af50a3 40#define TT_PRIV_INSN 0x03
e80cfcfc 41#define TT_NFPU_INSN 0x04
cf495bcf 42#define TT_WIN_OVF 0x05
5fafdf24 43#define TT_WIN_UNF 0x06
d2889a3e 44#define TT_UNALIGNED 0x07
e8af50a3 45#define TT_FP_EXCP 0x08
878d3096 46#define TT_DFAULT 0x09
e32f879d 47#define TT_TOVF 0x0a
878d3096 48#define TT_EXTINT 0x10
1b2e93c1 49#define TT_CODE_ACCESS 0x21
64a88d5d 50#define TT_UNIMP_FLUSH 0x25
b4f0a316 51#define TT_DATA_ACCESS 0x29
cf495bcf 52#define TT_DIV_ZERO 0x2a
fcc72045 53#define TT_NCP_INSN 0x24
cf495bcf 54#define TT_TRAP 0x80
3475187d 55#else
8194f35a 56#define TT_POWER_ON_RESET 0x01
3475187d 57#define TT_TFAULT 0x08
1b2e93c1 58#define TT_CODE_ACCESS 0x0a
3475187d 59#define TT_ILL_INSN 0x10
64a88d5d 60#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
61#define TT_PRIV_INSN 0x11
62#define TT_NFPU_INSN 0x20
63#define TT_FP_EXCP 0x21
e32f879d 64#define TT_TOVF 0x23
3475187d
FB
65#define TT_CLRWIN 0x24
66#define TT_DIV_ZERO 0x28
67#define TT_DFAULT 0x30
b4f0a316 68#define TT_DATA_ACCESS 0x32
d2889a3e 69#define TT_UNALIGNED 0x34
83469015 70#define TT_PRIV_ACT 0x37
1ceca928
AT
71#define TT_INSN_REAL_TRANSLATION_MISS 0x3e
72#define TT_DATA_REAL_TRANSLATION_MISS 0x3f
3475187d 73#define TT_EXTINT 0x40
74b9decc 74#define TT_IVEC 0x60
e19e4efe
BS
75#define TT_TMISS 0x64
76#define TT_DMISS 0x68
74b9decc 77#define TT_DPROT 0x6c
3475187d
FB
78#define TT_SPILL 0x80
79#define TT_FILL 0xc0
88c8e03f 80#define TT_WOTHER (1 << 5)
3475187d 81#define TT_TRAP 0x100
6e040755 82#define TT_HTRAP 0x180
3475187d 83#endif
7a3f1944 84
4b8b8b76
BS
85#define PSR_NEG_SHIFT 23
86#define PSR_NEG (1 << PSR_NEG_SHIFT)
87#define PSR_ZERO_SHIFT 22
88#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
89#define PSR_OVF_SHIFT 21
90#define PSR_OVF (1 << PSR_OVF_SHIFT)
91#define PSR_CARRY_SHIFT 20
92#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 93#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 94#if !defined(TARGET_SPARC64)
e80cfcfc
FB
95#define PSR_EF (1<<12)
96#define PSR_PIL 0xf00
e8af50a3
FB
97#define PSR_S (1<<7)
98#define PSR_PS (1<<6)
99#define PSR_ET (1<<5)
100#define PSR_CWP 0x1f
2aae2b8e 101#endif
e8af50a3 102
8393617c
BS
103#define CC_SRC (env->cc_src)
104#define CC_SRC2 (env->cc_src2)
105#define CC_DST (env->cc_dst)
106#define CC_OP (env->cc_op)
107
c3ce5a23
PB
108/* Even though lazy evaluation of CPU condition codes tends to be less
109 * important on RISC systems where condition codes are only updated
110 * when explicitly requested, SPARC uses it to update 32-bit and 64-bit
111 * condition codes.
112 */
8393617c
BS
113enum {
114 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
115 CC_OP_FLAGS, /* all cc are back in status register */
116 CC_OP_DIV, /* modify N, Z and V, C = 0*/
117 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
118 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
119 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
121 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
122 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
123 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
124 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
125 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
126 CC_OP_NB,
127};
128
e8af50a3
FB
129/* Trap base register */
130#define TBR_BASE_MASK 0xfffff000
131
3475187d 132#if defined(TARGET_SPARC64)
5210977a
IK
133#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
134#define PS_IG (1<<11) /* v9, zero on UA2007 */
135#define PS_MG (1<<10) /* v9, zero on UA2007 */
136#define PS_CLE (1<<9) /* UA2007 */
137#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 138#define PS_RMO (1<<7)
5210977a
IK
139#define PS_RED (1<<5) /* v9, zero on UA2007 */
140#define PS_PEF (1<<4) /* enable fpu */
141#define PS_AM (1<<3) /* address mask */
3475187d
FB
142#define PS_PRIV (1<<2)
143#define PS_IE (1<<1)
5210977a 144#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
145
146#define FPRS_FEF (1<<2)
6f27aba6
BS
147
148#define HS_PRIV (1<<2)
3475187d
FB
149#endif
150
e8af50a3 151/* Fcc */
ba6a9d8c
BS
152#define FSR_RD1 (1ULL << 31)
153#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
154#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
155#define FSR_RD_NEAREST 0
156#define FSR_RD_ZERO FSR_RD0
157#define FSR_RD_POS FSR_RD1
158#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
159
ba6a9d8c
BS
160#define FSR_NVM (1ULL << 27)
161#define FSR_OFM (1ULL << 26)
162#define FSR_UFM (1ULL << 25)
163#define FSR_DZM (1ULL << 24)
164#define FSR_NXM (1ULL << 23)
e8af50a3
FB
165#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
166
ba6a9d8c
BS
167#define FSR_NVA (1ULL << 9)
168#define FSR_OFA (1ULL << 8)
169#define FSR_UFA (1ULL << 7)
170#define FSR_DZA (1ULL << 6)
171#define FSR_NXA (1ULL << 5)
e8af50a3
FB
172#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
173
ba6a9d8c
BS
174#define FSR_NVC (1ULL << 4)
175#define FSR_OFC (1ULL << 3)
176#define FSR_UFC (1ULL << 2)
177#define FSR_DZC (1ULL << 1)
178#define FSR_NXC (1ULL << 0)
e8af50a3
FB
179#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
180
ba6a9d8c
BS
181#define FSR_FTT2 (1ULL << 16)
182#define FSR_FTT1 (1ULL << 15)
183#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
184//gcc warns about constant overflow for ~FSR_FTT_MASK
185//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
186#ifdef TARGET_SPARC64
187#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
188#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
189#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
190#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
191#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
192#else
193#define FSR_FTT_NMASK 0xfffe3fffULL
194#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 195#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 196#endif
3a3b925d 197#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
198#define FSR_FTT_IEEE_EXCP (1ULL << 14)
199#define FSR_FTT_UNIMPFPOP (3ULL << 14)
200#define FSR_FTT_SEQ_ERROR (4ULL << 14)
201#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 202
4b8b8b76 203#define FSR_FCC1_SHIFT 11
ba6a9d8c 204#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 205#define FSR_FCC0_SHIFT 10
ba6a9d8c 206#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
207
208/* MMU */
0f8a249a
BS
209#define MMU_E (1<<0)
210#define MMU_NF (1<<1)
e8af50a3
FB
211
212#define PTE_ENTRYTYPE_MASK 3
213#define PTE_ACCESS_MASK 0x1c
214#define PTE_ACCESS_SHIFT 2
8d5f07fa 215#define PTE_PPN_SHIFT 7
e8af50a3
FB
216#define PTE_ADDR_MASK 0xffffff00
217
0f8a249a
BS
218#define PG_ACCESSED_BIT 5
219#define PG_MODIFIED_BIT 6
e8af50a3
FB
220#define PG_CACHE_BIT 7
221
222#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
223#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
224#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
225
1a14026e
BS
226/* 3 <= NWINDOWS <= 32. */
227#define MIN_NWINDOWS 3
228#define MAX_NWINDOWS 32
cf495bcf 229
6f27aba6 230#if !defined(TARGET_SPARC64)
af7a06ba 231#define NB_MMU_MODES 3
6f27aba6 232#else
84f8f587 233#define NB_MMU_MODES 6
375ee38b
BS
234typedef struct trap_state {
235 uint64_t tpc;
236 uint64_t tnpc;
237 uint64_t tstate;
238 uint32_t tt;
239} trap_state;
6f27aba6 240#endif
a3d5ad76 241#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 242
5578ceab
BS
243typedef struct sparc_def_t {
244 const char *name;
245 target_ulong iu_version;
246 uint32_t fpu_version;
247 uint32_t mmu_version;
248 uint32_t mmu_bm;
249 uint32_t mmu_ctpr_mask;
250 uint32_t mmu_cxr_mask;
251 uint32_t mmu_sfsr_mask;
252 uint32_t mmu_trcr_mask;
963262de 253 uint32_t mxcc_version;
5578ceab
BS
254 uint32_t features;
255 uint32_t nwindows;
256 uint32_t maxtl;
257} sparc_def_t;
258
b04d9890
FC
259#define CPU_FEATURE_FLOAT (1 << 0)
260#define CPU_FEATURE_FLOAT128 (1 << 1)
261#define CPU_FEATURE_SWAP (1 << 2)
262#define CPU_FEATURE_MUL (1 << 3)
263#define CPU_FEATURE_DIV (1 << 4)
264#define CPU_FEATURE_FLUSH (1 << 5)
265#define CPU_FEATURE_FSQRT (1 << 6)
266#define CPU_FEATURE_FMUL (1 << 7)
267#define CPU_FEATURE_VIS1 (1 << 8)
268#define CPU_FEATURE_VIS2 (1 << 9)
269#define CPU_FEATURE_FSMULD (1 << 10)
270#define CPU_FEATURE_HYPV (1 << 11)
271#define CPU_FEATURE_CMT (1 << 12)
272#define CPU_FEATURE_GL (1 << 13)
273#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 274#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 275#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 276#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 277#define CPU_FEATURE_CASA (1 << 18)
60f356e8 278
5578ceab
BS
279#ifndef TARGET_SPARC64
280#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
281 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
282 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
283 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
284#else
285#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
286 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
287 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
288 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
289 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
290 CPU_FEATURE_CASA)
5578ceab
BS
291enum {
292 mmu_us_12, // Ultrasparc < III (64 entry TLB)
293 mmu_us_3, // Ultrasparc III (512 entry TLB)
294 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
295 mmu_sun4v, // T1, T2
296};
297#endif
298
f707726e 299#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 300#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
301#define TTE_USED_BIT (1ULL << 41)
302#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 303#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
304#define TTE_PRIV_BIT (1ULL << 2)
305#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 306#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e 307
c2c7f864
AT
308#define TTE_NFO_BIT_UA2005 (1ULL << 62)
309#define TTE_USED_BIT_UA2005 (1ULL << 47)
310#define TTE_LOCKED_BIT_UA2005 (1ULL << 61)
311#define TTE_SIDEEFFECT_BIT_UA2005 (1ULL << 11)
312#define TTE_PRIV_BIT_UA2005 (1ULL << 8)
313#define TTE_W_OK_BIT_UA2005 (1ULL << 6)
314
f707726e 315#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 316#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
317#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
318#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 319#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
c2c7f864 320#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
06e12b65
TS
321#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
322#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
c2c7f864
AT
323
324#define TTE_IS_NFO_UA2005(tte) ((tte) & TTE_NFO_BIT_UA2005)
325#define TTE_IS_USED_UA2005(tte) ((tte) & TTE_USED_BIT_UA2005)
326#define TTE_IS_LOCKED_UA2005(tte) ((tte) & TTE_LOCKED_BIT_UA2005)
327#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
328#define TTE_IS_PRIV_UA2005(tte) ((tte) & TTE_PRIV_BIT_UA2005)
329#define TTE_IS_W_OK_UA2005(tte) ((tte) & TTE_W_OK_BIT_UA2005)
330
2a90358f 331#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
332
333#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
334#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
335
06e12b65 336#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
c2c7f864 337#define TTE_PGSIZE_UA2005(tte) ((tte) & 7ULL)
06e12b65
TS
338#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
339
5b5352b2
AT
340/* UltraSPARC T1 specific */
341#define TLB_UST1_IS_REAL_BIT (1ULL << 9) /* Real translation entry */
342#define TLB_UST1_IS_SUN4V_BIT (1ULL << 10) /* sun4u/sun4v TTE format switch */
343
ccc76c24
TS
344#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
345#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
346#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
347#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
348#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
349#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
350#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
351#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
352#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
353#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
354#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
355#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
356#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
357
358#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
359#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
360#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
361#define SFSR_CT_SECONDARY (1ULL << 4)
362#define SFSR_CT_NUCLEUS (2ULL << 4)
363#define SFSR_CT_NOTRANS (3ULL << 4)
364#define SFSR_CT_MASK (3ULL << 4)
365
79227036
BS
366/* Leon3 cache control */
367
368/* Cache control: emulate the behavior of cache control registers but without
369 any effect on the emulated */
370
371#define CACHE_STATE_MASK 0x3
372#define CACHE_DISABLED 0x0
373#define CACHE_FROZEN 0x1
374#define CACHE_ENABLED 0x3
375
376/* Cache Control register fields */
377
378#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
379#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
380#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
381#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
382#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
383#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
384#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
385#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
386
6e8e7d4c
IK
387typedef struct SparcTLBEntry {
388 uint64_t tag;
389 uint64_t tte;
390} SparcTLBEntry;
391
8f4efc55
IK
392struct CPUTimer
393{
394 const char *name;
395 uint32_t frequency;
396 uint32_t disabled;
397 uint64_t disabled_mask;
e913cac7
MCA
398 uint32_t npt;
399 uint64_t npt_mask;
8f4efc55 400 int64_t clock_offset;
1246b259 401 QEMUTimer *qtimer;
8f4efc55
IK
402};
403
404typedef struct CPUTimer CPUTimer;
405
cb159821 406typedef struct CPUSPARCState CPUSPARCState;
96df2bc9
AT
407#if defined(TARGET_SPARC64)
408typedef union {
409 uint64_t mmuregs[16];
410 struct {
411 uint64_t tsb_tag_target;
412 uint64_t mmu_primary_context;
413 uint64_t mmu_secondary_context;
414 uint64_t sfsr;
415 uint64_t sfar;
416 uint64_t tsb;
417 uint64_t tag_access;
418 uint64_t virtual_watchpoint;
419 uint64_t physical_watchpoint;
420 };
421} SparcV9MMU;
422#endif
cb159821 423struct CPUSPARCState {
af7bf89b
FB
424 target_ulong gregs[8]; /* general registers */
425 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
426 target_ulong pc; /* program counter */
427 target_ulong npc; /* next program counter */
428 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
429
430 /* emulator internal flags handling */
d9bdab86 431 target_ulong cc_src, cc_src2;
dc99a3f2 432 target_ulong cc_dst;
8393617c 433 uint32_t cc_op;
dc99a3f2 434
7c60cc4b
FB
435 target_ulong cond; /* conditional branch result (XXX: save it in a
436 temporary register when possible) */
437
cf495bcf 438 uint32_t psr; /* processor state register */
3475187d 439 target_ulong fsr; /* FPU state register */
30038fd8 440 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
441 uint32_t cwp; /* index of current register window (extracted
442 from PSR) */
5210977a 443#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 444 uint32_t wim; /* window invalid mask */
5210977a 445#endif
3475187d 446 target_ulong tbr; /* trap base register */
2aae2b8e 447#if !defined(TARGET_SPARC64)
e8af50a3
FB
448 int psrs; /* supervisor mode (extracted from PSR) */
449 int psrps; /* previous supervisor mode */
450 int psret; /* enable traps */
5210977a 451#endif
327ac2e7
BS
452 uint32_t psrpil; /* interrupt blocking level */
453 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 454#if !defined(TARGET_SPARC64)
e80cfcfc 455 int psref; /* enable fpu */
2aae2b8e 456#endif
cf495bcf 457 int interrupt_index;
cf495bcf 458 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 459 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 460
1f5c00cf
AB
461 /* Fields up to this point are cleared by a CPU reset */
462 struct {} end_reset_fields;
463
a316d335
FB
464 CPU_COMMON
465
f0c3c505 466 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
467 target_ulong version;
468 uint32_t nwindows;
469
e8af50a3 470 /* MMU regs */
3475187d
FB
471#if defined(TARGET_SPARC64)
472 uint64_t lsu;
473#define DMMU_E 0x8
474#define IMMU_E 0x4
96df2bc9
AT
475 SparcV9MMU immu;
476 SparcV9MMU dmmu;
6e8e7d4c
IK
477 SparcTLBEntry itlb[64];
478 SparcTLBEntry dtlb[64];
fb79ceb9 479 uint32_t mmu_version;
3475187d 480#else
3dd9a152 481 uint32_t mmuregs[32];
952a328f
BS
482 uint64_t mxccdata[4];
483 uint64_t mxccregs[8];
4d2c2b77
BS
484 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
485 uint64_t mmubpaction;
4017190e 486 uint64_t mmubpregs[4];
3ebf5aaf 487 uint64_t prom_addr;
3475187d 488#endif
e8af50a3 489 /* temporary float registers */
1f587329 490 float128 qt0, qt1;
7a0e1f41 491 float_status fp_status;
af7bf89b 492#if defined(TARGET_SPARC64)
c19148bd
BS
493#define MAXTL_MAX 8
494#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 495 trap_state ts[MAXTL_MAX];
0f8a249a 496 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
497 uint32_t asi;
498 uint32_t pstate;
499 uint32_t tl;
c19148bd 500 uint32_t maxtl;
3475187d 501 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
502 uint64_t agregs[8]; /* alternate general registers */
503 uint64_t bgregs[8]; /* backup for normal global registers */
504 uint64_t igregs[8]; /* interrupt general registers */
505 uint64_t mgregs[8]; /* mmu general registers */
cbc3a6a4 506 uint64_t glregs[8 * MAXTL_MAX];
3475187d 507 uint64_t fprs;
83469015 508 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 509 CPUTimer *tick, *stick;
709f2c1b
IK
510#define TICK_NPT_MASK 0x8000000000000000ULL
511#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 512 uint64_t gsr;
e9ebed4d
BS
513 uint32_t gl; // UA2005
514 /* UA 2005 hyperprivileged registers */
c19148bd 515 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
4ec3e346 516 uint64_t scratch[8];
8f4efc55 517 CPUTimer *hstick; // UA 2005
361dea40
BS
518 /* Interrupt vector registers */
519 uint64_t ivec_status;
520 uint64_t ivec_data[3];
9d926598 521 uint32_t softint;
8fa211e8
BS
522#define SOFTINT_TIMER 1
523#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
524#define SOFTINT_INTRMASK (0xFFFE)
525#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 526#endif
5578ceab 527 sparc_def_t *def;
b04d9890
FC
528
529 void *irq_manager;
c5f9864e 530 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
531
532 /* Leon3 cache control */
533 uint32_t cache_control;
cb159821 534};
64a88d5d 535
d61d1b20
PB
536/**
537 * SPARCCPU:
538 * @env: #CPUSPARCState
539 *
540 * A SPARC CPU.
541 */
542struct SPARCCPU {
543 /*< private >*/
544 CPUState parent_obj;
545 /*< public >*/
546
547 CPUSPARCState env;
548};
549
550static inline SPARCCPU *sparc_env_get_cpu(CPUSPARCState *env)
551{
552 return container_of(env, SPARCCPU, env);
553}
554
555#define ENV_GET_CPU(e) CPU(sparc_env_get_cpu(e))
556
557#define ENV_OFFSET offsetof(SPARCCPU, env)
558
559#ifndef CONFIG_USER_ONLY
560extern const struct VMStateDescription vmstate_sparc_cpu;
561#endif
562
563void sparc_cpu_do_interrupt(CPUState *cpu);
564void sparc_cpu_dump_state(CPUState *cpu, FILE *f,
565 fprintf_function cpu_fprintf, int flags);
566hwaddr sparc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
567int sparc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
568int sparc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
b35399bb
SS
569void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
570 MMUAccessType access_type,
571 int mmu_idx,
572 uintptr_t retaddr);
2f9d35fc 573void cpu_raise_exception_ra(CPUSPARCState *, int, uintptr_t) QEMU_NORETURN;
e59be77a 574
5a834bb4 575#ifndef NO_CPU_IO_DEFS
ab3b491f 576/* cpu_init.c */
e59be77a 577SPARCCPU *cpu_sparc_init(const char *cpu_model);
91736d37 578void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
047b39e4 579void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
163fa5ca 580/* mmu_helper.c */
7510454e 581int sparc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 582 int mmu_idx);
48585ec5 583target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
c5f9864e 584void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
91736d37 585
44520db1 586#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
587int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
588 uint8_t *buf, int len, bool is_write);
44520db1
FC
589#endif
590
591
91736d37
BS
592/* translate.c */
593void gen_intermediate_code_init(CPUSPARCState *env);
594
595/* cpu-exec.c */
7a3f1944 596
070af384 597/* win_helper.c */
c5f9864e
AF
598target_ulong cpu_get_psr(CPUSPARCState *env1);
599void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
4552a09d 600void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
5a834bb4 601#ifdef TARGET_SPARC64
c5f9864e
AF
602target_ulong cpu_get_ccr(CPUSPARCState *env1);
603void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
604target_ulong cpu_get_cwp64(CPUSPARCState *env1);
605void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
606void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
cbc3a6a4 607void cpu_gl_switch_gregs(CPUSPARCState *env, uint32_t new_gl);
4c6aa085 608#endif
c5f9864e
AF
609int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
610int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
611void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 612
79227036 613/* int_helper.c */
c5f9864e 614void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 615
4c6aa085
BS
616/* sun4m.c, sun4u.c */
617void cpu_check_irqs(CPUSPARCState *env);
1a14026e 618
60f356e8
FC
619/* leon3.c */
620void leon3_irq_ack(void *irq_manager, int intno);
621
299b520c
IK
622#if defined (TARGET_SPARC64)
623
624static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
625{
626 return (x & mask) == (y & mask);
627}
628
629#define MMU_CONTEXT_BITS 13
630#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
631
632static inline int tlb_compare_context(const SparcTLBEntry *tlb,
633 uint64_t context)
634{
635 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
636}
637
0bbd4a0d 638#endif
3475187d
FB
639#endif
640
91736d37 641/* cpu-exec.c */
3c7b48b7 642#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
643void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
644 bool is_write, bool is_exec, int is_asi,
645 unsigned size);
b64b6436 646#if defined(TARGET_SPARC64)
a8170e5e 647hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 648 int mmu_idx);
fe8d8f0f 649#endif
3c7b48b7 650#endif
f0d5e471 651int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 652
e59be77a 653#ifndef NO_CPU_IO_DEFS
2994fd96 654#define cpu_init(cpu_model) CPU(cpu_sparc_init(cpu_model))
e59be77a
AF
655#endif
656
9467d44c 657#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 658#define cpu_list sparc_cpu_list
9467d44c 659
6ebbf390 660/* MMU modes definitions */
2aae2b8e
IK
661#if defined (TARGET_SPARC64)
662#define MMU_USER_IDX 0
2aae2b8e 663#define MMU_USER_SECONDARY_IDX 1
2aae2b8e 664#define MMU_KERNEL_IDX 2
2aae2b8e 665#define MMU_KERNEL_SECONDARY_IDX 3
2aae2b8e 666#define MMU_NUCLEUS_IDX 4
84f8f587 667#define MMU_PHYS_IDX 5
2aae2b8e 668#else
9e31b9e2
BS
669#define MMU_USER_IDX 0
670#define MMU_KERNEL_IDX 1
af7a06ba 671#define MMU_PHYS_IDX 2
2aae2b8e
IK
672#endif
673
674#if defined (TARGET_SPARC64)
c5f9864e 675static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e
IK
676{
677 return env1->def->features & CPU_FEATURE_HYPV;
678}
679
c5f9864e 680static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
681{
682 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
683}
684
c5f9864e 685static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
686{
687 return env1->pstate & PS_PRIV;
688}
c9b459aa
AT
689#else
690static inline int cpu_supervisor_mode(CPUSPARCState *env1)
691{
692 return env1->psrs;
693}
2065061e 694#endif
9e31b9e2 695
af7a06ba 696static inline int cpu_mmu_index(CPUSPARCState *env, bool ifetch)
6ebbf390 697{
6f27aba6 698#if defined(CONFIG_USER_ONLY)
9e31b9e2 699 return MMU_USER_IDX;
6f27aba6 700#elif !defined(TARGET_SPARC64)
af7a06ba
RH
701 if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
702 return MMU_PHYS_IDX;
703 } else {
704 return env->psrs;
705 }
6f27aba6 706#else
af7a06ba
RH
707 /* IMMU or DMMU disabled. */
708 if (ifetch
709 ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
710 : (env->lsu & DMMU_E) == 0) {
711 return MMU_PHYS_IDX;
af7a06ba 712 } else if (cpu_hypervisor_mode(env)) {
84f8f587 713 return MMU_PHYS_IDX;
9a10756d
AT
714 } else if (env->tl > 0) {
715 return MMU_NUCLEUS_IDX;
af7a06ba 716 } else if (cpu_supervisor_mode(env)) {
2aae2b8e
IK
717 return MMU_KERNEL_IDX;
718 } else {
719 return MMU_USER_IDX;
720 }
6f27aba6
BS
721#endif
722}
723
c5f9864e 724static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
725{
726#if !defined (TARGET_SPARC64)
727 if (env1->psret != 0)
728 return 1;
729#else
1a2aefae 730 if ((env1->pstate & PS_IE) && !cpu_hypervisor_mode(env1)) {
2df6c2d0 731 return 1;
1a2aefae 732 }
2df6c2d0
IK
733#endif
734
735 return 0;
736}
737
c5f9864e 738static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
739{
740#if !defined(TARGET_SPARC64)
741 /* level 15 is non-maskable on sparc v8 */
742 return pil == 15 || pil > env1->psrpil;
743#else
744 return pil > env1->psrpil;
745#endif
746}
747
022c62cb 748#include "exec/cpu-all.h"
7a3f1944 749
f4b1a842
BS
750#ifdef TARGET_SPARC64
751/* sun4u.c */
8f4efc55
IK
752void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
753uint64_t cpu_tick_get_count(CPUTimer *timer);
754void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 755trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
756#endif
757
99a23063
RH
758#define TB_FLAG_MMU_MASK 7
759#define TB_FLAG_FPU_ENABLED (1 << 4)
760#define TB_FLAG_AM_ENABLED (1 << 5)
c9b459aa
AT
761#define TB_FLAG_SUPER (1 << 6)
762#define TB_FLAG_HYPER (1 << 7)
a6d567e5 763#define TB_FLAG_ASI_SHIFT 24
f838e2c5 764
c5f9864e 765static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
99a23063 766 target_ulong *cs_base, uint32_t *pflags)
6b917547 767{
99a23063 768 uint32_t flags;
6b917547
AL
769 *pc = env->pc;
770 *cs_base = env->npc;
99a23063 771 flags = cpu_mmu_index(env, false);
c9b459aa
AT
772#ifndef CONFIG_USER_ONLY
773 if (cpu_supervisor_mode(env)) {
774 flags |= TB_FLAG_SUPER;
775 }
776#endif
6b917547 777#ifdef TARGET_SPARC64
c9b459aa
AT
778#ifndef CONFIG_USER_ONLY
779 if (cpu_hypervisor_mode(env)) {
780 flags |= TB_FLAG_HYPER;
781 }
782#endif
f838e2c5 783 if (env->pstate & PS_AM) {
99a23063 784 flags |= TB_FLAG_AM_ENABLED;
f838e2c5 785 }
99a23063
RH
786 if ((env->def->features & CPU_FEATURE_FLOAT)
787 && (env->pstate & PS_PEF)
f838e2c5 788 && (env->fprs & FPRS_FEF)) {
99a23063 789 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5 790 }
a6d567e5 791 flags |= env->asi << TB_FLAG_ASI_SHIFT;
6b917547 792#else
f838e2c5 793 if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
99a23063 794 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5
BS
795 }
796#endif
99a23063 797 *pflags = flags;
f838e2c5
BS
798}
799
800static inline bool tb_fpu_enabled(int tb_flags)
801{
802#if defined(CONFIG_USER_ONLY)
803 return true;
804#else
805 return tb_flags & TB_FLAG_FPU_ENABLED;
806#endif
807}
808
809static inline bool tb_am_enabled(int tb_flags)
810{
811#ifndef TARGET_SPARC64
812 return false;
813#else
814 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
815#endif
816}
817
7a3f1944 818#endif