]> git.proxmox.com Git - mirror_qemu.git/blame - target/sparc/cpu.h
leon3: use qemu_irq framework instead of callback as property
[mirror_qemu.git] / target / sparc / cpu.h
CommitLineData
07f5a258
MA
1#ifndef SPARC_CPU_H
2#define SPARC_CPU_H
7a3f1944 3
1de7afc9 4#include "qemu/bswap.h"
d61d1b20 5#include "cpu-qom.h"
74433bf0 6#include "exec/cpu-defs.h"
af7bf89b
FB
7
8#if !defined(TARGET_SPARC64)
30038fd8 9#define TARGET_DPREGS 16
058ed88c 10#else
30038fd8 11#define TARGET_DPREGS 32
af7bf89b 12#endif
3cf1e035 13
7a3f1944
FB
14/*#define EXCP_INTERRUPT 0x100*/
15
f8a74597
RH
16/* Windowed register indexes. */
17enum {
18 WREG_O0,
19 WREG_O1,
20 WREG_O2,
21 WREG_O3,
22 WREG_O4,
23 WREG_O5,
24 WREG_O6,
25 WREG_O7,
26
27 WREG_L0,
28 WREG_L1,
29 WREG_L2,
30 WREG_L3,
31 WREG_L4,
32 WREG_L5,
33 WREG_L6,
34 WREG_L7,
35
36 WREG_I0,
37 WREG_I1,
38 WREG_I2,
39 WREG_I3,
40 WREG_I4,
41 WREG_I5,
42 WREG_I6,
43 WREG_I7,
44
45 WREG_SP = WREG_O6,
46 WREG_FP = WREG_I6,
47};
48
cf495bcf 49/* trap definitions */
3475187d 50#ifndef TARGET_SPARC64
878d3096 51#define TT_TFAULT 0x01
cf495bcf 52#define TT_ILL_INSN 0x02
e8af50a3 53#define TT_PRIV_INSN 0x03
e80cfcfc 54#define TT_NFPU_INSN 0x04
cf495bcf 55#define TT_WIN_OVF 0x05
5fafdf24 56#define TT_WIN_UNF 0x06
d2889a3e 57#define TT_UNALIGNED 0x07
e8af50a3 58#define TT_FP_EXCP 0x08
878d3096 59#define TT_DFAULT 0x09
e32f879d 60#define TT_TOVF 0x0a
878d3096 61#define TT_EXTINT 0x10
1b2e93c1 62#define TT_CODE_ACCESS 0x21
64a88d5d 63#define TT_UNIMP_FLUSH 0x25
b4f0a316 64#define TT_DATA_ACCESS 0x29
cf495bcf 65#define TT_DIV_ZERO 0x2a
fcc72045 66#define TT_NCP_INSN 0x24
cf495bcf 67#define TT_TRAP 0x80
3475187d 68#else
8194f35a 69#define TT_POWER_ON_RESET 0x01
3475187d 70#define TT_TFAULT 0x08
1b2e93c1 71#define TT_CODE_ACCESS 0x0a
3475187d 72#define TT_ILL_INSN 0x10
64a88d5d 73#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
74#define TT_PRIV_INSN 0x11
75#define TT_NFPU_INSN 0x20
76#define TT_FP_EXCP 0x21
e32f879d 77#define TT_TOVF 0x23
3475187d
FB
78#define TT_CLRWIN 0x24
79#define TT_DIV_ZERO 0x28
80#define TT_DFAULT 0x30
b4f0a316 81#define TT_DATA_ACCESS 0x32
d2889a3e 82#define TT_UNALIGNED 0x34
83469015 83#define TT_PRIV_ACT 0x37
1ceca928
AT
84#define TT_INSN_REAL_TRANSLATION_MISS 0x3e
85#define TT_DATA_REAL_TRANSLATION_MISS 0x3f
3475187d 86#define TT_EXTINT 0x40
74b9decc 87#define TT_IVEC 0x60
e19e4efe
BS
88#define TT_TMISS 0x64
89#define TT_DMISS 0x68
74b9decc 90#define TT_DPROT 0x6c
3475187d
FB
91#define TT_SPILL 0x80
92#define TT_FILL 0xc0
88c8e03f 93#define TT_WOTHER (1 << 5)
3475187d 94#define TT_TRAP 0x100
6e040755 95#define TT_HTRAP 0x180
3475187d 96#endif
7a3f1944 97
4b8b8b76
BS
98#define PSR_NEG_SHIFT 23
99#define PSR_NEG (1 << PSR_NEG_SHIFT)
100#define PSR_ZERO_SHIFT 22
101#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
102#define PSR_OVF_SHIFT 21
103#define PSR_OVF (1 << PSR_OVF_SHIFT)
104#define PSR_CARRY_SHIFT 20
105#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 106#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 107#if !defined(TARGET_SPARC64)
e80cfcfc
FB
108#define PSR_EF (1<<12)
109#define PSR_PIL 0xf00
e8af50a3
FB
110#define PSR_S (1<<7)
111#define PSR_PS (1<<6)
112#define PSR_ET (1<<5)
113#define PSR_CWP 0x1f
2aae2b8e 114#endif
e8af50a3 115
8393617c
BS
116#define CC_SRC (env->cc_src)
117#define CC_SRC2 (env->cc_src2)
118#define CC_DST (env->cc_dst)
119#define CC_OP (env->cc_op)
120
c3ce5a23
PB
121/* Even though lazy evaluation of CPU condition codes tends to be less
122 * important on RISC systems where condition codes are only updated
123 * when explicitly requested, SPARC uses it to update 32-bit and 64-bit
124 * condition codes.
125 */
8393617c
BS
126enum {
127 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
128 CC_OP_FLAGS, /* all cc are back in status register */
129 CC_OP_DIV, /* modify N, Z and V, C = 0*/
130 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
131 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
132 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
133 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
134 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
135 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
136 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
137 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
138 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
139 CC_OP_NB,
140};
141
e8af50a3
FB
142/* Trap base register */
143#define TBR_BASE_MASK 0xfffff000
144
3475187d 145#if defined(TARGET_SPARC64)
5210977a
IK
146#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
147#define PS_IG (1<<11) /* v9, zero on UA2007 */
148#define PS_MG (1<<10) /* v9, zero on UA2007 */
149#define PS_CLE (1<<9) /* UA2007 */
150#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 151#define PS_RMO (1<<7)
5210977a
IK
152#define PS_RED (1<<5) /* v9, zero on UA2007 */
153#define PS_PEF (1<<4) /* enable fpu */
154#define PS_AM (1<<3) /* address mask */
3475187d
FB
155#define PS_PRIV (1<<2)
156#define PS_IE (1<<1)
5210977a 157#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
158
159#define FPRS_FEF (1<<2)
6f27aba6
BS
160
161#define HS_PRIV (1<<2)
3475187d
FB
162#endif
163
e8af50a3 164/* Fcc */
ba6a9d8c
BS
165#define FSR_RD1 (1ULL << 31)
166#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
167#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
168#define FSR_RD_NEAREST 0
169#define FSR_RD_ZERO FSR_RD0
170#define FSR_RD_POS FSR_RD1
171#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
172
ba6a9d8c
BS
173#define FSR_NVM (1ULL << 27)
174#define FSR_OFM (1ULL << 26)
175#define FSR_UFM (1ULL << 25)
176#define FSR_DZM (1ULL << 24)
177#define FSR_NXM (1ULL << 23)
e8af50a3
FB
178#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
179
ba6a9d8c
BS
180#define FSR_NVA (1ULL << 9)
181#define FSR_OFA (1ULL << 8)
182#define FSR_UFA (1ULL << 7)
183#define FSR_DZA (1ULL << 6)
184#define FSR_NXA (1ULL << 5)
e8af50a3
FB
185#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
186
ba6a9d8c
BS
187#define FSR_NVC (1ULL << 4)
188#define FSR_OFC (1ULL << 3)
189#define FSR_UFC (1ULL << 2)
190#define FSR_DZC (1ULL << 1)
191#define FSR_NXC (1ULL << 0)
e8af50a3
FB
192#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
193
ba6a9d8c
BS
194#define FSR_FTT2 (1ULL << 16)
195#define FSR_FTT1 (1ULL << 15)
196#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
197//gcc warns about constant overflow for ~FSR_FTT_MASK
198//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
199#ifdef TARGET_SPARC64
200#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
201#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
202#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
203#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
204#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
205#else
206#define FSR_FTT_NMASK 0xfffe3fffULL
207#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 208#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 209#endif
3a3b925d 210#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
211#define FSR_FTT_IEEE_EXCP (1ULL << 14)
212#define FSR_FTT_UNIMPFPOP (3ULL << 14)
213#define FSR_FTT_SEQ_ERROR (4ULL << 14)
214#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 215
4b8b8b76 216#define FSR_FCC1_SHIFT 11
ba6a9d8c 217#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 218#define FSR_FCC0_SHIFT 10
ba6a9d8c 219#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
220
221/* MMU */
0f8a249a
BS
222#define MMU_E (1<<0)
223#define MMU_NF (1<<1)
e8af50a3
FB
224
225#define PTE_ENTRYTYPE_MASK 3
226#define PTE_ACCESS_MASK 0x1c
227#define PTE_ACCESS_SHIFT 2
8d5f07fa 228#define PTE_PPN_SHIFT 7
e8af50a3
FB
229#define PTE_ADDR_MASK 0xffffff00
230
0f8a249a
BS
231#define PG_ACCESSED_BIT 5
232#define PG_MODIFIED_BIT 6
e8af50a3
FB
233#define PG_CACHE_BIT 7
234
235#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
236#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
237#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
238
1a14026e
BS
239/* 3 <= NWINDOWS <= 32. */
240#define MIN_NWINDOWS 3
241#define MAX_NWINDOWS 32
cf495bcf 242
74433bf0 243#ifdef TARGET_SPARC64
375ee38b
BS
244typedef struct trap_state {
245 uint64_t tpc;
246 uint64_t tnpc;
247 uint64_t tstate;
248 uint32_t tt;
249} trap_state;
6f27aba6 250#endif
a3d5ad76 251#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 252
9d81b2d2 253struct sparc_def_t {
5578ceab
BS
254 const char *name;
255 target_ulong iu_version;
256 uint32_t fpu_version;
257 uint32_t mmu_version;
258 uint32_t mmu_bm;
259 uint32_t mmu_ctpr_mask;
260 uint32_t mmu_cxr_mask;
261 uint32_t mmu_sfsr_mask;
262 uint32_t mmu_trcr_mask;
963262de 263 uint32_t mxcc_version;
5578ceab
BS
264 uint32_t features;
265 uint32_t nwindows;
266 uint32_t maxtl;
9d81b2d2 267};
5578ceab 268
b04d9890
FC
269#define CPU_FEATURE_FLOAT (1 << 0)
270#define CPU_FEATURE_FLOAT128 (1 << 1)
271#define CPU_FEATURE_SWAP (1 << 2)
272#define CPU_FEATURE_MUL (1 << 3)
273#define CPU_FEATURE_DIV (1 << 4)
274#define CPU_FEATURE_FLUSH (1 << 5)
275#define CPU_FEATURE_FSQRT (1 << 6)
276#define CPU_FEATURE_FMUL (1 << 7)
277#define CPU_FEATURE_VIS1 (1 << 8)
278#define CPU_FEATURE_VIS2 (1 << 9)
279#define CPU_FEATURE_FSMULD (1 << 10)
280#define CPU_FEATURE_HYPV (1 << 11)
281#define CPU_FEATURE_CMT (1 << 12)
282#define CPU_FEATURE_GL (1 << 13)
283#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 284#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 285#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 286#define CPU_FEATURE_POWERDOWN (1 << 17)
16c358e9 287#define CPU_FEATURE_CASA (1 << 18)
60f356e8 288
5578ceab
BS
289#ifndef TARGET_SPARC64
290#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
291 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
292 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
293 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
294#else
295#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
296 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
297 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
298 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
16c358e9
SH
299 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
300 CPU_FEATURE_CASA)
5578ceab
BS
301enum {
302 mmu_us_12, // Ultrasparc < III (64 entry TLB)
303 mmu_us_3, // Ultrasparc III (512 entry TLB)
304 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
305 mmu_sun4v, // T1, T2
306};
307#endif
308
f707726e 309#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 310#define TTE_NFO_BIT (1ULL << 60)
ccdb4c55 311#define TTE_IE_BIT (1ULL << 59)
f707726e
IK
312#define TTE_USED_BIT (1ULL << 41)
313#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 314#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
315#define TTE_PRIV_BIT (1ULL << 2)
316#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 317#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e 318
c2c7f864
AT
319#define TTE_NFO_BIT_UA2005 (1ULL << 62)
320#define TTE_USED_BIT_UA2005 (1ULL << 47)
321#define TTE_LOCKED_BIT_UA2005 (1ULL << 61)
322#define TTE_SIDEEFFECT_BIT_UA2005 (1ULL << 11)
323#define TTE_PRIV_BIT_UA2005 (1ULL << 8)
324#define TTE_W_OK_BIT_UA2005 (1ULL << 6)
325
f707726e 326#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 327#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
ccdb4c55 328#define TTE_IS_IE(tte) ((tte) & TTE_IE_BIT)
f707726e
IK
329#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
330#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 331#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
c2c7f864 332#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
06e12b65
TS
333#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
334#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
c2c7f864
AT
335
336#define TTE_IS_NFO_UA2005(tte) ((tte) & TTE_NFO_BIT_UA2005)
337#define TTE_IS_USED_UA2005(tte) ((tte) & TTE_USED_BIT_UA2005)
338#define TTE_IS_LOCKED_UA2005(tte) ((tte) & TTE_LOCKED_BIT_UA2005)
339#define TTE_IS_SIDEEFFECT_UA2005(tte) ((tte) & TTE_SIDEEFFECT_BIT_UA2005)
340#define TTE_IS_PRIV_UA2005(tte) ((tte) & TTE_PRIV_BIT_UA2005)
341#define TTE_IS_W_OK_UA2005(tte) ((tte) & TTE_W_OK_BIT_UA2005)
342
2a90358f 343#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
344
345#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
346#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
347
06e12b65 348#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
c2c7f864 349#define TTE_PGSIZE_UA2005(tte) ((tte) & 7ULL)
06e12b65
TS
350#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
351
5b5352b2
AT
352/* UltraSPARC T1 specific */
353#define TLB_UST1_IS_REAL_BIT (1ULL << 9) /* Real translation entry */
354#define TLB_UST1_IS_SUN4V_BIT (1ULL << 10) /* sun4u/sun4v TTE format switch */
355
ccc76c24
TS
356#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
357#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
358#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
359#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
360#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
361#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
362#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
363#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
364#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
365#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
366#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
367#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
368#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
369
370#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
371#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
372#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
373#define SFSR_CT_SECONDARY (1ULL << 4)
374#define SFSR_CT_NUCLEUS (2ULL << 4)
375#define SFSR_CT_NOTRANS (3ULL << 4)
376#define SFSR_CT_MASK (3ULL << 4)
377
79227036
BS
378/* Leon3 cache control */
379
380/* Cache control: emulate the behavior of cache control registers but without
381 any effect on the emulated */
382
383#define CACHE_STATE_MASK 0x3
384#define CACHE_DISABLED 0x0
385#define CACHE_FROZEN 0x1
386#define CACHE_ENABLED 0x3
387
388/* Cache Control register fields */
389
390#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
391#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
392#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
393#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
394#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
395#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
396#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
397#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
398
7285fba0
AT
399#define CONVERT_BIT(X, SRC, DST) \
400 (SRC > DST ? (X) / (SRC / DST) & (DST) : ((X) & SRC) * (DST / SRC))
401
6e8e7d4c
IK
402typedef struct SparcTLBEntry {
403 uint64_t tag;
404 uint64_t tte;
405} SparcTLBEntry;
406
8f4efc55
IK
407struct CPUTimer
408{
409 const char *name;
410 uint32_t frequency;
411 uint32_t disabled;
412 uint64_t disabled_mask;
e913cac7
MCA
413 uint32_t npt;
414 uint64_t npt_mask;
8f4efc55 415 int64_t clock_offset;
1246b259 416 QEMUTimer *qtimer;
8f4efc55
IK
417};
418
419typedef struct CPUTimer CPUTimer;
420
cb159821 421typedef struct CPUSPARCState CPUSPARCState;
96df2bc9
AT
422#if defined(TARGET_SPARC64)
423typedef union {
424 uint64_t mmuregs[16];
425 struct {
426 uint64_t tsb_tag_target;
427 uint64_t mmu_primary_context;
428 uint64_t mmu_secondary_context;
429 uint64_t sfsr;
430 uint64_t sfar;
431 uint64_t tsb;
432 uint64_t tag_access;
433 uint64_t virtual_watchpoint;
434 uint64_t physical_watchpoint;
15f746ce
AT
435 uint64_t sun4v_ctx_config[2];
436 uint64_t sun4v_tsb_pointers[4];
96df2bc9
AT
437 };
438} SparcV9MMU;
439#endif
cb159821 440struct CPUSPARCState {
af7bf89b
FB
441 target_ulong gregs[8]; /* general registers */
442 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
443 target_ulong pc; /* program counter */
444 target_ulong npc; /* next program counter */
445 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
446
447 /* emulator internal flags handling */
d9bdab86 448 target_ulong cc_src, cc_src2;
dc99a3f2 449 target_ulong cc_dst;
8393617c 450 uint32_t cc_op;
dc99a3f2 451
7c60cc4b
FB
452 target_ulong cond; /* conditional branch result (XXX: save it in a
453 temporary register when possible) */
454
cf495bcf 455 uint32_t psr; /* processor state register */
3475187d 456 target_ulong fsr; /* FPU state register */
30038fd8 457 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
458 uint32_t cwp; /* index of current register window (extracted
459 from PSR) */
5210977a 460#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 461 uint32_t wim; /* window invalid mask */
5210977a 462#endif
3475187d 463 target_ulong tbr; /* trap base register */
2aae2b8e 464#if !defined(TARGET_SPARC64)
e8af50a3
FB
465 int psrs; /* supervisor mode (extracted from PSR) */
466 int psrps; /* previous supervisor mode */
467 int psret; /* enable traps */
5210977a 468#endif
327ac2e7
BS
469 uint32_t psrpil; /* interrupt blocking level */
470 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 471#if !defined(TARGET_SPARC64)
e80cfcfc 472 int psref; /* enable fpu */
2aae2b8e 473#endif
cf495bcf 474 int interrupt_index;
cf495bcf 475 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 476 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 477
1f5c00cf
AB
478 /* Fields up to this point are cleared by a CPU reset */
479 struct {} end_reset_fields;
480
f0c3c505 481 /* Fields from here on are preserved across CPU reset. */
89aaf60d
BS
482 target_ulong version;
483 uint32_t nwindows;
484
e8af50a3 485 /* MMU regs */
3475187d
FB
486#if defined(TARGET_SPARC64)
487 uint64_t lsu;
488#define DMMU_E 0x8
489#define IMMU_E 0x4
96df2bc9
AT
490 SparcV9MMU immu;
491 SparcV9MMU dmmu;
6e8e7d4c
IK
492 SparcTLBEntry itlb[64];
493 SparcTLBEntry dtlb[64];
fb79ceb9 494 uint32_t mmu_version;
3475187d 495#else
3dd9a152 496 uint32_t mmuregs[32];
952a328f
BS
497 uint64_t mxccdata[4];
498 uint64_t mxccregs[8];
4d2c2b77
BS
499 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
500 uint64_t mmubpaction;
4017190e 501 uint64_t mmubpregs[4];
3ebf5aaf 502 uint64_t prom_addr;
3475187d 503#endif
e8af50a3 504 /* temporary float registers */
1f587329 505 float128 qt0, qt1;
7a0e1f41 506 float_status fp_status;
af7bf89b 507#if defined(TARGET_SPARC64)
c19148bd
BS
508#define MAXTL_MAX 8
509#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 510 trap_state ts[MAXTL_MAX];
0f8a249a 511 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
512 uint32_t asi;
513 uint32_t pstate;
514 uint32_t tl;
c19148bd 515 uint32_t maxtl;
3475187d 516 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
517 uint64_t agregs[8]; /* alternate general registers */
518 uint64_t bgregs[8]; /* backup for normal global registers */
519 uint64_t igregs[8]; /* interrupt general registers */
520 uint64_t mgregs[8]; /* mmu general registers */
cbc3a6a4 521 uint64_t glregs[8 * MAXTL_MAX];
3475187d 522 uint64_t fprs;
83469015 523 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 524 CPUTimer *tick, *stick;
709f2c1b
IK
525#define TICK_NPT_MASK 0x8000000000000000ULL
526#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 527 uint64_t gsr;
e9ebed4d
BS
528 uint32_t gl; // UA2005
529 /* UA 2005 hyperprivileged registers */
c19148bd 530 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
4ec3e346 531 uint64_t scratch[8];
8f4efc55 532 CPUTimer *hstick; // UA 2005
361dea40
BS
533 /* Interrupt vector registers */
534 uint64_t ivec_status;
535 uint64_t ivec_data[3];
9d926598 536 uint32_t softint;
8fa211e8
BS
537#define SOFTINT_TIMER 1
538#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
539#define SOFTINT_INTRMASK (0xFFFE)
540#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 541#endif
576e1c4c 542 sparc_def_t def;
b04d9890 543
ab4c072d 544 qemu_irq pil_irq;
b04d9890 545 void *irq_manager;
c5f9864e 546 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
547
548 /* Leon3 cache control */
549 uint32_t cache_control;
cb159821 550};
64a88d5d 551
d61d1b20
PB
552/**
553 * SPARCCPU:
554 * @env: #CPUSPARCState
555 *
556 * A SPARC CPU.
557 */
558struct SPARCCPU {
559 /*< private >*/
560 CPUState parent_obj;
561 /*< public >*/
562
5b146dc7 563 CPUNegativeOffsetState neg;
d61d1b20
PB
564 CPUSPARCState env;
565};
566
d61d1b20
PB
567
568#ifndef CONFIG_USER_ONLY
8a9358cc 569extern const VMStateDescription vmstate_sparc_cpu;
d61d1b20
PB
570#endif
571
572void sparc_cpu_do_interrupt(CPUState *cpu);
90c84c56 573void sparc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
d61d1b20
PB
574hwaddr sparc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
575int sparc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
576int sparc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
b35399bb
SS
577void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
578 MMUAccessType access_type,
579 int mmu_idx,
580 uintptr_t retaddr);
2f9d35fc 581void cpu_raise_exception_ra(CPUSPARCState *, int, uintptr_t) QEMU_NORETURN;
e59be77a 582
5a834bb4 583#ifndef NO_CPU_IO_DEFS
ab3b491f 584/* cpu_init.c */
91736d37 585void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
0442428a 586void sparc_cpu_list(void);
163fa5ca 587/* mmu_helper.c */
e84942f2
RH
588bool sparc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
589 MMUAccessType access_type, int mmu_idx,
590 bool probe, uintptr_t retaddr);
48585ec5 591target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
fad866da 592void dump_mmu(CPUSPARCState *env);
91736d37 593
44520db1 594#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
f3659eee
AF
595int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
596 uint8_t *buf, int len, bool is_write);
44520db1
FC
597#endif
598
599
91736d37 600/* translate.c */
55c3ceef 601void sparc_tcg_init(void);
91736d37
BS
602
603/* cpu-exec.c */
7a3f1944 604
070af384 605/* win_helper.c */
c5f9864e
AF
606target_ulong cpu_get_psr(CPUSPARCState *env1);
607void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
4552a09d 608void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
5a834bb4 609#ifdef TARGET_SPARC64
c5f9864e
AF
610target_ulong cpu_get_ccr(CPUSPARCState *env1);
611void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
612target_ulong cpu_get_cwp64(CPUSPARCState *env1);
613void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
614void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
cbc3a6a4 615void cpu_gl_switch_gregs(CPUSPARCState *env, uint32_t new_gl);
4c6aa085 616#endif
c5f9864e
AF
617int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
618int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
619void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 620
79227036 621/* int_helper.c */
c5f9864e 622void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 623
4c6aa085
BS
624/* sun4m.c, sun4u.c */
625void cpu_check_irqs(CPUSPARCState *env);
1a14026e 626
60f356e8
FC
627/* leon3.c */
628void leon3_irq_ack(void *irq_manager, int intno);
629
299b520c
IK
630#if defined (TARGET_SPARC64)
631
632static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
633{
634 return (x & mask) == (y & mask);
635}
636
637#define MMU_CONTEXT_BITS 13
638#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
639
640static inline int tlb_compare_context(const SparcTLBEntry *tlb,
641 uint64_t context)
642{
643 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
644}
645
0bbd4a0d 646#endif
3475187d
FB
647#endif
648
91736d37 649/* cpu-exec.c */
3c7b48b7 650#if !defined(CONFIG_USER_ONLY)
f8c3db33
PM
651void sparc_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
652 vaddr addr, unsigned size,
653 MMUAccessType access_type,
654 int mmu_idx, MemTxAttrs attrs,
655 MemTxResult response, uintptr_t retaddr);
b64b6436 656#if defined(TARGET_SPARC64)
a8170e5e 657hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 658 int mmu_idx);
fe8d8f0f 659#endif
3c7b48b7 660#endif
f0d5e471 661int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 662
1d4bfc54
IM
663#define SPARC_CPU_TYPE_SUFFIX "-" TYPE_SPARC_CPU
664#define SPARC_CPU_TYPE_NAME(model) model SPARC_CPU_TYPE_SUFFIX
0dacec87 665#define CPU_RESOLVING_TYPE TYPE_SPARC_CPU
1d4bfc54 666
9467d44c 667#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 668#define cpu_list sparc_cpu_list
9467d44c 669
6ebbf390 670/* MMU modes definitions */
2aae2b8e
IK
671#if defined (TARGET_SPARC64)
672#define MMU_USER_IDX 0
2aae2b8e 673#define MMU_USER_SECONDARY_IDX 1
2aae2b8e 674#define MMU_KERNEL_IDX 2
2aae2b8e 675#define MMU_KERNEL_SECONDARY_IDX 3
2aae2b8e 676#define MMU_NUCLEUS_IDX 4
84f8f587 677#define MMU_PHYS_IDX 5
2aae2b8e 678#else
9e31b9e2
BS
679#define MMU_USER_IDX 0
680#define MMU_KERNEL_IDX 1
af7a06ba 681#define MMU_PHYS_IDX 2
2aae2b8e
IK
682#endif
683
684#if defined (TARGET_SPARC64)
c5f9864e 685static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e 686{
576e1c4c 687 return env1->def.features & CPU_FEATURE_HYPV;
2aae2b8e
IK
688}
689
c5f9864e 690static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
691{
692 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
693}
694
c5f9864e 695static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
696{
697 return env1->pstate & PS_PRIV;
698}
c9b459aa
AT
699#else
700static inline int cpu_supervisor_mode(CPUSPARCState *env1)
701{
702 return env1->psrs;
703}
2065061e 704#endif
9e31b9e2 705
af7a06ba 706static inline int cpu_mmu_index(CPUSPARCState *env, bool ifetch)
6ebbf390 707{
6f27aba6 708#if defined(CONFIG_USER_ONLY)
9e31b9e2 709 return MMU_USER_IDX;
6f27aba6 710#elif !defined(TARGET_SPARC64)
af7a06ba
RH
711 if ((env->mmuregs[0] & MMU_E) == 0) { /* MMU disabled */
712 return MMU_PHYS_IDX;
713 } else {
714 return env->psrs;
715 }
6f27aba6 716#else
af7a06ba
RH
717 /* IMMU or DMMU disabled. */
718 if (ifetch
719 ? (env->lsu & IMMU_E) == 0 || (env->pstate & PS_RED) != 0
720 : (env->lsu & DMMU_E) == 0) {
721 return MMU_PHYS_IDX;
af7a06ba 722 } else if (cpu_hypervisor_mode(env)) {
84f8f587 723 return MMU_PHYS_IDX;
9a10756d
AT
724 } else if (env->tl > 0) {
725 return MMU_NUCLEUS_IDX;
af7a06ba 726 } else if (cpu_supervisor_mode(env)) {
2aae2b8e
IK
727 return MMU_KERNEL_IDX;
728 } else {
729 return MMU_USER_IDX;
730 }
6f27aba6
BS
731#endif
732}
733
c5f9864e 734static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
735{
736#if !defined (TARGET_SPARC64)
737 if (env1->psret != 0)
738 return 1;
739#else
1a2aefae 740 if ((env1->pstate & PS_IE) && !cpu_hypervisor_mode(env1)) {
2df6c2d0 741 return 1;
1a2aefae 742 }
2df6c2d0
IK
743#endif
744
745 return 0;
746}
747
c5f9864e 748static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
749{
750#if !defined(TARGET_SPARC64)
751 /* level 15 is non-maskable on sparc v8 */
752 return pil == 15 || pil > env1->psrpil;
753#else
754 return pil > env1->psrpil;
755#endif
756}
757
4f7c64b3 758typedef CPUSPARCState CPUArchState;
2161a612 759typedef SPARCCPU ArchCPU;
4f7c64b3 760
022c62cb 761#include "exec/cpu-all.h"
7a3f1944 762
f4b1a842
BS
763#ifdef TARGET_SPARC64
764/* sun4u.c */
8f4efc55
IK
765void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
766uint64_t cpu_tick_get_count(CPUTimer *timer);
767void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 768trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
769#endif
770
99a23063
RH
771#define TB_FLAG_MMU_MASK 7
772#define TB_FLAG_FPU_ENABLED (1 << 4)
773#define TB_FLAG_AM_ENABLED (1 << 5)
c9b459aa
AT
774#define TB_FLAG_SUPER (1 << 6)
775#define TB_FLAG_HYPER (1 << 7)
a6d567e5 776#define TB_FLAG_ASI_SHIFT 24
f838e2c5 777
c5f9864e 778static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
99a23063 779 target_ulong *cs_base, uint32_t *pflags)
6b917547 780{
99a23063 781 uint32_t flags;
6b917547
AL
782 *pc = env->pc;
783 *cs_base = env->npc;
99a23063 784 flags = cpu_mmu_index(env, false);
c9b459aa
AT
785#ifndef CONFIG_USER_ONLY
786 if (cpu_supervisor_mode(env)) {
787 flags |= TB_FLAG_SUPER;
788 }
789#endif
6b917547 790#ifdef TARGET_SPARC64
c9b459aa
AT
791#ifndef CONFIG_USER_ONLY
792 if (cpu_hypervisor_mode(env)) {
793 flags |= TB_FLAG_HYPER;
794 }
795#endif
f838e2c5 796 if (env->pstate & PS_AM) {
99a23063 797 flags |= TB_FLAG_AM_ENABLED;
f838e2c5 798 }
576e1c4c 799 if ((env->def.features & CPU_FEATURE_FLOAT)
99a23063 800 && (env->pstate & PS_PEF)
f838e2c5 801 && (env->fprs & FPRS_FEF)) {
99a23063 802 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5 803 }
a6d567e5 804 flags |= env->asi << TB_FLAG_ASI_SHIFT;
6b917547 805#else
576e1c4c 806 if ((env->def.features & CPU_FEATURE_FLOAT) && env->psref) {
99a23063 807 flags |= TB_FLAG_FPU_ENABLED;
f838e2c5
BS
808 }
809#endif
99a23063 810 *pflags = flags;
f838e2c5
BS
811}
812
813static inline bool tb_fpu_enabled(int tb_flags)
814{
815#if defined(CONFIG_USER_ONLY)
816 return true;
817#else
818 return tb_flags & TB_FLAG_FPU_ENABLED;
819#endif
820}
821
822static inline bool tb_am_enabled(int tb_flags)
823{
824#ifndef TARGET_SPARC64
825 return false;
826#else
827 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
828#endif
829}
830
7a3f1944 831#endif