]> git.proxmox.com Git - mirror_qemu.git/blame - target/tilegx/cpu.h
tcg: Split out target/arch/cpu-param.h
[mirror_qemu.git] / target / tilegx / cpu.h
CommitLineData
9f64170d
CG
1/*
2 * TILE-Gx virtual CPU header
3 *
4 * Copyright (c) 2015 Chen Gang
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
07f5a258
MA
19
20#ifndef TILEGX_CPU_H
21#define TILEGX_CPU_H
9f64170d 22
9f64170d 23#include "qemu-common.h"
9f64170d
CG
24#include "exec/cpu-defs.h"
25
74433bf0 26#define CPUArchState struct CPUTLGState
9f64170d
CG
27
28/* TILE-Gx common register alias */
29#define TILEGX_R_RE 0 /* 0 register, for function/syscall return value */
30#define TILEGX_R_ERR 1 /* 1 register, for syscall errno flag */
31#define TILEGX_R_NR 10 /* 10 register, for syscall number */
32#define TILEGX_R_BP 52 /* 52 register, optional frame pointer */
33#define TILEGX_R_TP 53 /* TP register, thread local storage data */
34#define TILEGX_R_SP 54 /* SP register, stack pointer */
35#define TILEGX_R_LR 55 /* LR register, may save pc, but it is not pc */
36#define TILEGX_R_COUNT 56 /* Only 56 registers are really useful */
37#define TILEGX_R_SN 56 /* SN register, obsoleted, it likes zero register */
38#define TILEGX_R_IDN0 57 /* IDN0 register, cause IDN_ACCESS exception */
39#define TILEGX_R_IDN1 58 /* IDN1 register, cause IDN_ACCESS exception */
40#define TILEGX_R_UDN0 59 /* UDN0 register, cause UDN_ACCESS exception */
41#define TILEGX_R_UDN1 60 /* UDN1 register, cause UDN_ACCESS exception */
42#define TILEGX_R_UDN2 61 /* UDN2 register, cause UDN_ACCESS exception */
43#define TILEGX_R_UDN3 62 /* UDN3 register, cause UDN_ACCESS exception */
44#define TILEGX_R_ZERO 63 /* Zero register, always zero */
45#define TILEGX_R_NOREG 255 /* Invalid register value */
46
47/* TILE-Gx special registers used by outside */
48enum {
49 TILEGX_SPR_CMPEXCH = 0,
50 TILEGX_SPR_CRITICAL_SEC = 1,
51 TILEGX_SPR_SIM_CONTROL = 2,
fec7daab
CG
52 TILEGX_SPR_EX_CONTEXT_0_0 = 3,
53 TILEGX_SPR_EX_CONTEXT_0_1 = 4,
9f64170d
CG
54 TILEGX_SPR_COUNT
55};
56
57/* Exception numbers */
58typedef enum {
59 TILEGX_EXCP_NONE = 0,
60 TILEGX_EXCP_SYSCALL = 1,
a0577d2a 61 TILEGX_EXCP_SIGNAL = 2,
9f64170d
CG
62 TILEGX_EXCP_OPCODE_UNKNOWN = 0x101,
63 TILEGX_EXCP_OPCODE_UNIMPLEMENTED = 0x102,
64 TILEGX_EXCP_OPCODE_CMPEXCH = 0x103,
65 TILEGX_EXCP_OPCODE_CMPEXCH4 = 0x104,
66 TILEGX_EXCP_OPCODE_EXCH = 0x105,
67 TILEGX_EXCP_OPCODE_EXCH4 = 0x106,
68 TILEGX_EXCP_OPCODE_FETCHADD = 0x107,
69 TILEGX_EXCP_OPCODE_FETCHADD4 = 0x108,
70 TILEGX_EXCP_OPCODE_FETCHADDGEZ = 0x109,
71 TILEGX_EXCP_OPCODE_FETCHADDGEZ4 = 0x10a,
72 TILEGX_EXCP_OPCODE_FETCHAND = 0x10b,
73 TILEGX_EXCP_OPCODE_FETCHAND4 = 0x10c,
74 TILEGX_EXCP_OPCODE_FETCHOR = 0x10d,
75 TILEGX_EXCP_OPCODE_FETCHOR4 = 0x10e,
76 TILEGX_EXCP_REG_IDN_ACCESS = 0x181,
77 TILEGX_EXCP_REG_UDN_ACCESS = 0x182,
78 TILEGX_EXCP_UNALIGNMENT = 0x201,
79 TILEGX_EXCP_DBUG_BREAK = 0x301
80} TileExcp;
81
82typedef struct CPUTLGState {
83 uint64_t regs[TILEGX_R_COUNT]; /* Common used registers by outside */
84 uint64_t spregs[TILEGX_SPR_COUNT]; /* Special used registers by outside */
85 uint64_t pc; /* Current pc */
86
87#if defined(CONFIG_USER_ONLY)
dd8070d8 88 uint64_t excaddr; /* exception address */
0583b233
RH
89 uint64_t atomic_srca; /* Arguments to atomic "exceptions" */
90 uint64_t atomic_srcb;
91 uint32_t atomic_dstr;
dd8070d8
CG
92 uint32_t signo; /* Signal number */
93 uint32_t sigcode; /* Signal code */
9f64170d
CG
94#endif
95
1f5c00cf
AB
96 /* Fields up to this point are cleared by a CPU reset */
97 struct {} end_reset_fields;
98
9f64170d
CG
99 CPU_COMMON
100} CPUTLGState;
101
102#include "qom/cpu.h"
103
104#define TYPE_TILEGX_CPU "tilegx-cpu"
105
106#define TILEGX_CPU_CLASS(klass) \
107 OBJECT_CLASS_CHECK(TileGXCPUClass, (klass), TYPE_TILEGX_CPU)
108#define TILEGX_CPU(obj) \
109 OBJECT_CHECK(TileGXCPU, (obj), TYPE_TILEGX_CPU)
110#define TILEGX_CPU_GET_CLASS(obj) \
111 OBJECT_GET_CLASS(TileGXCPUClass, (obj), TYPE_TILEGX_CPU)
112
113/**
114 * TileGXCPUClass:
115 * @parent_realize: The parent class' realize handler.
116 * @parent_reset: The parent class' reset handler.
117 *
118 * A Tile-Gx CPU model.
119 */
120typedef struct TileGXCPUClass {
121 /*< private >*/
122 CPUClass parent_class;
123 /*< public >*/
124
125 DeviceRealize parent_realize;
126 void (*parent_reset)(CPUState *cpu);
127} TileGXCPUClass;
128
129/**
130 * TileGXCPU:
131 * @env: #CPUTLGState
132 *
133 * A Tile-GX CPU.
134 */
135typedef struct TileGXCPU {
136 /*< private >*/
137 CPUState parent_obj;
138 /*< public >*/
139
140 CPUTLGState env;
141} TileGXCPU;
142
143static inline TileGXCPU *tilegx_env_get_cpu(CPUTLGState *env)
144{
145 return container_of(env, TileGXCPU, env);
146}
147
148#define ENV_GET_CPU(e) CPU(tilegx_env_get_cpu(e))
149
150#define ENV_OFFSET offsetof(TileGXCPU, env)
151
152/* TILE-Gx memory attributes */
9f64170d
CG
153#define MMU_USER_IDX 0 /* Current memory operation is in user mode */
154
155#include "exec/cpu-all.h"
156
157void tilegx_tcg_init(void);
9f64170d
CG
158int cpu_tilegx_signal_handler(int host_signum, void *pinfo, void *puc);
159
0dacec87 160#define CPU_RESOLVING_TYPE TYPE_TILEGX_CPU
9f64170d 161
9f64170d
CG
162#define cpu_signal_handler cpu_tilegx_signal_handler
163
164static inline void cpu_get_tb_cpu_state(CPUTLGState *env, target_ulong *pc,
89fee74a 165 target_ulong *cs_base, uint32_t *flags)
9f64170d
CG
166{
167 *pc = env->pc;
168 *cs_base = 0;
169 *flags = 0;
170}
171
9f64170d 172#endif