]> git.proxmox.com Git - mirror_qemu.git/blame - target/xtensa/cpu.h
target/xtensa: add DFPU registers and opcodes
[mirror_qemu.git] / target / xtensa / cpu.h
CommitLineData
2328826b
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
07f5a258
MA
28#ifndef XTENSA_CPU_H
29#define XTENSA_CPU_H
2328826b 30
da374261 31#include "cpu-qom.h"
022c62cb 32#include "exec/cpu-defs.h"
168c12b0 33#include "xtensa-isa.h"
2328826b 34
74433bf0
RH
35/* Xtensa processors have a weak memory model */
36#define TCG_GUEST_DEFAULT_MO (0)
2328826b 37
dedc5eae
MF
38enum {
39 /* Additional instructions */
40 XTENSA_OPTION_CODE_DENSITY,
41 XTENSA_OPTION_LOOP,
42 XTENSA_OPTION_EXTENDED_L32R,
43 XTENSA_OPTION_16_BIT_IMUL,
44 XTENSA_OPTION_32_BIT_IMUL,
7f65f4b0 45 XTENSA_OPTION_32_BIT_IMUL_HIGH,
dedc5eae
MF
46 XTENSA_OPTION_32_BIT_IDIV,
47 XTENSA_OPTION_MAC16,
7f65f4b0
MF
48 XTENSA_OPTION_MISC_OP_NSA,
49 XTENSA_OPTION_MISC_OP_MINMAX,
50 XTENSA_OPTION_MISC_OP_SEXT,
51 XTENSA_OPTION_MISC_OP_CLAMPS,
dedc5eae
MF
52 XTENSA_OPTION_COPROCESSOR,
53 XTENSA_OPTION_BOOLEAN,
54 XTENSA_OPTION_FP_COPROCESSOR,
de6b55cb
MF
55 XTENSA_OPTION_DFP_COPROCESSOR,
56 XTENSA_OPTION_DFPU_SINGLE_ONLY,
dedc5eae
MF
57 XTENSA_OPTION_MP_SYNCHRO,
58 XTENSA_OPTION_CONDITIONAL_STORE,
fcc803d1 59 XTENSA_OPTION_ATOMCTL,
5eeb40c5 60 XTENSA_OPTION_DEPBITS,
dedc5eae
MF
61
62 /* Interrupts and exceptions */
63 XTENSA_OPTION_EXCEPTION,
64 XTENSA_OPTION_RELOCATABLE_VECTOR,
65 XTENSA_OPTION_UNALIGNED_EXCEPTION,
66 XTENSA_OPTION_INTERRUPT,
67 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT,
68 XTENSA_OPTION_TIMER_INTERRUPT,
69
70 /* Local memory */
71 XTENSA_OPTION_ICACHE,
72 XTENSA_OPTION_ICACHE_TEST,
73 XTENSA_OPTION_ICACHE_INDEX_LOCK,
74 XTENSA_OPTION_DCACHE,
75 XTENSA_OPTION_DCACHE_TEST,
76 XTENSA_OPTION_DCACHE_INDEX_LOCK,
77 XTENSA_OPTION_IRAM,
78 XTENSA_OPTION_IROM,
79 XTENSA_OPTION_DRAM,
80 XTENSA_OPTION_DROM,
81 XTENSA_OPTION_XLMI,
82 XTENSA_OPTION_HW_ALIGNMENT,
83 XTENSA_OPTION_MEMORY_ECC_PARITY,
84
85 /* Memory protection and translation */
86 XTENSA_OPTION_REGION_PROTECTION,
87 XTENSA_OPTION_REGION_TRANSLATION,
4d04ea35 88 XTENSA_OPTION_MPU,
dedc5eae 89 XTENSA_OPTION_MMU,
4e41d2f5 90 XTENSA_OPTION_CACHEATTR,
dedc5eae
MF
91
92 /* Other */
93 XTENSA_OPTION_WINDOWED_REGISTER,
94 XTENSA_OPTION_PROCESSOR_INTERFACE,
95 XTENSA_OPTION_MISC_SR,
96 XTENSA_OPTION_THREAD_POINTER,
97 XTENSA_OPTION_PROCESSOR_ID,
98 XTENSA_OPTION_DEBUG,
99 XTENSA_OPTION_TRACE_PORT,
3a3c9dc4 100 XTENSA_OPTION_EXTERN_REGS,
dedc5eae
MF
101};
102
2af3da91 103enum {
e9872741 104 EXPSTATE = 230,
2af3da91
MF
105 THREADPTR = 231,
106 FCR = 232,
107 FSR = 233,
108};
109
3580ecad 110enum {
797d780b
MF
111 LBEG = 0,
112 LEND = 1,
113 LCOUNT = 2,
3580ecad 114 SAR = 3,
4dd85b6b 115 BR = 4,
6ad6dbf7 116 LITBASE = 5,
809377aa 117 SCOMPARE1 = 12,
6825b6c3
MF
118 ACCLO = 16,
119 ACCHI = 17,
120 MR = 32,
eb3f4298 121 PREFCTL = 40,
553e44f9
MF
122 WINDOW_BASE = 72,
123 WINDOW_START = 73,
b67ea0cd 124 PTEVADDR = 83,
13f6a7cd 125 MMID = 89,
b67ea0cd 126 RASID = 90,
4d04ea35 127 MPUENB = 90,
b67ea0cd
MF
128 ITLBCFG = 91,
129 DTLBCFG = 92,
4d04ea35
MF
130 MPUCFG = 92,
131 ERACCESS = 95,
e61dc8f7 132 IBREAKENABLE = 96,
9e03ade4 133 MEMCTL = 97,
4e41d2f5 134 CACHEATTR = 98,
4d04ea35 135 CACHEADRDIS = 98,
fcc803d1 136 ATOMCTL = 99,
13f6a7cd 137 DDR = 104,
631a77a0
MF
138 MEPC = 106,
139 MEPS = 107,
140 MESAVE = 108,
141 MESR = 109,
142 MECR = 110,
143 MEVADDR = 111,
e61dc8f7 144 IBREAKA = 128,
f14c4b5f
MF
145 DBREAKA = 144,
146 DBREAKC = 160,
604e1f9c 147 CONFIGID0 = 176,
40643d7c
MF
148 EPC1 = 177,
149 DEPC = 192,
b994e91b 150 EPS2 = 194,
604e1f9c 151 CONFIGID1 = 208,
40643d7c 152 EXCSAVE1 = 209,
f3df4c04 153 CPENABLE = 224,
b994e91b
MF
154 INTSET = 226,
155 INTCLEAR = 227,
156 INTENABLE = 228,
f0a548b9 157 PS = 230,
97836cee 158 VECBASE = 231,
40643d7c 159 EXCCAUSE = 232,
ab58c5b4 160 DEBUGCAUSE = 233,
b994e91b 161 CCOUNT = 234,
f3df4c04 162 PRID = 235,
35b5c044
MF
163 ICOUNT = 236,
164 ICOUNTLEVEL = 237,
40643d7c 165 EXCVADDR = 238,
b994e91b 166 CCOMPARE = 240,
b7909d81 167 MISC = 244,
3580ecad
MF
168};
169
f0a548b9
MF
170#define PS_INTLEVEL 0xf
171#define PS_INTLEVEL_SHIFT 0
172
173#define PS_EXCM 0x10
174#define PS_UM 0x20
175
176#define PS_RING 0xc0
177#define PS_RING_SHIFT 6
178
179#define PS_OWB 0xf00
180#define PS_OWB_SHIFT 8
ba7651fb 181#define PS_OWB_LEN 4
f0a548b9
MF
182
183#define PS_CALLINC 0x30000
184#define PS_CALLINC_SHIFT 16
185#define PS_CALLINC_LEN 2
186
187#define PS_WOE 0x40000
188
ab58c5b4
MF
189#define DEBUGCAUSE_IC 0x1
190#define DEBUGCAUSE_IB 0x2
191#define DEBUGCAUSE_DB 0x4
192#define DEBUGCAUSE_BI 0x8
193#define DEBUGCAUSE_BN 0x10
194#define DEBUGCAUSE_DI 0x20
195#define DEBUGCAUSE_DBNUM 0xf00
196#define DEBUGCAUSE_DBNUM_SHIFT 8
197
f14c4b5f
MF
198#define DBREAKC_SB 0x80000000
199#define DBREAKC_LB 0x40000000
200#define DBREAKC_SB_LB (DBREAKC_SB | DBREAKC_LB)
201#define DBREAKC_MASK 0x3f
202
9e03ade4
MF
203#define MEMCTL_INIT 0x00800000
204#define MEMCTL_IUSEWAYS_SHIFT 18
205#define MEMCTL_IUSEWAYS_LEN 5
206#define MEMCTL_IUSEWAYS_MASK 0x007c0000
207#define MEMCTL_DALLOCWAYS_SHIFT 13
208#define MEMCTL_DALLOCWAYS_LEN 5
209#define MEMCTL_DALLOCWAYS_MASK 0x0003e000
210#define MEMCTL_DUSEWAYS_SHIFT 8
211#define MEMCTL_DUSEWAYS_LEN 5
212#define MEMCTL_DUSEWAYS_MASK 0x00001f00
213#define MEMCTL_ISNP 0x4
214#define MEMCTL_DSNP 0x2
215#define MEMCTL_IL0EN 0x1
216
168c12b0 217#define MAX_INSN_LENGTH 64
fde557ad
MF
218#define MAX_INSNBUF_LENGTH \
219 ((MAX_INSN_LENGTH + sizeof(xtensa_insnbuf_word) - 1) / \
220 sizeof(xtensa_insnbuf_word))
09460970 221#define MAX_INSN_SLOTS 32
168c12b0 222#define MAX_OPCODE_ARGS 16
553e44f9 223#define MAX_NAREG 64
b994e91b
MF
224#define MAX_NINTERRUPT 32
225#define MAX_NLEVEL 6
226#define MAX_NNMI 1
227#define MAX_NCCOMPARE 3
b67ea0cd 228#define MAX_TLB_WAY_SIZE 8
f14c4b5f 229#define MAX_NDBREAK 2
b68755c1 230#define MAX_NMEMORY 4
4d04ea35 231#define MAX_MPU_FOREGROUND_SEGMENTS 32
b67ea0cd
MF
232
233#define REGION_PAGE_MASK 0xe0000000
553e44f9 234
fcc803d1
MF
235#define PAGE_CACHE_MASK 0x700
236#define PAGE_CACHE_SHIFT 8
237#define PAGE_CACHE_INVALID 0x000
238#define PAGE_CACHE_BYPASS 0x100
239#define PAGE_CACHE_WT 0x200
240#define PAGE_CACHE_WB 0x400
241#define PAGE_CACHE_ISOLATE 0x600
242
40643d7c
MF
243enum {
244 /* Static vectors */
17ab14ac
MF
245 EXC_RESET0,
246 EXC_RESET1,
40643d7c
MF
247 EXC_MEMORY_ERROR,
248
249 /* Dynamic vectors */
250 EXC_WINDOW_OVERFLOW4,
251 EXC_WINDOW_UNDERFLOW4,
252 EXC_WINDOW_OVERFLOW8,
253 EXC_WINDOW_UNDERFLOW8,
254 EXC_WINDOW_OVERFLOW12,
255 EXC_WINDOW_UNDERFLOW12,
256 EXC_IRQ,
257 EXC_KERNEL,
258 EXC_USER,
259 EXC_DOUBLE,
e61dc8f7 260 EXC_DEBUG,
40643d7c
MF
261 EXC_MAX
262};
263
264enum {
265 ILLEGAL_INSTRUCTION_CAUSE = 0,
266 SYSCALL_CAUSE,
267 INSTRUCTION_FETCH_ERROR_CAUSE,
268 LOAD_STORE_ERROR_CAUSE,
269 LEVEL1_INTERRUPT_CAUSE,
270 ALLOCA_CAUSE,
271 INTEGER_DIVIDE_BY_ZERO_CAUSE,
98736654
MF
272 PC_VALUE_ERROR_CAUSE,
273 PRIVILEGED_CAUSE,
40643d7c 274 LOAD_STORE_ALIGNMENT_CAUSE,
98736654
MF
275 EXTERNAL_REG_PRIVILEGE_CAUSE,
276 EXCLUSIVE_ERROR_CAUSE,
277 INSTR_PIF_DATA_ERROR_CAUSE,
40643d7c
MF
278 LOAD_STORE_PIF_DATA_ERROR_CAUSE,
279 INSTR_PIF_ADDR_ERROR_CAUSE,
280 LOAD_STORE_PIF_ADDR_ERROR_CAUSE,
40643d7c
MF
281 INST_TLB_MISS_CAUSE,
282 INST_TLB_MULTI_HIT_CAUSE,
283 INST_FETCH_PRIVILEGE_CAUSE,
284 INST_FETCH_PROHIBITED_CAUSE = 20,
285 LOAD_STORE_TLB_MISS_CAUSE = 24,
286 LOAD_STORE_TLB_MULTI_HIT_CAUSE,
287 LOAD_STORE_PRIVILEGE_CAUSE,
288 LOAD_PROHIBITED_CAUSE = 28,
289 STORE_PROHIBITED_CAUSE,
290
291 COPROCESSOR0_DISABLED = 32,
292};
293
b994e91b
MF
294typedef enum {
295 INTTYPE_LEVEL,
296 INTTYPE_EDGE,
297 INTTYPE_NMI,
298 INTTYPE_SOFTWARE,
299 INTTYPE_TIMER,
300 INTTYPE_DEBUG,
301 INTTYPE_WRITE_ERR,
dec71d2d 302 INTTYPE_PROFILING,
944bb332
MF
303 INTTYPE_IDMA_DONE,
304 INTTYPE_IDMA_ERR,
305 INTTYPE_GS_ERR,
b994e91b
MF
306 INTTYPE_MAX
307} interrupt_type;
308
59a71f75
MF
309struct CPUXtensaState;
310
b67ea0cd
MF
311typedef struct xtensa_tlb_entry {
312 uint32_t vaddr;
313 uint32_t paddr;
314 uint8_t asid;
315 uint8_t attr;
316 bool variable;
317} xtensa_tlb_entry;
318
319typedef struct xtensa_tlb {
320 unsigned nways;
321 const unsigned way_size[10];
322 bool varway56;
323 unsigned nrefillentries;
324} xtensa_tlb;
325
4d04ea35
MF
326typedef struct xtensa_mpu_entry {
327 uint32_t vaddr;
328 uint32_t attr;
329} xtensa_mpu_entry;
330
ccfcaba6
MF
331typedef struct XtensaGdbReg {
332 int targno;
1b7b26e4 333 unsigned flags;
ccfcaba6
MF
334 int type;
335 int group;
ddd44279 336 unsigned size;
ccfcaba6
MF
337} XtensaGdbReg;
338
339typedef struct XtensaGdbRegmap {
340 int num_regs;
341 int num_core_regs;
342 /* PC + a + ar + sr + ur */
343 XtensaGdbReg reg[1 + 16 + 64 + 256 + 256];
344} XtensaGdbRegmap;
345
59a71f75
MF
346typedef struct XtensaCcompareTimer {
347 struct CPUXtensaState *env;
348 QEMUTimer *timer;
349} XtensaCcompareTimer;
350
b68755c1
MF
351typedef struct XtensaMemory {
352 unsigned num;
353 struct XtensaMemoryRegion {
354 uint32_t addr;
355 uint32_t size;
356 } location[MAX_NMEMORY];
357} XtensaMemory;
358
b0b24bdc
MF
359typedef struct opcode_arg {
360 uint32_t imm;
361 uint32_t raw_imm;
362 void *in;
363 void *out;
ed07f685 364 uint32_t num_bits;
b0b24bdc
MF
365} OpcodeArg;
366
168c12b0 367typedef struct DisasContext DisasContext;
b0b24bdc 368typedef void (*XtensaOpcodeOp)(DisasContext *dc, const OpcodeArg arg[],
168c12b0 369 const uint32_t par[]);
6416d16f 370typedef uint32_t (*XtensaOpcodeUintTest)(DisasContext *dc,
b0b24bdc 371 const OpcodeArg arg[],
6416d16f 372 const uint32_t par[]);
09460970
MF
373
374enum {
375 XTENSA_OP_ILL = 0x1,
376 XTENSA_OP_PRIVILEGED = 0x2,
377 XTENSA_OP_SYSCALL = 0x4,
378 XTENSA_OP_DEBUG_BREAK = 0x8,
379
380 XTENSA_OP_OVERFLOW = 0x10,
381 XTENSA_OP_UNDERFLOW = 0x20,
382 XTENSA_OP_ALLOCA = 0x40,
383 XTENSA_OP_COPROCESSOR = 0x80,
384
385 XTENSA_OP_DIVIDE_BY_ZERO = 0x100,
386
45b71a79 387 /* Postprocessing flags */
09460970
MF
388 XTENSA_OP_CHECK_INTERRUPTS = 0x200,
389 XTENSA_OP_EXIT_TB_M1 = 0x400,
390 XTENSA_OP_EXIT_TB_0 = 0x800,
45b71a79
MF
391 XTENSA_OP_SYNC_REGISTER_WINDOW = 0x1000,
392
393 XTENSA_OP_POSTPROCESS =
394 XTENSA_OP_CHECK_INTERRUPTS |
395 XTENSA_OP_EXIT_TB_M1 |
396 XTENSA_OP_EXIT_TB_0 |
397 XTENSA_OP_SYNC_REGISTER_WINDOW,
d863fcf7
MF
398
399 XTENSA_OP_NAME_ARRAY = 0x8000,
20e9fd0f
MF
400
401 XTENSA_OP_CONTROL_FLOW = 0x10000,
068e538a
MF
402 XTENSA_OP_STORE = 0x20000,
403 XTENSA_OP_LOAD = 0x40000,
404 XTENSA_OP_LOAD_STORE =
405 XTENSA_OP_LOAD | XTENSA_OP_STORE,
09460970 406};
168c12b0
MF
407
408typedef struct XtensaOpcodeOps {
d863fcf7 409 const void *name;
168c12b0 410 XtensaOpcodeOp translate;
91dc2b2d 411 XtensaOpcodeUintTest test_exceptions;
6416d16f 412 XtensaOpcodeUintTest test_overflow;
168c12b0 413 const uint32_t *par;
09460970 414 uint32_t op_flags;
582fef0f 415 uint32_t coprocessor;
168c12b0
MF
416} XtensaOpcodeOps;
417
418typedef struct XtensaOpcodeTranslators {
419 unsigned num_opcodes;
420 const XtensaOpcodeOps *opcode;
421} XtensaOpcodeTranslators;
422
423extern const XtensaOpcodeTranslators xtensa_core_opcodes;
c04e1692 424extern const XtensaOpcodeTranslators xtensa_fpu2000_opcodes;
cfa9f051 425extern const XtensaOpcodeTranslators xtensa_fpu_opcodes;
168c12b0 426
da374261 427struct XtensaConfig {
dedc5eae
MF
428 const char *name;
429 uint64_t options;
ccfcaba6 430 XtensaGdbRegmap gdb_regmap;
553e44f9 431 unsigned nareg;
40643d7c
MF
432 int excm_level;
433 int ndepc;
f40385c9 434 unsigned inst_fetch_width;
5d630cef 435 unsigned max_insn_size;
97836cee 436 uint32_t vecbase;
40643d7c 437 uint32_t exception_vector[EXC_MAX];
b994e91b
MF
438 unsigned ninterrupt;
439 unsigned nlevel;
a7d479ee 440 unsigned nmi_level;
b994e91b
MF
441 uint32_t interrupt_vector[MAX_NLEVEL + MAX_NNMI + 1];
442 uint32_t level_mask[MAX_NLEVEL + MAX_NNMI + 1];
443 uint32_t inttype_mask[INTTYPE_MAX];
444 struct {
445 uint32_t level;
446 interrupt_type inttype;
447 } interrupt[MAX_NINTERRUPT];
448 unsigned nccompare;
449 uint32_t timerint[MAX_NCCOMPARE];
b8929a54
MF
450 unsigned nextint;
451 unsigned extint[MAX_NINTERRUPT];
ab58c5b4
MF
452
453 unsigned debug_level;
454 unsigned nibreak;
455 unsigned ndbreak;
456
9e03ade4
MF
457 unsigned icache_ways;
458 unsigned dcache_ways;
75eed0e5 459 unsigned dcache_line_bytes;
9e03ade4
MF
460 uint32_t memctl_mask;
461
b68755c1
MF
462 XtensaMemory instrom;
463 XtensaMemory instram;
464 XtensaMemory datarom;
465 XtensaMemory dataram;
466 XtensaMemory sysrom;
467 XtensaMemory sysram;
468
2cc2278e 469 unsigned hw_version;
604e1f9c
MF
470 uint32_t configid[2];
471
168c12b0 472 void *isa_internal;
33071f68
MF
473 xtensa_isa isa;
474 XtensaOpcodeOps **opcode_ops;
475 const XtensaOpcodeTranslators **opcode_translators;
fe7869d6 476 xtensa_regfile a_regfile;
b0b24bdc 477 void ***regfile;
168c12b0 478
b994e91b 479 uint32_t clock_freq_khz;
b67ea0cd
MF
480
481 xtensa_tlb itlb;
482 xtensa_tlb dtlb;
4d04ea35
MF
483
484 uint32_t mpu_align;
485 unsigned n_mpu_fg_segments;
486 unsigned n_mpu_bg_segments;
487 const xtensa_mpu_entry *mpu_bg;
cfa9f051
MF
488
489 bool use_first_nan;
da374261 490};
dedc5eae 491
ac8b7db4
MF
492typedef struct XtensaConfigList {
493 const XtensaConfig *config;
494 struct XtensaConfigList *next;
495} XtensaConfigList;
496
ddd44279
MF
497#ifdef HOST_WORDS_BIGENDIAN
498enum {
499 FP_F32_HIGH,
500 FP_F32_LOW,
501};
502#else
503enum {
504 FP_F32_LOW,
505 FP_F32_HIGH,
506};
507#endif
508
2328826b 509typedef struct CPUXtensaState {
dedc5eae 510 const XtensaConfig *config;
2328826b
MF
511 uint32_t regs[16];
512 uint32_t pc;
513 uint32_t sregs[256];
2af3da91 514 uint32_t uregs[256];
553e44f9 515 uint32_t phys_regs[MAX_NAREG];
ddd44279
MF
516 union {
517 float32 f32[2];
518 float64 f64;
519 } fregs[16];
dd519cbe 520 float_status fp_status;
8df3fd35 521 uint32_t windowbase_next;
b345e140
MF
522 uint32_t exclusive_addr;
523 uint32_t exclusive_val;
2328826b 524
ba7651fb 525#ifndef CONFIG_USER_ONLY
b67ea0cd
MF
526 xtensa_tlb_entry itlb[7][MAX_TLB_WAY_SIZE];
527 xtensa_tlb_entry dtlb[10][MAX_TLB_WAY_SIZE];
4d04ea35 528 xtensa_mpu_entry mpu_fg[MAX_MPU_FOREGROUND_SEGMENTS];
b67ea0cd 529 unsigned autorefill_idx;
bd527a83 530 bool runstall;
3a3c9dc4
MF
531 AddressSpace *address_space_er;
532 MemoryRegion *system_er;
b994e91b 533 int pending_irq_level; /* level of last raised IRQ */
66f03d7e
MF
534 qemu_irq *irq_inputs;
535 qemu_irq ext_irq_inputs[MAX_NINTERRUPT];
17a86b0e 536 qemu_irq runstall_irq;
59a71f75
MF
537 XtensaCcompareTimer ccompare[MAX_NCCOMPARE];
538 uint64_t time_base;
539 uint64_t ccount_time;
540 uint32_t ccount_base;
ba7651fb 541#endif
b994e91b 542
40643d7c 543 int exception_taken;
d2132510 544 int yield_needed;
17ab14ac 545 unsigned static_vectors;
40643d7c 546
f14c4b5f 547 /* Watchpoints for DBREAK registers */
ff4700b0 548 struct CPUWatchpoint *cpu_watchpoint[MAX_NDBREAK];
2328826b
MF
549} CPUXtensaState;
550
da374261
PB
551/**
552 * XtensaCPU:
553 * @env: #CPUXtensaState
554 *
555 * An Xtensa CPU.
556 */
557struct XtensaCPU {
558 /*< private >*/
559 CPUState parent_obj;
560 /*< public >*/
561
5b146dc7 562 CPUNegativeOffsetState neg;
da374261
PB
563 CPUXtensaState env;
564};
565
ba7651fb 566
b008c456
RH
567bool xtensa_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
568 MMUAccessType access_type, int mmu_idx,
569 bool probe, uintptr_t retaddr);
da374261
PB
570void xtensa_cpu_do_interrupt(CPUState *cpu);
571bool xtensa_cpu_exec_interrupt(CPUState *cpu, int interrupt_request);
76b7dd64
MF
572void xtensa_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr,
573 unsigned size, MMUAccessType access_type,
574 int mmu_idx, MemTxAttrs attrs,
575 MemTxResult response, uintptr_t retaddr);
90c84c56 576void xtensa_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
da374261 577hwaddr xtensa_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
a7ac06fd
MF
578void xtensa_count_regs(const XtensaConfig *config,
579 unsigned *n_regs, unsigned *n_core_regs);
a010bdbe 580int xtensa_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
da374261
PB
581int xtensa_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
582void xtensa_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
b35399bb
SS
583 MMUAccessType access_type,
584 int mmu_idx, uintptr_t retaddr);
15be3171 585
2328826b
MF
586#define cpu_signal_handler cpu_xtensa_signal_handler
587#define cpu_list xtensa_cpu_list
588
a5247d76
IM
589#define XTENSA_CPU_TYPE_SUFFIX "-" TYPE_XTENSA_CPU
590#define XTENSA_CPU_TYPE_NAME(model) model XTENSA_CPU_TYPE_SUFFIX
0dacec87 591#define CPU_RESOLVING_TYPE TYPE_XTENSA_CPU
a5247d76 592
e38077ff
MF
593#ifdef TARGET_WORDS_BIGENDIAN
594#define XTENSA_DEFAULT_CPU_MODEL "fsf"
a3c5e49d 595#define XTENSA_DEFAULT_CPU_NOMMU_MODEL "fsf"
e38077ff
MF
596#else
597#define XTENSA_DEFAULT_CPU_MODEL "dc232b"
a3c5e49d 598#define XTENSA_DEFAULT_CPU_NOMMU_MODEL "de212"
e38077ff 599#endif
a3c5e49d
MF
600#define XTENSA_DEFAULT_CPU_TYPE \
601 XTENSA_CPU_TYPE_NAME(XTENSA_DEFAULT_CPU_MODEL)
602#define XTENSA_DEFAULT_CPU_NOMMU_TYPE \
603 XTENSA_CPU_TYPE_NAME(XTENSA_DEFAULT_CPU_NOMMU_MODEL)
e38077ff 604
59419607 605void xtensa_collect_sr_names(const XtensaConfig *config);
2328826b 606void xtensa_translate_init(void);
ee659da2 607void **xtensa_get_regfile_by_name(const char *name, int entries, int bits);
86025ee4 608void xtensa_breakpoint_handler(CPUState *cs);
ac8b7db4 609void xtensa_register_core(XtensaConfigList *node);
8128b3e0 610void xtensa_sim_open_console(Chardev *chr);
b994e91b 611void check_interrupts(CPUXtensaState *s);
97129ac8 612void xtensa_irq_init(CPUXtensaState *env);
66f03d7e 613qemu_irq *xtensa_get_extints(CPUXtensaState *env);
17a86b0e 614qemu_irq xtensa_get_runstall(CPUXtensaState *env);
2328826b 615int cpu_xtensa_signal_handler(int host_signum, void *pinfo, void *puc);
0442428a 616void xtensa_cpu_list(void);
97129ac8
AF
617void xtensa_sync_window_from_phys(CPUXtensaState *env);
618void xtensa_sync_phys_from_window(CPUXtensaState *env);
ba7651fb
MF
619void xtensa_rotate_window(CPUXtensaState *env, uint32_t delta);
620void xtensa_restore_owb(CPUXtensaState *env);
97129ac8 621void debug_exception_env(CPUXtensaState *new_env, uint32_t cause);
b67ea0cd 622
17ab14ac
MF
623static inline void xtensa_select_static_vectors(CPUXtensaState *env,
624 unsigned n)
625{
626 assert(n < 2);
627 env->static_vectors = n;
628}
bd527a83 629void xtensa_runstall(CPUXtensaState *env, bool runstall);
2328826b 630
dedc5eae 631#define XTENSA_OPTION_BIT(opt) (((uint64_t)1) << (opt))
fe0bd475 632#define XTENSA_OPTION_ALL (~(uint64_t)0)
dedc5eae 633
b67ea0cd
MF
634static inline bool xtensa_option_bits_enabled(const XtensaConfig *config,
635 uint64_t opt)
636{
637 return (config->options & opt) != 0;
638}
639
dedc5eae
MF
640static inline bool xtensa_option_enabled(const XtensaConfig *config, int opt)
641{
b67ea0cd 642 return xtensa_option_bits_enabled(config, XTENSA_OPTION_BIT(opt));
dedc5eae
MF
643}
644
97129ac8 645static inline int xtensa_get_cintlevel(const CPUXtensaState *env)
40643d7c
MF
646{
647 int level = (env->sregs[PS] & PS_INTLEVEL) >> PS_INTLEVEL_SHIFT;
648 if ((env->sregs[PS] & PS_EXCM) && env->config->excm_level > level) {
649 level = env->config->excm_level;
650 }
651 return level;
652}
653
97129ac8 654static inline int xtensa_get_ring(const CPUXtensaState *env)
f0a548b9 655{
6c438056
MF
656 if (xtensa_option_bits_enabled(env->config,
657 XTENSA_OPTION_BIT(XTENSA_OPTION_MMU) |
658 XTENSA_OPTION_BIT(XTENSA_OPTION_MPU))) {
f0a548b9
MF
659 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
660 } else {
661 return 0;
662 }
663}
664
97129ac8 665static inline int xtensa_get_cring(const CPUXtensaState *env)
f0a548b9 666{
6c438056
MF
667 if (xtensa_option_bits_enabled(env->config,
668 XTENSA_OPTION_BIT(XTENSA_OPTION_MMU) |
669 XTENSA_OPTION_BIT(XTENSA_OPTION_MPU)) &&
670 (env->sregs[PS] & PS_EXCM) == 0) {
f0a548b9
MF
671 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
672 } else {
673 return 0;
674 }
675}
676
ba7651fb 677#ifndef CONFIG_USER_ONLY
ba7651fb
MF
678int xtensa_get_physical_addr(CPUXtensaState *env, bool update_tlb,
679 uint32_t vaddr, int is_write, int mmu_idx,
680 uint32_t *paddr, uint32_t *page_size, unsigned *access);
681void reset_mmu(CPUXtensaState *env);
fad866da 682void dump_mmu(CPUXtensaState *env);
ba7651fb
MF
683
684static inline MemoryRegion *xtensa_get_er_region(CPUXtensaState *env)
685{
686 return env->system_er;
687}
130ea832
MF
688#else
689void xtensa_set_abi_call0(void);
690bool xtensa_abi_call0(void);
ba7651fb 691#endif
b67ea0cd 692
1b3e71f8
MF
693static inline uint32_t xtensa_replicate_windowstart(CPUXtensaState *env)
694{
695 return env->sregs[WINDOW_START] |
696 (env->sregs[WINDOW_START] << env->config->nareg / 4);
697}
698
f0a548b9 699/* MMU modes definitions */
ba7651fb 700#define MMU_USER_IDX 3
f0a548b9 701
97ed5ccd 702static inline int cpu_mmu_index(CPUXtensaState *env, bool ifetch)
2328826b 703{
f0a548b9 704 return xtensa_get_cring(env);
2328826b
MF
705}
706
f0a548b9
MF
707#define XTENSA_TBFLAG_RING_MASK 0x3
708#define XTENSA_TBFLAG_EXCM 0x4
6ad6dbf7 709#define XTENSA_TBFLAG_LITBASE 0x8
e61dc8f7 710#define XTENSA_TBFLAG_DEBUG 0x10
35b5c044 711#define XTENSA_TBFLAG_ICOUNT 0x20
ef04a846
MF
712#define XTENSA_TBFLAG_CPENABLE_MASK 0x3fc0
713#define XTENSA_TBFLAG_CPENABLE_SHIFT 6
a00817cc 714#define XTENSA_TBFLAG_EXCEPTION 0x4000
2db59a76
MF
715#define XTENSA_TBFLAG_WINDOW_MASK 0x18000
716#define XTENSA_TBFLAG_WINDOW_SHIFT 15
d2132510 717#define XTENSA_TBFLAG_YIELD 0x20000
09460970 718#define XTENSA_TBFLAG_CWOE 0x40000
6416d16f
MF
719#define XTENSA_TBFLAG_CALLINC_MASK 0x180000
720#define XTENSA_TBFLAG_CALLINC_SHIFT 19
f0a548b9 721
5d630cef
MF
722#define XTENSA_CSBASE_LEND_MASK 0x0000ffff
723#define XTENSA_CSBASE_LEND_SHIFT 0
724#define XTENSA_CSBASE_LBEG_OFF_MASK 0x00ff0000
725#define XTENSA_CSBASE_LBEG_OFF_SHIFT 16
726
92fddfbd
RH
727typedef CPUXtensaState CPUArchState;
728typedef XtensaCPU ArchCPU;
729
730#include "exec/cpu-all.h"
731
97129ac8 732static inline void cpu_get_tb_cpu_state(CPUXtensaState *env, target_ulong *pc,
89fee74a 733 target_ulong *cs_base, uint32_t *flags)
2328826b 734{
92fddfbd 735 CPUState *cs = env_cpu(env);
1cf5ccbc 736
2328826b
MF
737 *pc = env->pc;
738 *cs_base = 0;
739 *flags = 0;
f0a548b9
MF
740 *flags |= xtensa_get_ring(env);
741 if (env->sregs[PS] & PS_EXCM) {
742 *flags |= XTENSA_TBFLAG_EXCM;
5d630cef
MF
743 } else if (xtensa_option_enabled(env->config, XTENSA_OPTION_LOOP)) {
744 target_ulong lend_dist =
745 env->sregs[LEND] - (env->pc & -(1u << TARGET_PAGE_BITS));
746
747 /*
748 * 0 in the csbase_lend field means that there may not be a loopback
749 * for any instruction that starts inside this page. Any other value
750 * means that an instruction that ends at this offset from the page
751 * start may loop back and will need loopback code to be generated.
752 *
753 * lend_dist is 0 when LEND points to the start of the page, but
754 * no instruction that starts inside this page may end at offset 0,
755 * so it's still correct.
756 *
757 * When an instruction ends at a page boundary it may only start in
758 * the previous page. lend_dist will be encoded as TARGET_PAGE_SIZE
759 * for the TB that contains this instruction.
760 */
761 if (lend_dist < (1u << TARGET_PAGE_BITS) + env->config->max_insn_size) {
762 target_ulong lbeg_off = env->sregs[LEND] - env->sregs[LBEG];
763
764 *cs_base = lend_dist;
765 if (lbeg_off < 256) {
766 *cs_base |= lbeg_off << XTENSA_CSBASE_LBEG_OFF_SHIFT;
767 }
768 }
f0a548b9 769 }
6ad6dbf7
MF
770 if (xtensa_option_enabled(env->config, XTENSA_OPTION_EXTENDED_L32R) &&
771 (env->sregs[LITBASE] & 1)) {
772 *flags |= XTENSA_TBFLAG_LITBASE;
773 }
e61dc8f7
MF
774 if (xtensa_option_enabled(env->config, XTENSA_OPTION_DEBUG)) {
775 if (xtensa_get_cintlevel(env) < env->config->debug_level) {
776 *flags |= XTENSA_TBFLAG_DEBUG;
777 }
35b5c044
MF
778 if (xtensa_get_cintlevel(env) < env->sregs[ICOUNTLEVEL]) {
779 *flags |= XTENSA_TBFLAG_ICOUNT;
780 }
e61dc8f7 781 }
ef04a846
MF
782 if (xtensa_option_enabled(env->config, XTENSA_OPTION_COPROCESSOR)) {
783 *flags |= env->sregs[CPENABLE] << XTENSA_TBFLAG_CPENABLE_SHIFT;
784 }
1cf5ccbc 785 if (cs->singlestep_enabled && env->exception_taken) {
a00817cc
MF
786 *flags |= XTENSA_TBFLAG_EXCEPTION;
787 }
2db59a76
MF
788 if (xtensa_option_enabled(env->config, XTENSA_OPTION_WINDOWED_REGISTER) &&
789 (env->sregs[PS] & (PS_WOE | PS_EXCM)) == PS_WOE) {
790 uint32_t windowstart = xtensa_replicate_windowstart(env) >>
791 (env->sregs[WINDOW_BASE] + 1);
792 uint32_t w = ctz32(windowstart | 0x8);
793
09460970 794 *flags |= (w << XTENSA_TBFLAG_WINDOW_SHIFT) | XTENSA_TBFLAG_CWOE;
6416d16f
MF
795 *flags |= extract32(env->sregs[PS], PS_CALLINC_SHIFT,
796 PS_CALLINC_LEN) << XTENSA_TBFLAG_CALLINC_SHIFT;
2db59a76
MF
797 } else {
798 *flags |= 3 << XTENSA_TBFLAG_WINDOW_SHIFT;
799 }
d2132510
MF
800 if (env->yield_needed) {
801 *flags |= XTENSA_TBFLAG_YIELD;
802 }
2328826b
MF
803}
804
2328826b 805#endif