]> git.proxmox.com Git - mirror_qemu.git/blame - target-arm/cpu.c
cpus: Change qemu_kvm_init_cpu_signals() argument to CPUState
[mirror_qemu.git] / target-arm / cpu.c
CommitLineData
dec9c2d4
AF
1/*
2 * QEMU ARM CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20
778c3a06 21#include "cpu.h"
dec9c2d4 22#include "qemu-common.h"
3c30dd5a
PM
23#if !defined(CONFIG_USER_ONLY)
24#include "hw/loader.h"
25#endif
9c17d615 26#include "sysemu/sysemu.h"
dec9c2d4 27
4b6a83fb
PM
28static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
29{
30 /* Reset a single ARMCPRegInfo register */
31 ARMCPRegInfo *ri = value;
32 ARMCPU *cpu = opaque;
33
34 if (ri->type & ARM_CP_SPECIAL) {
35 return;
36 }
37
38 if (ri->resetfn) {
39 ri->resetfn(&cpu->env, ri);
40 return;
41 }
42
43 /* A zero offset is never possible as it would be regs[0]
44 * so we use it to indicate that reset is being handled elsewhere.
45 * This is basically only used for fields in non-core coprocessors
46 * (like the pxa2xx ones).
47 */
48 if (!ri->fieldoffset) {
49 return;
50 }
51
52 if (ri->type & ARM_CP_64BIT) {
53 CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue;
54 } else {
55 CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue;
56 }
57}
58
dec9c2d4
AF
59/* CPUClass::reset() */
60static void arm_cpu_reset(CPUState *s)
61{
62 ARMCPU *cpu = ARM_CPU(s);
63 ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu);
3c30dd5a 64 CPUARMState *env = &cpu->env;
3c30dd5a
PM
65
66 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
55e5c285 67 qemu_log("CPU Reset (CPU %d)\n", s->cpu_index);
3c30dd5a
PM
68 log_cpu_state(env, 0);
69 }
dec9c2d4
AF
70
71 acc->parent_reset(s);
72
3c30dd5a 73 memset(env, 0, offsetof(CPUARMState, breakpoints));
4b6a83fb 74 g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu);
3c30dd5a
PM
75 env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid;
76 env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0;
77 env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1;
3c30dd5a
PM
78
79 if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
80 env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
81 }
82
83#if defined(CONFIG_USER_ONLY)
84 env->uncached_cpsr = ARM_CPU_MODE_USR;
85 /* For user mode we must enable access to coprocessors */
86 env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
87 if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
88 env->cp15.c15_cpar = 3;
89 } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
90 env->cp15.c15_cpar = 1;
91 }
92#else
93 /* SVC mode with interrupts disabled. */
94 env->uncached_cpsr = ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
95 /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
96 clear at reset. Initial SP and PC are loaded from ROM. */
97 if (IS_M(env)) {
98 uint32_t pc;
99 uint8_t *rom;
100 env->uncached_cpsr &= ~CPSR_I;
101 rom = rom_ptr(0);
102 if (rom) {
103 /* We should really use ldl_phys here, in case the guest
104 modified flash and reset itself. However images
105 loaded via -kernel have not been copied yet, so load the
106 values directly from there. */
107 env->regs[13] = ldl_p(rom);
108 pc = ldl_p(rom + 4);
109 env->thumb = pc & 1;
110 env->regs[15] = pc & ~1;
111 }
112 }
113 env->vfp.xregs[ARM_VFP_FPEXC] = 0;
3c30dd5a
PM
114#endif
115 set_flush_to_zero(1, &env->vfp.standard_fp_status);
116 set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
117 set_default_nan_mode(1, &env->vfp.standard_fp_status);
118 set_float_detect_tininess(float_tininess_before_rounding,
119 &env->vfp.fp_status);
120 set_float_detect_tininess(float_tininess_before_rounding,
121 &env->vfp.standard_fp_status);
122 tlb_flush(env, 1);
123 /* Reset is a state change for some CPUARMState fields which we
124 * bake assumptions about into translated code, so we need to
125 * tb_flush().
126 */
127 tb_flush(env);
dec9c2d4
AF
128}
129
581be094
PM
130static inline void set_feature(CPUARMState *env, int feature)
131{
918f5dca 132 env->features |= 1ULL << feature;
581be094
PM
133}
134
777dc784
PM
135static void arm_cpu_initfn(Object *obj)
136{
c05efcb1 137 CPUState *cs = CPU(obj);
777dc784 138 ARMCPU *cpu = ARM_CPU(obj);
79614b78 139 static bool inited;
777dc784 140
c05efcb1 141 cs->env_ptr = &cpu->env;
777dc784 142 cpu_exec_init(&cpu->env);
4b6a83fb
PM
143 cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal,
144 g_free, g_free);
79614b78
AF
145
146 if (tcg_enabled() && !inited) {
147 inited = true;
148 arm_translate_init();
149 }
4b6a83fb
PM
150}
151
152static void arm_cpu_finalizefn(Object *obj)
153{
154 ARMCPU *cpu = ARM_CPU(obj);
155 g_hash_table_destroy(cpu->cp_regs);
777dc784
PM
156}
157
14969266 158static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
581be094 159{
14969266
AF
160 ARMCPU *cpu = ARM_CPU(dev);
161 ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev);
581be094 162 CPUARMState *env = &cpu->env;
14969266 163
581be094
PM
164 /* Some features automatically imply others: */
165 if (arm_feature(env, ARM_FEATURE_V7)) {
166 set_feature(env, ARM_FEATURE_VAPA);
167 set_feature(env, ARM_FEATURE_THUMB2);
81bdde9d 168 set_feature(env, ARM_FEATURE_MPIDR);
581be094
PM
169 if (!arm_feature(env, ARM_FEATURE_M)) {
170 set_feature(env, ARM_FEATURE_V6K);
171 } else {
172 set_feature(env, ARM_FEATURE_V6);
173 }
174 }
175 if (arm_feature(env, ARM_FEATURE_V6K)) {
176 set_feature(env, ARM_FEATURE_V6);
177 set_feature(env, ARM_FEATURE_MVFR);
178 }
179 if (arm_feature(env, ARM_FEATURE_V6)) {
180 set_feature(env, ARM_FEATURE_V5);
181 if (!arm_feature(env, ARM_FEATURE_M)) {
182 set_feature(env, ARM_FEATURE_AUXCR);
183 }
184 }
185 if (arm_feature(env, ARM_FEATURE_V5)) {
186 set_feature(env, ARM_FEATURE_V4T);
187 }
188 if (arm_feature(env, ARM_FEATURE_M)) {
189 set_feature(env, ARM_FEATURE_THUMB_DIV);
190 }
191 if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
192 set_feature(env, ARM_FEATURE_THUMB_DIV);
193 }
194 if (arm_feature(env, ARM_FEATURE_VFP4)) {
195 set_feature(env, ARM_FEATURE_VFP3);
196 }
197 if (arm_feature(env, ARM_FEATURE_VFP3)) {
198 set_feature(env, ARM_FEATURE_VFP);
199 }
de9b05b8 200 if (arm_feature(env, ARM_FEATURE_LPAE)) {
bdcc150d 201 set_feature(env, ARM_FEATURE_V7MP);
de9b05b8
PM
202 set_feature(env, ARM_FEATURE_PXN);
203 }
2ceb98c0
PM
204
205 register_cp_regs_for_features(cpu);
14969266
AF
206 arm_cpu_register_gdb_regs_for_features(cpu);
207
721fae12
PM
208 init_cpreg_list(cpu);
209
14969266
AF
210 cpu_reset(CPU(cpu));
211 qemu_init_vcpu(env);
212
213 acc->parent_realize(dev, errp);
581be094
PM
214}
215
777dc784
PM
216/* CPU models */
217
5900d6b2
AF
218static ObjectClass *arm_cpu_class_by_name(const char *cpu_model)
219{
220 ObjectClass *oc;
51492fd1 221 char *typename;
5900d6b2
AF
222
223 if (!cpu_model) {
224 return NULL;
225 }
226
51492fd1
AF
227 typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpu_model);
228 oc = object_class_by_name(typename);
229 g_free(typename);
245fb54d
AF
230 if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) ||
231 object_class_is_abstract(oc)) {
5900d6b2
AF
232 return NULL;
233 }
234 return oc;
235}
236
777dc784
PM
237static void arm926_initfn(Object *obj)
238{
239 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
240 set_feature(&cpu->env, ARM_FEATURE_V5);
241 set_feature(&cpu->env, ARM_FEATURE_VFP);
c4804214
PM
242 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
243 set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
b2d06f96 244 cpu->midr = 0x41069265;
325b3cef 245 cpu->reset_fpsid = 0x41011090;
64e1671f 246 cpu->ctr = 0x1dd20d2;
0ca7e01c 247 cpu->reset_sctlr = 0x00090078;
777dc784
PM
248}
249
250static void arm946_initfn(Object *obj)
251{
252 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
253 set_feature(&cpu->env, ARM_FEATURE_V5);
254 set_feature(&cpu->env, ARM_FEATURE_MPU);
c4804214 255 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
b2d06f96 256 cpu->midr = 0x41059461;
64e1671f 257 cpu->ctr = 0x0f004006;
0ca7e01c 258 cpu->reset_sctlr = 0x00000078;
777dc784
PM
259}
260
261static void arm1026_initfn(Object *obj)
262{
263 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
264 set_feature(&cpu->env, ARM_FEATURE_V5);
265 set_feature(&cpu->env, ARM_FEATURE_VFP);
266 set_feature(&cpu->env, ARM_FEATURE_AUXCR);
c4804214
PM
267 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
268 set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN);
b2d06f96 269 cpu->midr = 0x4106a262;
325b3cef 270 cpu->reset_fpsid = 0x410110a0;
64e1671f 271 cpu->ctr = 0x1dd20d2;
0ca7e01c 272 cpu->reset_sctlr = 0x00090078;
2771db27 273 cpu->reset_auxcr = 1;
06d76f31
PM
274 {
275 /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
276 ARMCPRegInfo ifar = {
277 .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
278 .access = PL1_RW,
279 .fieldoffset = offsetof(CPUARMState, cp15.c6_insn),
280 .resetvalue = 0
281 };
282 define_one_arm_cp_reg(cpu, &ifar);
283 }
777dc784
PM
284}
285
286static void arm1136_r2_initfn(Object *obj)
287{
288 ARMCPU *cpu = ARM_CPU(obj);
2e4d7e3e
PM
289 /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
290 * older core than plain "arm1136". In particular this does not
291 * have the v6K features.
292 * These ID register values are correct for 1136 but may be wrong
293 * for 1136_r2 (in particular r0p2 does not actually implement most
294 * of the ID registers).
295 */
581be094
PM
296 set_feature(&cpu->env, ARM_FEATURE_V6);
297 set_feature(&cpu->env, ARM_FEATURE_VFP);
c4804214
PM
298 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
299 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
300 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
b2d06f96 301 cpu->midr = 0x4107b362;
325b3cef 302 cpu->reset_fpsid = 0x410120b4;
bd35c355
PM
303 cpu->mvfr0 = 0x11111111;
304 cpu->mvfr1 = 0x00000000;
64e1671f 305 cpu->ctr = 0x1dd20d2;
0ca7e01c 306 cpu->reset_sctlr = 0x00050078;
2e4d7e3e
PM
307 cpu->id_pfr0 = 0x111;
308 cpu->id_pfr1 = 0x1;
309 cpu->id_dfr0 = 0x2;
310 cpu->id_afr0 = 0x3;
311 cpu->id_mmfr0 = 0x01130003;
312 cpu->id_mmfr1 = 0x10030302;
313 cpu->id_mmfr2 = 0x01222110;
314 cpu->id_isar0 = 0x00140011;
315 cpu->id_isar1 = 0x12002111;
316 cpu->id_isar2 = 0x11231111;
317 cpu->id_isar3 = 0x01102131;
318 cpu->id_isar4 = 0x141;
2771db27 319 cpu->reset_auxcr = 7;
777dc784
PM
320}
321
322static void arm1136_initfn(Object *obj)
323{
324 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
325 set_feature(&cpu->env, ARM_FEATURE_V6K);
326 set_feature(&cpu->env, ARM_FEATURE_V6);
327 set_feature(&cpu->env, ARM_FEATURE_VFP);
c4804214
PM
328 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
329 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
330 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
b2d06f96 331 cpu->midr = 0x4117b363;
325b3cef 332 cpu->reset_fpsid = 0x410120b4;
bd35c355
PM
333 cpu->mvfr0 = 0x11111111;
334 cpu->mvfr1 = 0x00000000;
64e1671f 335 cpu->ctr = 0x1dd20d2;
0ca7e01c 336 cpu->reset_sctlr = 0x00050078;
2e4d7e3e
PM
337 cpu->id_pfr0 = 0x111;
338 cpu->id_pfr1 = 0x1;
339 cpu->id_dfr0 = 0x2;
340 cpu->id_afr0 = 0x3;
341 cpu->id_mmfr0 = 0x01130003;
342 cpu->id_mmfr1 = 0x10030302;
343 cpu->id_mmfr2 = 0x01222110;
344 cpu->id_isar0 = 0x00140011;
345 cpu->id_isar1 = 0x12002111;
346 cpu->id_isar2 = 0x11231111;
347 cpu->id_isar3 = 0x01102131;
348 cpu->id_isar4 = 0x141;
2771db27 349 cpu->reset_auxcr = 7;
777dc784
PM
350}
351
352static void arm1176_initfn(Object *obj)
353{
354 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
355 set_feature(&cpu->env, ARM_FEATURE_V6K);
356 set_feature(&cpu->env, ARM_FEATURE_VFP);
357 set_feature(&cpu->env, ARM_FEATURE_VAPA);
c4804214
PM
358 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
359 set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG);
360 set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS);
b2d06f96 361 cpu->midr = 0x410fb767;
325b3cef 362 cpu->reset_fpsid = 0x410120b5;
bd35c355
PM
363 cpu->mvfr0 = 0x11111111;
364 cpu->mvfr1 = 0x00000000;
64e1671f 365 cpu->ctr = 0x1dd20d2;
0ca7e01c 366 cpu->reset_sctlr = 0x00050078;
2e4d7e3e
PM
367 cpu->id_pfr0 = 0x111;
368 cpu->id_pfr1 = 0x11;
369 cpu->id_dfr0 = 0x33;
370 cpu->id_afr0 = 0;
371 cpu->id_mmfr0 = 0x01130003;
372 cpu->id_mmfr1 = 0x10030302;
373 cpu->id_mmfr2 = 0x01222100;
374 cpu->id_isar0 = 0x0140011;
375 cpu->id_isar1 = 0x12002111;
376 cpu->id_isar2 = 0x11231121;
377 cpu->id_isar3 = 0x01102131;
378 cpu->id_isar4 = 0x01141;
2771db27 379 cpu->reset_auxcr = 7;
777dc784
PM
380}
381
382static void arm11mpcore_initfn(Object *obj)
383{
384 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
385 set_feature(&cpu->env, ARM_FEATURE_V6K);
386 set_feature(&cpu->env, ARM_FEATURE_VFP);
387 set_feature(&cpu->env, ARM_FEATURE_VAPA);
81bdde9d 388 set_feature(&cpu->env, ARM_FEATURE_MPIDR);
c4804214 389 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
b2d06f96 390 cpu->midr = 0x410fb022;
325b3cef 391 cpu->reset_fpsid = 0x410120b4;
bd35c355
PM
392 cpu->mvfr0 = 0x11111111;
393 cpu->mvfr1 = 0x00000000;
200bf596 394 cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */
2e4d7e3e
PM
395 cpu->id_pfr0 = 0x111;
396 cpu->id_pfr1 = 0x1;
397 cpu->id_dfr0 = 0;
398 cpu->id_afr0 = 0x2;
399 cpu->id_mmfr0 = 0x01100103;
400 cpu->id_mmfr1 = 0x10020302;
401 cpu->id_mmfr2 = 0x01222000;
402 cpu->id_isar0 = 0x00100011;
403 cpu->id_isar1 = 0x12002111;
404 cpu->id_isar2 = 0x11221011;
405 cpu->id_isar3 = 0x01102131;
406 cpu->id_isar4 = 0x141;
2771db27 407 cpu->reset_auxcr = 1;
777dc784
PM
408}
409
410static void cortex_m3_initfn(Object *obj)
411{
412 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
413 set_feature(&cpu->env, ARM_FEATURE_V7);
414 set_feature(&cpu->env, ARM_FEATURE_M);
b2d06f96 415 cpu->midr = 0x410fc231;
777dc784
PM
416}
417
e6f010cc
AF
418static void arm_v7m_class_init(ObjectClass *oc, void *data)
419{
420#ifndef CONFIG_USER_ONLY
421 CPUClass *cc = CPU_CLASS(oc);
422
423 cc->do_interrupt = arm_v7m_cpu_do_interrupt;
424#endif
425}
426
34f90529
PM
427static const ARMCPRegInfo cortexa8_cp_reginfo[] = {
428 { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0,
429 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
430 { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
431 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
432 REGINFO_SENTINEL
433};
434
777dc784
PM
435static void cortex_a8_initfn(Object *obj)
436{
437 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
438 set_feature(&cpu->env, ARM_FEATURE_V7);
439 set_feature(&cpu->env, ARM_FEATURE_VFP3);
440 set_feature(&cpu->env, ARM_FEATURE_NEON);
441 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
c4804214 442 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
b2d06f96 443 cpu->midr = 0x410fc080;
325b3cef 444 cpu->reset_fpsid = 0x410330c0;
bd35c355
PM
445 cpu->mvfr0 = 0x11110222;
446 cpu->mvfr1 = 0x00011100;
64e1671f 447 cpu->ctr = 0x82048004;
0ca7e01c 448 cpu->reset_sctlr = 0x00c50078;
2e4d7e3e
PM
449 cpu->id_pfr0 = 0x1031;
450 cpu->id_pfr1 = 0x11;
451 cpu->id_dfr0 = 0x400;
452 cpu->id_afr0 = 0;
453 cpu->id_mmfr0 = 0x31100003;
454 cpu->id_mmfr1 = 0x20000000;
455 cpu->id_mmfr2 = 0x01202000;
456 cpu->id_mmfr3 = 0x11;
457 cpu->id_isar0 = 0x00101111;
458 cpu->id_isar1 = 0x12112111;
459 cpu->id_isar2 = 0x21232031;
460 cpu->id_isar3 = 0x11112131;
461 cpu->id_isar4 = 0x00111142;
85df3786
PM
462 cpu->clidr = (1 << 27) | (2 << 24) | 3;
463 cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */
464 cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */
465 cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */
2771db27 466 cpu->reset_auxcr = 2;
34f90529 467 define_arm_cp_regs(cpu, cortexa8_cp_reginfo);
777dc784
PM
468}
469
1047b9d7
PM
470static const ARMCPRegInfo cortexa9_cp_reginfo[] = {
471 /* power_control should be set to maximum latency. Again,
472 * default to 0 and set by private hook
473 */
474 { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
475 .access = PL1_RW, .resetvalue = 0,
476 .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) },
477 { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1,
478 .access = PL1_RW, .resetvalue = 0,
479 .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) },
480 { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2,
481 .access = PL1_RW, .resetvalue = 0,
482 .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) },
483 { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
484 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
485 /* TLB lockdown control */
486 { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2,
487 .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
488 { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4,
489 .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP },
490 { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2,
491 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
492 { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2,
493 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
494 { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2,
495 .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST },
496 REGINFO_SENTINEL
497};
498
777dc784
PM
499static void cortex_a9_initfn(Object *obj)
500{
501 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
502 set_feature(&cpu->env, ARM_FEATURE_V7);
503 set_feature(&cpu->env, ARM_FEATURE_VFP3);
504 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
505 set_feature(&cpu->env, ARM_FEATURE_NEON);
506 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
507 /* Note that A9 supports the MP extensions even for
508 * A9UP and single-core A9MP (which are both different
509 * and valid configurations; we don't model A9UP).
510 */
511 set_feature(&cpu->env, ARM_FEATURE_V7MP);
b2d06f96 512 cpu->midr = 0x410fc090;
325b3cef 513 cpu->reset_fpsid = 0x41033090;
bd35c355
PM
514 cpu->mvfr0 = 0x11110222;
515 cpu->mvfr1 = 0x01111111;
64e1671f 516 cpu->ctr = 0x80038003;
0ca7e01c 517 cpu->reset_sctlr = 0x00c50078;
2e4d7e3e
PM
518 cpu->id_pfr0 = 0x1031;
519 cpu->id_pfr1 = 0x11;
520 cpu->id_dfr0 = 0x000;
521 cpu->id_afr0 = 0;
522 cpu->id_mmfr0 = 0x00100103;
523 cpu->id_mmfr1 = 0x20000000;
524 cpu->id_mmfr2 = 0x01230000;
525 cpu->id_mmfr3 = 0x00002111;
526 cpu->id_isar0 = 0x00101111;
527 cpu->id_isar1 = 0x13112111;
528 cpu->id_isar2 = 0x21232041;
529 cpu->id_isar3 = 0x11112131;
530 cpu->id_isar4 = 0x00111142;
85df3786
PM
531 cpu->clidr = (1 << 27) | (1 << 24) | 3;
532 cpu->ccsidr[0] = 0xe00fe015; /* 16k L1 dcache. */
533 cpu->ccsidr[1] = 0x200fe015; /* 16k L1 icache. */
1047b9d7
PM
534 {
535 ARMCPRegInfo cbar = {
536 .name = "CBAR", .cp = 15, .crn = 15, .crm = 0, .opc1 = 4,
537 .opc2 = 0, .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
538 .fieldoffset = offsetof(CPUARMState, cp15.c15_config_base_address)
539 };
540 define_one_arm_cp_reg(cpu, &cbar);
541 define_arm_cp_regs(cpu, cortexa9_cp_reginfo);
542 }
777dc784
PM
543}
544
34f90529
PM
545#ifndef CONFIG_USER_ONLY
546static int a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri,
547 uint64_t *value)
548{
549 /* Linux wants the number of processors from here.
550 * Might as well set the interrupt-controller bit too.
551 */
552 *value = ((smp_cpus - 1) << 24) | (1 << 23);
553 return 0;
554}
555#endif
556
557static const ARMCPRegInfo cortexa15_cp_reginfo[] = {
558#ifndef CONFIG_USER_ONLY
559 { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2,
560 .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read,
561 .writefn = arm_cp_write_ignore, },
562#endif
563 { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3,
564 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
565 REGINFO_SENTINEL
566};
567
777dc784
PM
568static void cortex_a15_initfn(Object *obj)
569{
570 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
571 set_feature(&cpu->env, ARM_FEATURE_V7);
572 set_feature(&cpu->env, ARM_FEATURE_VFP4);
573 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
574 set_feature(&cpu->env, ARM_FEATURE_NEON);
575 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
576 set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
581be094 577 set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
c4804214 578 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
de9b05b8 579 set_feature(&cpu->env, ARM_FEATURE_LPAE);
b2d06f96 580 cpu->midr = 0x412fc0f1;
325b3cef 581 cpu->reset_fpsid = 0x410430f0;
bd35c355
PM
582 cpu->mvfr0 = 0x10110222;
583 cpu->mvfr1 = 0x11111111;
64e1671f 584 cpu->ctr = 0x8444c004;
0ca7e01c 585 cpu->reset_sctlr = 0x00c50078;
2e4d7e3e
PM
586 cpu->id_pfr0 = 0x00001131;
587 cpu->id_pfr1 = 0x00011011;
588 cpu->id_dfr0 = 0x02010555;
589 cpu->id_afr0 = 0x00000000;
590 cpu->id_mmfr0 = 0x10201105;
591 cpu->id_mmfr1 = 0x20000000;
592 cpu->id_mmfr2 = 0x01240000;
593 cpu->id_mmfr3 = 0x02102211;
594 cpu->id_isar0 = 0x02101110;
595 cpu->id_isar1 = 0x13112111;
596 cpu->id_isar2 = 0x21232041;
597 cpu->id_isar3 = 0x11112131;
598 cpu->id_isar4 = 0x10011142;
85df3786
PM
599 cpu->clidr = 0x0a200023;
600 cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
601 cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
602 cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */
34f90529 603 define_arm_cp_regs(cpu, cortexa15_cp_reginfo);
777dc784
PM
604}
605
606static void ti925t_initfn(Object *obj)
607{
608 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
609 set_feature(&cpu->env, ARM_FEATURE_V4T);
610 set_feature(&cpu->env, ARM_FEATURE_OMAPCP);
777dc784 611 cpu->midr = ARM_CPUID_TI925T;
64e1671f 612 cpu->ctr = 0x5109149;
0ca7e01c 613 cpu->reset_sctlr = 0x00000070;
777dc784
PM
614}
615
616static void sa1100_initfn(Object *obj)
617{
618 ARMCPU *cpu = ARM_CPU(obj);
581be094 619 set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
c4804214 620 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
b2d06f96 621 cpu->midr = 0x4401A11B;
0ca7e01c 622 cpu->reset_sctlr = 0x00000070;
777dc784
PM
623}
624
625static void sa1110_initfn(Object *obj)
626{
627 ARMCPU *cpu = ARM_CPU(obj);
581be094 628 set_feature(&cpu->env, ARM_FEATURE_STRONGARM);
c4804214 629 set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS);
b2d06f96 630 cpu->midr = 0x6901B119;
0ca7e01c 631 cpu->reset_sctlr = 0x00000070;
777dc784
PM
632}
633
634static void pxa250_initfn(Object *obj)
635{
636 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
637 set_feature(&cpu->env, ARM_FEATURE_V5);
638 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
b2d06f96 639 cpu->midr = 0x69052100;
64e1671f 640 cpu->ctr = 0xd172172;
0ca7e01c 641 cpu->reset_sctlr = 0x00000078;
777dc784
PM
642}
643
644static void pxa255_initfn(Object *obj)
645{
646 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
647 set_feature(&cpu->env, ARM_FEATURE_V5);
648 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
b2d06f96 649 cpu->midr = 0x69052d00;
64e1671f 650 cpu->ctr = 0xd172172;
0ca7e01c 651 cpu->reset_sctlr = 0x00000078;
777dc784
PM
652}
653
654static void pxa260_initfn(Object *obj)
655{
656 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
657 set_feature(&cpu->env, ARM_FEATURE_V5);
658 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
b2d06f96 659 cpu->midr = 0x69052903;
64e1671f 660 cpu->ctr = 0xd172172;
0ca7e01c 661 cpu->reset_sctlr = 0x00000078;
777dc784
PM
662}
663
664static void pxa261_initfn(Object *obj)
665{
666 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
667 set_feature(&cpu->env, ARM_FEATURE_V5);
668 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
b2d06f96 669 cpu->midr = 0x69052d05;
64e1671f 670 cpu->ctr = 0xd172172;
0ca7e01c 671 cpu->reset_sctlr = 0x00000078;
777dc784
PM
672}
673
674static void pxa262_initfn(Object *obj)
675{
676 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
677 set_feature(&cpu->env, ARM_FEATURE_V5);
678 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
b2d06f96 679 cpu->midr = 0x69052d06;
64e1671f 680 cpu->ctr = 0xd172172;
0ca7e01c 681 cpu->reset_sctlr = 0x00000078;
777dc784
PM
682}
683
684static void pxa270a0_initfn(Object *obj)
685{
686 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
687 set_feature(&cpu->env, ARM_FEATURE_V5);
688 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
689 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 690 cpu->midr = 0x69054110;
64e1671f 691 cpu->ctr = 0xd172172;
0ca7e01c 692 cpu->reset_sctlr = 0x00000078;
777dc784
PM
693}
694
695static void pxa270a1_initfn(Object *obj)
696{
697 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
698 set_feature(&cpu->env, ARM_FEATURE_V5);
699 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
700 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 701 cpu->midr = 0x69054111;
64e1671f 702 cpu->ctr = 0xd172172;
0ca7e01c 703 cpu->reset_sctlr = 0x00000078;
777dc784
PM
704}
705
706static void pxa270b0_initfn(Object *obj)
707{
708 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
709 set_feature(&cpu->env, ARM_FEATURE_V5);
710 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
711 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 712 cpu->midr = 0x69054112;
64e1671f 713 cpu->ctr = 0xd172172;
0ca7e01c 714 cpu->reset_sctlr = 0x00000078;
777dc784
PM
715}
716
717static void pxa270b1_initfn(Object *obj)
718{
719 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
720 set_feature(&cpu->env, ARM_FEATURE_V5);
721 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
722 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 723 cpu->midr = 0x69054113;
64e1671f 724 cpu->ctr = 0xd172172;
0ca7e01c 725 cpu->reset_sctlr = 0x00000078;
777dc784
PM
726}
727
728static void pxa270c0_initfn(Object *obj)
729{
730 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
731 set_feature(&cpu->env, ARM_FEATURE_V5);
732 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
733 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 734 cpu->midr = 0x69054114;
64e1671f 735 cpu->ctr = 0xd172172;
0ca7e01c 736 cpu->reset_sctlr = 0x00000078;
777dc784
PM
737}
738
739static void pxa270c5_initfn(Object *obj)
740{
741 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
742 set_feature(&cpu->env, ARM_FEATURE_V5);
743 set_feature(&cpu->env, ARM_FEATURE_XSCALE);
744 set_feature(&cpu->env, ARM_FEATURE_IWMMXT);
b2d06f96 745 cpu->midr = 0x69054117;
64e1671f 746 cpu->ctr = 0xd172172;
0ca7e01c 747 cpu->reset_sctlr = 0x00000078;
777dc784
PM
748}
749
750static void arm_any_initfn(Object *obj)
751{
752 ARMCPU *cpu = ARM_CPU(obj);
581be094
PM
753 set_feature(&cpu->env, ARM_FEATURE_V7);
754 set_feature(&cpu->env, ARM_FEATURE_VFP4);
755 set_feature(&cpu->env, ARM_FEATURE_VFP_FP16);
756 set_feature(&cpu->env, ARM_FEATURE_NEON);
757 set_feature(&cpu->env, ARM_FEATURE_THUMB2EE);
758 set_feature(&cpu->env, ARM_FEATURE_ARM_DIV);
759 set_feature(&cpu->env, ARM_FEATURE_V7MP);
b2d06f96 760 cpu->midr = 0xffffffff;
777dc784
PM
761}
762
763typedef struct ARMCPUInfo {
764 const char *name;
765 void (*initfn)(Object *obj);
e6f010cc 766 void (*class_init)(ObjectClass *oc, void *data);
777dc784
PM
767} ARMCPUInfo;
768
769static const ARMCPUInfo arm_cpus[] = {
770 { .name = "arm926", .initfn = arm926_initfn },
771 { .name = "arm946", .initfn = arm946_initfn },
772 { .name = "arm1026", .initfn = arm1026_initfn },
773 /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
774 * older core than plain "arm1136". In particular this does not
775 * have the v6K features.
776 */
777 { .name = "arm1136-r2", .initfn = arm1136_r2_initfn },
778 { .name = "arm1136", .initfn = arm1136_initfn },
779 { .name = "arm1176", .initfn = arm1176_initfn },
780 { .name = "arm11mpcore", .initfn = arm11mpcore_initfn },
e6f010cc
AF
781 { .name = "cortex-m3", .initfn = cortex_m3_initfn,
782 .class_init = arm_v7m_class_init },
777dc784
PM
783 { .name = "cortex-a8", .initfn = cortex_a8_initfn },
784 { .name = "cortex-a9", .initfn = cortex_a9_initfn },
785 { .name = "cortex-a15", .initfn = cortex_a15_initfn },
786 { .name = "ti925t", .initfn = ti925t_initfn },
787 { .name = "sa1100", .initfn = sa1100_initfn },
788 { .name = "sa1110", .initfn = sa1110_initfn },
789 { .name = "pxa250", .initfn = pxa250_initfn },
790 { .name = "pxa255", .initfn = pxa255_initfn },
791 { .name = "pxa260", .initfn = pxa260_initfn },
792 { .name = "pxa261", .initfn = pxa261_initfn },
793 { .name = "pxa262", .initfn = pxa262_initfn },
794 /* "pxa270" is an alias for "pxa270-a0" */
795 { .name = "pxa270", .initfn = pxa270a0_initfn },
796 { .name = "pxa270-a0", .initfn = pxa270a0_initfn },
797 { .name = "pxa270-a1", .initfn = pxa270a1_initfn },
798 { .name = "pxa270-b0", .initfn = pxa270b0_initfn },
799 { .name = "pxa270-b1", .initfn = pxa270b1_initfn },
800 { .name = "pxa270-c0", .initfn = pxa270c0_initfn },
801 { .name = "pxa270-c5", .initfn = pxa270c5_initfn },
802 { .name = "any", .initfn = arm_any_initfn },
803};
804
dec9c2d4
AF
805static void arm_cpu_class_init(ObjectClass *oc, void *data)
806{
807 ARMCPUClass *acc = ARM_CPU_CLASS(oc);
808 CPUClass *cc = CPU_CLASS(acc);
14969266
AF
809 DeviceClass *dc = DEVICE_CLASS(oc);
810
811 acc->parent_realize = dc->realize;
812 dc->realize = arm_cpu_realizefn;
dec9c2d4
AF
813
814 acc->parent_reset = cc->reset;
815 cc->reset = arm_cpu_reset;
5900d6b2
AF
816
817 cc->class_by_name = arm_cpu_class_by_name;
97a8ea5a 818 cc->do_interrupt = arm_cpu_do_interrupt;
3cc1d208 819 cpu_class_set_vmsd(cc, &vmstate_arm_cpu);
dec9c2d4
AF
820}
821
777dc784
PM
822static void cpu_register(const ARMCPUInfo *info)
823{
824 TypeInfo type_info = {
777dc784
PM
825 .parent = TYPE_ARM_CPU,
826 .instance_size = sizeof(ARMCPU),
827 .instance_init = info->initfn,
828 .class_size = sizeof(ARMCPUClass),
e6f010cc 829 .class_init = info->class_init,
777dc784
PM
830 };
831
51492fd1 832 type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
918fd083 833 type_register(&type_info);
51492fd1 834 g_free((void *)type_info.name);
777dc784
PM
835}
836
dec9c2d4
AF
837static const TypeInfo arm_cpu_type_info = {
838 .name = TYPE_ARM_CPU,
839 .parent = TYPE_CPU,
840 .instance_size = sizeof(ARMCPU),
777dc784 841 .instance_init = arm_cpu_initfn,
4b6a83fb 842 .instance_finalize = arm_cpu_finalizefn,
777dc784 843 .abstract = true,
dec9c2d4
AF
844 .class_size = sizeof(ARMCPUClass),
845 .class_init = arm_cpu_class_init,
846};
847
848static void arm_cpu_register_types(void)
849{
777dc784
PM
850 int i;
851
dec9c2d4 852 type_register_static(&arm_cpu_type_info);
777dc784
PM
853 for (i = 0; i < ARRAY_SIZE(arm_cpus); i++) {
854 cpu_register(&arm_cpus[i]);
855 }
dec9c2d4
AF
856}
857
858type_init(arm_cpu_register_types)