]> git.proxmox.com Git - mirror_qemu.git/blame - target-arm/translate.h
9pfs: add cleanup operation for proxy backend driver
[mirror_qemu.git] / target-arm / translate.h
CommitLineData
f570c61e
AG
1#ifndef TARGET_ARM_TRANSLATE_H
2#define TARGET_ARM_TRANSLATE_H
3
4/* internal defines */
5typedef struct DisasContext {
6 target_ulong pc;
14ade10f 7 uint32_t insn;
f570c61e
AG
8 int is_jmp;
9 /* Nonzero if this instruction has been conditionally skipped. */
10 int condjmp;
11 /* The label that will be jumped to when the instruction is skipped. */
42a268c2 12 TCGLabel *condlabel;
f570c61e
AG
13 /* Thumb-2 conditional execution bits. */
14 int condexec_mask;
15 int condexec_cond;
16 struct TranslationBlock *tb;
17 int singlestep_enabled;
18 int thumb;
f9fd40eb 19 int sctlr_b;
dacf0a2f 20 TCGMemOp be_data;
f570c61e
AG
21#if !defined(CONFIG_USER_ONLY)
22 int user;
23#endif
c1e37810 24 ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
86fb3fa4
TH
25 bool tbi0; /* TBI0 for EL0/1 or TBI for EL2/3 */
26 bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */
3f342b9e 27 bool ns; /* Use non-secure CPREG bank on access */
9dbbc748 28 int fp_excp_el; /* FP exception EL or 0 if enabled */
cef9ee70
SS
29 /* Flag indicating that exceptions from secure mode are routed to EL3. */
30 bool secure_routed_to_el3;
8c6afa6a 31 bool vfp_enabled; /* FP enabled via FPSCR.EN */
f570c61e
AG
32 int vec_len;
33 int vec_stride;
d4a2dc67
PM
34 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
35 * so that top level loop can generate correct syndrome information.
36 */
37 uint32_t svc_imm;
3926cc84 38 int aarch64;
dcbff19b 39 int current_el;
60322b39 40 GHashTable *cp_regs;
a984e42c 41 uint64_t features; /* CPU features bits */
90e49638
PM
42 /* Because unallocated encodings generate different exception syndrome
43 * information from traps due to FP being disabled, we can't do a single
44 * "is fp access disabled" check at a high level in the decode tree.
45 * To help in catching bugs where the access check was forgotten in some
46 * code path, we set this flag when the access check is done, and assert
47 * that it is set at the point where we actually touch the FP regs.
48 */
49 bool fp_access_checked;
7ea47fe7
PM
50 /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
51 * single-step support).
52 */
53 bool ss_active;
54 bool pstate_ss;
55 /* True if the insn just emitted was a load-exclusive instruction
56 * (necessary for syndrome information for single step exceptions),
57 * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
58 */
59 bool is_ldex;
60 /* True if a single-step exception will be taken to the current EL */
61 bool ss_same_el;
c0f4af17
PM
62 /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
63 int c15_cpar;
aaa1f954
EI
64 /* TCG op index of the current insn_start. */
65 int insn_start_idx;
11e169de
AG
66#define TMP_A64_MAX 16
67 int tmp_a64_count;
68 TCGv_i64 tmp_a64[TMP_A64_MAX];
f570c61e
AG
69} DisasContext;
70
6c2c63d3
RH
71typedef struct DisasCompare {
72 TCGCond cond;
73 TCGv_i32 value;
74 bool value_global;
75} DisasCompare;
76
78bcaa3e 77/* Share the TCG temporaries common between 32 and 64 bit modes. */
1bcea73e 78extern TCGv_env cpu_env;
78bcaa3e
RH
79extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
80extern TCGv_i64 cpu_exclusive_addr;
81extern TCGv_i64 cpu_exclusive_val;
3407ad0e 82
a984e42c
PM
83static inline int arm_dc_feature(DisasContext *dc, int feature)
84{
85 return (dc->features & (1ULL << feature)) != 0;
86}
87
9d4c4e87
EI
88static inline int get_mem_index(DisasContext *s)
89{
c1e37810 90 return s->mmu_idx;
9d4c4e87
EI
91}
92
73710361
GB
93/* Function used to determine the target exception EL when otherwise not known
94 * or default.
95 */
96static inline int default_exception_el(DisasContext *s)
97{
98 /* If we are coming from secure EL0 in a system with a 32-bit EL3, then
99 * there is no secure EL1, so we route exceptions to EL3. Otherwise,
100 * exceptions can only be routed to ELs above 1, so we target the higher of
101 * 1 or the current EL.
102 */
cef9ee70 103 return (s->mmu_idx == ARMMMUIdx_S1SE0 && s->secure_routed_to_el3)
73710361
GB
104 ? 3 : MAX(1, s->current_el);
105}
106
40f860cd
PM
107/* target-specific extra values for is_jmp */
108/* These instructions trap after executing, so the A32/T32 decoder must
109 * defer them until after the conditional execution state has been updated.
110 * WFI also needs special handling when single-stepping.
111 */
112#define DISAS_WFI 4
113#define DISAS_SWI 5
114/* For instructions which unconditionally cause an exception we can skip
115 * emitting unreachable code at the end of the TB in the A64 decoder
116 */
117#define DISAS_EXC 6
72c1d3af
PM
118/* WFE */
119#define DISAS_WFE 7
37e6456e
PM
120#define DISAS_HVC 8
121#define DISAS_SMC 9
049e24a1 122#define DISAS_YIELD 10
40f860cd 123
14ade10f
AG
124#ifdef TARGET_AARCH64
125void a64_translate_init(void);
4e5e1215 126void gen_intermediate_code_a64(ARMCPU *cpu, TranslationBlock *tb);
14ade10f 127void gen_a64_set_pc_im(uint64_t val);
17731115
PM
128void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
129 fprintf_function cpu_fprintf, int flags);
14ade10f
AG
130#else
131static inline void a64_translate_init(void)
132{
133}
134
4e5e1215 135static inline void gen_intermediate_code_a64(ARMCPU *cpu, TranslationBlock *tb)
14ade10f
AG
136{
137}
138
139static inline void gen_a64_set_pc_im(uint64_t val)
140{
141}
17731115
PM
142
143static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
144 fprintf_function cpu_fprintf,
145 int flags)
146{
147}
14ade10f
AG
148#endif
149
6c2c63d3
RH
150void arm_test_cc(DisasCompare *cmp, int cc);
151void arm_free_cc(DisasCompare *cmp);
152void arm_jump_cc(DisasCompare *cmp, TCGLabel *label);
42a268c2 153void arm_gen_test_cc(int cc, TCGLabel *label);
39fb730a 154
f570c61e 155#endif /* TARGET_ARM_TRANSLATE_H */