]> git.proxmox.com Git - mirror_qemu.git/blame - target-arm/translate.h
spapr: Move RMA memory region registration code
[mirror_qemu.git] / target-arm / translate.h
CommitLineData
f570c61e
AG
1#ifndef TARGET_ARM_TRANSLATE_H
2#define TARGET_ARM_TRANSLATE_H
3
4/* internal defines */
5typedef struct DisasContext {
6 target_ulong pc;
14ade10f 7 uint32_t insn;
f570c61e
AG
8 int is_jmp;
9 /* Nonzero if this instruction has been conditionally skipped. */
10 int condjmp;
11 /* The label that will be jumped to when the instruction is skipped. */
12 int condlabel;
13 /* Thumb-2 conditional execution bits. */
14 int condexec_mask;
15 int condexec_cond;
16 struct TranslationBlock *tb;
17 int singlestep_enabled;
18 int thumb;
19 int bswap_code;
20#if !defined(CONFIG_USER_ONLY)
21 int user;
22#endif
8c6afa6a
PM
23 bool cpacr_fpen; /* FP enabled via CPACR.FPEN */
24 bool vfp_enabled; /* FP enabled via FPSCR.EN */
f570c61e
AG
25 int vec_len;
26 int vec_stride;
d4a2dc67
PM
27 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
28 * so that top level loop can generate correct syndrome information.
29 */
30 uint32_t svc_imm;
3926cc84 31 int aarch64;
60322b39
PM
32 int current_pl;
33 GHashTable *cp_regs;
a984e42c 34 uint64_t features; /* CPU features bits */
90e49638
PM
35 /* Because unallocated encodings generate different exception syndrome
36 * information from traps due to FP being disabled, we can't do a single
37 * "is fp access disabled" check at a high level in the decode tree.
38 * To help in catching bugs where the access check was forgotten in some
39 * code path, we set this flag when the access check is done, and assert
40 * that it is set at the point where we actually touch the FP regs.
41 */
42 bool fp_access_checked;
11e169de
AG
43#define TMP_A64_MAX 16
44 int tmp_a64_count;
45 TCGv_i64 tmp_a64[TMP_A64_MAX];
f570c61e
AG
46} DisasContext;
47
3407ad0e
AG
48extern TCGv_ptr cpu_env;
49
a984e42c
PM
50static inline int arm_dc_feature(DisasContext *dc, int feature)
51{
52 return (dc->features & (1ULL << feature)) != 0;
53}
54
9d4c4e87
EI
55static inline int get_mem_index(DisasContext *s)
56{
f79fbf39 57 return s->current_pl;
9d4c4e87
EI
58}
59
40f860cd
PM
60/* target-specific extra values for is_jmp */
61/* These instructions trap after executing, so the A32/T32 decoder must
62 * defer them until after the conditional execution state has been updated.
63 * WFI also needs special handling when single-stepping.
64 */
65#define DISAS_WFI 4
66#define DISAS_SWI 5
67/* For instructions which unconditionally cause an exception we can skip
68 * emitting unreachable code at the end of the TB in the A64 decoder
69 */
70#define DISAS_EXC 6
72c1d3af
PM
71/* WFE */
72#define DISAS_WFE 7
40f860cd 73
14ade10f
AG
74#ifdef TARGET_AARCH64
75void a64_translate_init(void);
40f860cd
PM
76void gen_intermediate_code_internal_a64(ARMCPU *cpu,
77 TranslationBlock *tb,
78 bool search_pc);
14ade10f 79void gen_a64_set_pc_im(uint64_t val);
17731115
PM
80void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
81 fprintf_function cpu_fprintf, int flags);
14ade10f
AG
82#else
83static inline void a64_translate_init(void)
84{
85}
86
40f860cd
PM
87static inline void gen_intermediate_code_internal_a64(ARMCPU *cpu,
88 TranslationBlock *tb,
89 bool search_pc)
14ade10f
AG
90{
91}
92
93static inline void gen_a64_set_pc_im(uint64_t val)
94{
95}
17731115
PM
96
97static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
98 fprintf_function cpu_fprintf,
99 int flags)
100{
101}
14ade10f
AG
102#endif
103
39fb730a
AG
104void arm_gen_test_cc(int cc, int label);
105
f570c61e 106#endif /* TARGET_ARM_TRANSLATE_H */