]> git.proxmox.com Git - mirror_qemu.git/blame - target-arm/translate.h
nbd: fix max_discard/max_transfer_length
[mirror_qemu.git] / target-arm / translate.h
CommitLineData
f570c61e
AG
1#ifndef TARGET_ARM_TRANSLATE_H
2#define TARGET_ARM_TRANSLATE_H
3
4/* internal defines */
5typedef struct DisasContext {
6 target_ulong pc;
14ade10f 7 uint32_t insn;
f570c61e
AG
8 int is_jmp;
9 /* Nonzero if this instruction has been conditionally skipped. */
10 int condjmp;
11 /* The label that will be jumped to when the instruction is skipped. */
12 int condlabel;
13 /* Thumb-2 conditional execution bits. */
14 int condexec_mask;
15 int condexec_cond;
16 struct TranslationBlock *tb;
17 int singlestep_enabled;
18 int thumb;
19 int bswap_code;
20#if !defined(CONFIG_USER_ONLY)
21 int user;
22#endif
c1e37810 23 ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
3f342b9e 24 bool ns; /* Use non-secure CPREG bank on access */
8c6afa6a
PM
25 bool cpacr_fpen; /* FP enabled via CPACR.FPEN */
26 bool vfp_enabled; /* FP enabled via FPSCR.EN */
f570c61e
AG
27 int vec_len;
28 int vec_stride;
d4a2dc67
PM
29 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
30 * so that top level loop can generate correct syndrome information.
31 */
32 uint32_t svc_imm;
3926cc84 33 int aarch64;
dcbff19b 34 int current_el;
60322b39 35 GHashTable *cp_regs;
a984e42c 36 uint64_t features; /* CPU features bits */
90e49638
PM
37 /* Because unallocated encodings generate different exception syndrome
38 * information from traps due to FP being disabled, we can't do a single
39 * "is fp access disabled" check at a high level in the decode tree.
40 * To help in catching bugs where the access check was forgotten in some
41 * code path, we set this flag when the access check is done, and assert
42 * that it is set at the point where we actually touch the FP regs.
43 */
44 bool fp_access_checked;
7ea47fe7
PM
45 /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
46 * single-step support).
47 */
48 bool ss_active;
49 bool pstate_ss;
50 /* True if the insn just emitted was a load-exclusive instruction
51 * (necessary for syndrome information for single step exceptions),
52 * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
53 */
54 bool is_ldex;
55 /* True if a single-step exception will be taken to the current EL */
56 bool ss_same_el;
c0f4af17
PM
57 /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
58 int c15_cpar;
11e169de
AG
59#define TMP_A64_MAX 16
60 int tmp_a64_count;
61 TCGv_i64 tmp_a64[TMP_A64_MAX];
f570c61e
AG
62} DisasContext;
63
3407ad0e
AG
64extern TCGv_ptr cpu_env;
65
a984e42c
PM
66static inline int arm_dc_feature(DisasContext *dc, int feature)
67{
68 return (dc->features & (1ULL << feature)) != 0;
69}
70
9d4c4e87
EI
71static inline int get_mem_index(DisasContext *s)
72{
c1e37810 73 return s->mmu_idx;
9d4c4e87
EI
74}
75
40f860cd
PM
76/* target-specific extra values for is_jmp */
77/* These instructions trap after executing, so the A32/T32 decoder must
78 * defer them until after the conditional execution state has been updated.
79 * WFI also needs special handling when single-stepping.
80 */
81#define DISAS_WFI 4
82#define DISAS_SWI 5
83/* For instructions which unconditionally cause an exception we can skip
84 * emitting unreachable code at the end of the TB in the A64 decoder
85 */
86#define DISAS_EXC 6
72c1d3af
PM
87/* WFE */
88#define DISAS_WFE 7
37e6456e
PM
89#define DISAS_HVC 8
90#define DISAS_SMC 9
40f860cd 91
14ade10f
AG
92#ifdef TARGET_AARCH64
93void a64_translate_init(void);
40f860cd
PM
94void gen_intermediate_code_internal_a64(ARMCPU *cpu,
95 TranslationBlock *tb,
96 bool search_pc);
14ade10f 97void gen_a64_set_pc_im(uint64_t val);
17731115
PM
98void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
99 fprintf_function cpu_fprintf, int flags);
14ade10f
AG
100#else
101static inline void a64_translate_init(void)
102{
103}
104
40f860cd
PM
105static inline void gen_intermediate_code_internal_a64(ARMCPU *cpu,
106 TranslationBlock *tb,
107 bool search_pc)
14ade10f
AG
108{
109}
110
111static inline void gen_a64_set_pc_im(uint64_t val)
112{
113}
17731115
PM
114
115static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
116 fprintf_function cpu_fprintf,
117 int flags)
118{
119}
14ade10f
AG
120#endif
121
39fb730a
AG
122void arm_gen_test_cc(int cc, int label);
123
f570c61e 124#endif /* TARGET_ARM_TRANSLATE_H */