]> git.proxmox.com Git - mirror_qemu.git/blame - target-arm/translate.h
target-arm: Share all common TCG temporaries
[mirror_qemu.git] / target-arm / translate.h
CommitLineData
f570c61e
AG
1#ifndef TARGET_ARM_TRANSLATE_H
2#define TARGET_ARM_TRANSLATE_H
3
4/* internal defines */
5typedef struct DisasContext {
6 target_ulong pc;
14ade10f 7 uint32_t insn;
f570c61e
AG
8 int is_jmp;
9 /* Nonzero if this instruction has been conditionally skipped. */
10 int condjmp;
11 /* The label that will be jumped to when the instruction is skipped. */
42a268c2 12 TCGLabel *condlabel;
f570c61e
AG
13 /* Thumb-2 conditional execution bits. */
14 int condexec_mask;
15 int condexec_cond;
16 struct TranslationBlock *tb;
17 int singlestep_enabled;
18 int thumb;
19 int bswap_code;
20#if !defined(CONFIG_USER_ONLY)
21 int user;
22#endif
c1e37810 23 ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
3f342b9e 24 bool ns; /* Use non-secure CPREG bank on access */
9dbbc748 25 int fp_excp_el; /* FP exception EL or 0 if enabled */
cef9ee70
SS
26 /* Flag indicating that exceptions from secure mode are routed to EL3. */
27 bool secure_routed_to_el3;
8c6afa6a 28 bool vfp_enabled; /* FP enabled via FPSCR.EN */
f570c61e
AG
29 int vec_len;
30 int vec_stride;
d4a2dc67
PM
31 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
32 * so that top level loop can generate correct syndrome information.
33 */
34 uint32_t svc_imm;
3926cc84 35 int aarch64;
dcbff19b 36 int current_el;
60322b39 37 GHashTable *cp_regs;
a984e42c 38 uint64_t features; /* CPU features bits */
90e49638
PM
39 /* Because unallocated encodings generate different exception syndrome
40 * information from traps due to FP being disabled, we can't do a single
41 * "is fp access disabled" check at a high level in the decode tree.
42 * To help in catching bugs where the access check was forgotten in some
43 * code path, we set this flag when the access check is done, and assert
44 * that it is set at the point where we actually touch the FP regs.
45 */
46 bool fp_access_checked;
7ea47fe7
PM
47 /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
48 * single-step support).
49 */
50 bool ss_active;
51 bool pstate_ss;
52 /* True if the insn just emitted was a load-exclusive instruction
53 * (necessary for syndrome information for single step exceptions),
54 * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
55 */
56 bool is_ldex;
57 /* True if a single-step exception will be taken to the current EL */
58 bool ss_same_el;
c0f4af17
PM
59 /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
60 int c15_cpar;
11e169de
AG
61#define TMP_A64_MAX 16
62 int tmp_a64_count;
63 TCGv_i64 tmp_a64[TMP_A64_MAX];
f570c61e
AG
64} DisasContext;
65
78bcaa3e 66/* Share the TCG temporaries common between 32 and 64 bit modes. */
3407ad0e 67extern TCGv_ptr cpu_env;
78bcaa3e
RH
68extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
69extern TCGv_i64 cpu_exclusive_addr;
70extern TCGv_i64 cpu_exclusive_val;
71#ifdef CONFIG_USER_ONLY
72extern TCGv_i64 cpu_exclusive_test;
73extern TCGv_i32 cpu_exclusive_info;
74#endif
3407ad0e 75
a984e42c
PM
76static inline int arm_dc_feature(DisasContext *dc, int feature)
77{
78 return (dc->features & (1ULL << feature)) != 0;
79}
80
9d4c4e87
EI
81static inline int get_mem_index(DisasContext *s)
82{
c1e37810 83 return s->mmu_idx;
9d4c4e87
EI
84}
85
73710361
GB
86/* Function used to determine the target exception EL when otherwise not known
87 * or default.
88 */
89static inline int default_exception_el(DisasContext *s)
90{
91 /* If we are coming from secure EL0 in a system with a 32-bit EL3, then
92 * there is no secure EL1, so we route exceptions to EL3. Otherwise,
93 * exceptions can only be routed to ELs above 1, so we target the higher of
94 * 1 or the current EL.
95 */
cef9ee70 96 return (s->mmu_idx == ARMMMUIdx_S1SE0 && s->secure_routed_to_el3)
73710361
GB
97 ? 3 : MAX(1, s->current_el);
98}
99
40f860cd
PM
100/* target-specific extra values for is_jmp */
101/* These instructions trap after executing, so the A32/T32 decoder must
102 * defer them until after the conditional execution state has been updated.
103 * WFI also needs special handling when single-stepping.
104 */
105#define DISAS_WFI 4
106#define DISAS_SWI 5
107/* For instructions which unconditionally cause an exception we can skip
108 * emitting unreachable code at the end of the TB in the A64 decoder
109 */
110#define DISAS_EXC 6
72c1d3af
PM
111/* WFE */
112#define DISAS_WFE 7
37e6456e
PM
113#define DISAS_HVC 8
114#define DISAS_SMC 9
049e24a1 115#define DISAS_YIELD 10
40f860cd 116
14ade10f
AG
117#ifdef TARGET_AARCH64
118void a64_translate_init(void);
40f860cd
PM
119void gen_intermediate_code_internal_a64(ARMCPU *cpu,
120 TranslationBlock *tb,
121 bool search_pc);
14ade10f 122void gen_a64_set_pc_im(uint64_t val);
17731115
PM
123void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
124 fprintf_function cpu_fprintf, int flags);
14ade10f
AG
125#else
126static inline void a64_translate_init(void)
127{
128}
129
40f860cd
PM
130static inline void gen_intermediate_code_internal_a64(ARMCPU *cpu,
131 TranslationBlock *tb,
132 bool search_pc)
14ade10f
AG
133{
134}
135
136static inline void gen_a64_set_pc_im(uint64_t val)
137{
138}
17731115
PM
139
140static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
141 fprintf_function cpu_fprintf,
142 int flags)
143{
144}
14ade10f
AG
145#endif
146
42a268c2 147void arm_gen_test_cc(int cc, TCGLabel *label);
39fb730a 148
f570c61e 149#endif /* TARGET_ARM_TRANSLATE_H */