]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu-qom.h
spapr_pci: Switch to vfio_eeh_as_op() interface
[mirror_qemu.git] / target-i386 / cpu-qom.h
CommitLineData
5fd2087a
AF
1/*
2 * QEMU x86 CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20#ifndef QEMU_I386_CPU_QOM_H
21#define QEMU_I386_CPU_QOM_H
22
14cccb61 23#include "qom/cpu.h"
5fd2087a 24#include "cpu.h"
f809c605 25#include "qemu/notify.h"
5fd2087a
AF
26
27#ifdef TARGET_X86_64
28#define TYPE_X86_CPU "x86_64-cpu"
29#else
30#define TYPE_X86_CPU "i386-cpu"
31#endif
32
33#define X86_CPU_CLASS(klass) \
34 OBJECT_CLASS_CHECK(X86CPUClass, (klass), TYPE_X86_CPU)
35#define X86_CPU(obj) \
36 OBJECT_CHECK(X86CPU, (obj), TYPE_X86_CPU)
37#define X86_CPU_GET_CLASS(obj) \
38 OBJECT_GET_CLASS(X86CPUClass, (obj), TYPE_X86_CPU)
39
d940ee9b
EH
40/**
41 * X86CPUDefinition:
42 *
43 * CPU model definition data that was not converted to QOM per-subclass
44 * property defaults yet.
45 */
46typedef struct X86CPUDefinition X86CPUDefinition;
47
5fd2087a
AF
48/**
49 * X86CPUClass:
d940ee9b
EH
50 * @cpu_def: CPU model definition
51 * @kvm_required: Whether CPU model requires KVM to be enabled.
2b6f294c 52 * @parent_realize: The parent class' realize handler.
5fd2087a
AF
53 * @parent_reset: The parent class' reset handler.
54 *
55 * An x86 CPU model or family.
56 */
57typedef struct X86CPUClass {
58 /*< private >*/
59 CPUClass parent_class;
60 /*< public >*/
61
d940ee9b
EH
62 /* Should be eventually replaced by subclass-specific property defaults. */
63 X86CPUDefinition *cpu_def;
64
65 bool kvm_required;
66
2b6f294c 67 DeviceRealize parent_realize;
5fd2087a
AF
68 void (*parent_reset)(CPUState *cpu);
69} X86CPUClass;
70
71/**
72 * X86CPU:
73 * @env: #CPUX86State
84f1b92f
EH
74 * @migratable: If set, only migratable flags will be accepted when "enforce"
75 * mode is used, and only migratable flags will be included in the "host"
76 * CPU model.
5fd2087a
AF
77 *
78 * An x86 CPU.
79 */
80typedef struct X86CPU {
81 /*< private >*/
82 CPUState parent_obj;
83 /*< public >*/
84
85 CPUX86State env;
034acf4a 86
92067bf4
IM
87 bool hyperv_vapic;
88 bool hyperv_relaxed_timing;
89 int hyperv_spinlock_attempts;
1c4a55db 90 char *hyperv_vendor_id;
48a5f3bc 91 bool hyperv_time;
f2a53c9e 92 bool hyperv_crash;
744b8a94 93 bool hyperv_reset;
8c145d7c 94 bool hyperv_vpindex;
46eb8f98 95 bool hyperv_runtime;
866eea9a 96 bool hyperv_synic;
ff99aa64 97 bool hyperv_stimer;
912ffc47
IM
98 bool check_cpuid;
99 bool enforce_cpuid;
f522d2ac 100 bool expose_kvm;
84f1b92f 101 bool migratable;
4d1b279b 102 bool host_features;
9886e834 103 int64_t apic_id;
92067bf4 104
787aaf57
BC
105 /* if true the CPUID code directly forward host cache leaves to the guest */
106 bool cache_info_passthrough;
107
034acf4a
EH
108 /* Features that were filtered out because of missing host capabilities */
109 uint32_t filtered_features[FEATURE_WORDS];
9337e3b6
EH
110
111 /* Enable PMU CPUID bits. This can't be enabled by default yet because
112 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
113 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
114 * capabilities) directly to the guest.
115 */
116 bool enable_pmu;
02e51483
CF
117
118 /* in order to simplify APIC support, we leave this pointer to the
119 user */
120 struct DeviceState *apic_state;
f809c605
PB
121 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
122 Notifier machine_done;
5fd2087a
AF
123} X86CPU;
124
125static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
126{
6e42be7c 127 return container_of(env, X86CPU, env);
5fd2087a
AF
128}
129
130#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
131
fadf9825 132#define ENV_OFFSET offsetof(X86CPU, env)
5fd2087a 133
f56e3a14 134#ifndef CONFIG_USER_ONLY
68bfd0ad 135extern struct VMStateDescription vmstate_x86_cpu;
f56e3a14
AF
136#endif
137
97a8ea5a
AF
138/**
139 * x86_cpu_do_interrupt:
140 * @cpu: vCPU the interrupt is to be handled by.
141 */
142void x86_cpu_do_interrupt(CPUState *cpu);
42f53fea 143bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
97a8ea5a 144
c72bf468
JF
145int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
146 int cpuid, void *opaque);
147int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
148 int cpuid, void *opaque);
149int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
150 void *opaque);
151int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
152 void *opaque);
153
a23bbfda
AF
154void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
155 Error **errp);
156
878096ee
AF
157void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
158 int flags);
159
00b941e5
AF
160hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
161
5b50e790
AF
162int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
163int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
164
374e0cd4
RH
165void x86_cpu_exec_enter(CPUState *cpu);
166void x86_cpu_exec_exit(CPUState *cpu);
167
5fd2087a 168#endif