]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/kvm.c
kvm: support TSC deadline MSR with subsection
[mirror_qemu.git] / target-i386 / kvm.c
CommitLineData
05330448
AL
1/*
2 * QEMU KVM support
3 *
4 * Copyright (C) 2006-2008 Qumranet Technologies
5 * Copyright IBM, Corp. 2008
6 *
7 * Authors:
8 * Anthony Liguori <aliguori@us.ibm.com>
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2 or later.
11 * See the COPYING file in the top-level directory.
12 *
13 */
14
15#include <sys/types.h>
16#include <sys/ioctl.h>
17#include <sys/mman.h>
25d2e361 18#include <sys/utsname.h>
05330448
AL
19
20#include <linux/kvm.h>
5802e066 21#include <linux/kvm_para.h>
05330448
AL
22
23#include "qemu-common.h"
24#include "sysemu.h"
25#include "kvm.h"
26#include "cpu.h"
e22a25c9 27#include "gdbstub.h"
0e607a80 28#include "host-utils.h"
4c5b10b7 29#include "hw/pc.h"
408392b3 30#include "hw/apic.h"
35bed8ee 31#include "ioport.h"
05330448
AL
32
33//#define DEBUG_KVM
34
35#ifdef DEBUG_KVM
8c0d577e 36#define DPRINTF(fmt, ...) \
05330448
AL
37 do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
38#else
8c0d577e 39#define DPRINTF(fmt, ...) \
05330448
AL
40 do { } while (0)
41#endif
42
1a03675d
GC
43#define MSR_KVM_WALL_CLOCK 0x11
44#define MSR_KVM_SYSTEM_TIME 0x12
45
c0532a76
MT
46#ifndef BUS_MCEERR_AR
47#define BUS_MCEERR_AR 4
48#endif
49#ifndef BUS_MCEERR_AO
50#define BUS_MCEERR_AO 5
51#endif
52
94a8d39a
JK
53const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
54 KVM_CAP_INFO(SET_TSS_ADDR),
55 KVM_CAP_INFO(EXT_CPUID),
56 KVM_CAP_INFO(MP_STATE),
57 KVM_CAP_LAST_INFO
58};
25d2e361 59
c3a3a7d3
JK
60static bool has_msr_star;
61static bool has_msr_hsave_pa;
aa82ba54 62static bool has_msr_tsc_deadline;
c5999bfc 63static bool has_msr_async_pf_en;
25d2e361 64static int lm_capable_kernel;
b827df58
AK
65
66static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
67{
68 struct kvm_cpuid2 *cpuid;
69 int r, size;
70
71 size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
7267c094 72 cpuid = (struct kvm_cpuid2 *)g_malloc0(size);
b827df58
AK
73 cpuid->nent = max;
74 r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
76ae317f
MM
75 if (r == 0 && cpuid->nent >= max) {
76 r = -E2BIG;
77 }
b827df58
AK
78 if (r < 0) {
79 if (r == -E2BIG) {
7267c094 80 g_free(cpuid);
b827df58
AK
81 return NULL;
82 } else {
83 fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
84 strerror(-r));
85 exit(1);
86 }
87 }
88 return cpuid;
89}
90
0c31b744
GC
91struct kvm_para_features {
92 int cap;
93 int feature;
94} para_features[] = {
95 { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
96 { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
97 { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
0c31b744 98 { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
0c31b744
GC
99 { -1, -1 }
100};
101
ba9bc59e 102static int get_para_features(KVMState *s)
0c31b744
GC
103{
104 int i, features = 0;
105
106 for (i = 0; i < ARRAY_SIZE(para_features) - 1; i++) {
ba9bc59e 107 if (kvm_check_extension(s, para_features[i].cap)) {
0c31b744
GC
108 features |= (1 << para_features[i].feature);
109 }
110 }
111
112 return features;
113}
0c31b744
GC
114
115
ba9bc59e 116uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
c958a8bd 117 uint32_t index, int reg)
b827df58
AK
118{
119 struct kvm_cpuid2 *cpuid;
120 int i, max;
121 uint32_t ret = 0;
122 uint32_t cpuid_1_edx;
0c31b744 123 int has_kvm_features = 0;
b827df58 124
b827df58 125 max = 1;
ba9bc59e 126 while ((cpuid = try_get_cpuid(s, max)) == NULL) {
b827df58
AK
127 max *= 2;
128 }
129
130 for (i = 0; i < cpuid->nent; ++i) {
c958a8bd
SY
131 if (cpuid->entries[i].function == function &&
132 cpuid->entries[i].index == index) {
0c31b744
GC
133 if (cpuid->entries[i].function == KVM_CPUID_FEATURES) {
134 has_kvm_features = 1;
135 }
b827df58
AK
136 switch (reg) {
137 case R_EAX:
138 ret = cpuid->entries[i].eax;
139 break;
140 case R_EBX:
141 ret = cpuid->entries[i].ebx;
142 break;
143 case R_ECX:
144 ret = cpuid->entries[i].ecx;
145 break;
146 case R_EDX:
147 ret = cpuid->entries[i].edx;
19ccb8ea
JK
148 switch (function) {
149 case 1:
150 /* KVM before 2.6.30 misreports the following features */
151 ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
152 break;
153 case 0x80000001:
b827df58
AK
154 /* On Intel, kvm returns cpuid according to the Intel spec,
155 * so add missing bits according to the AMD spec:
156 */
ba9bc59e 157 cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
c1667e40 158 ret |= cpuid_1_edx & 0x183f7ff;
19ccb8ea 159 break;
b827df58
AK
160 }
161 break;
162 }
163 }
164 }
165
7267c094 166 g_free(cpuid);
b827df58 167
0c31b744
GC
168 /* fallback for older kernels */
169 if (!has_kvm_features && (function == KVM_CPUID_FEATURES)) {
ba9bc59e 170 ret = get_para_features(s);
b9bec74b 171 }
0c31b744
GC
172
173 return ret;
bb0300dc 174}
bb0300dc 175
3c85e74f
HY
176typedef struct HWPoisonPage {
177 ram_addr_t ram_addr;
178 QLIST_ENTRY(HWPoisonPage) list;
179} HWPoisonPage;
180
181static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
182 QLIST_HEAD_INITIALIZER(hwpoison_page_list);
183
184static void kvm_unpoison_all(void *param)
185{
186 HWPoisonPage *page, *next_page;
187
188 QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
189 QLIST_REMOVE(page, list);
190 qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
7267c094 191 g_free(page);
3c85e74f
HY
192 }
193}
194
3c85e74f
HY
195static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
196{
197 HWPoisonPage *page;
198
199 QLIST_FOREACH(page, &hwpoison_page_list, list) {
200 if (page->ram_addr == ram_addr) {
201 return;
202 }
203 }
7267c094 204 page = g_malloc(sizeof(HWPoisonPage));
3c85e74f
HY
205 page->ram_addr = ram_addr;
206 QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
207}
208
e7701825
MT
209static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
210 int *max_banks)
211{
212 int r;
213
14a09518 214 r = kvm_check_extension(s, KVM_CAP_MCE);
e7701825
MT
215 if (r > 0) {
216 *max_banks = r;
217 return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
218 }
219 return -ENOSYS;
220}
221
c34d440a 222static void kvm_mce_inject(CPUState *env, target_phys_addr_t paddr, int code)
e7701825 223{
c34d440a
JK
224 uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
225 MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
226 uint64_t mcg_status = MCG_STATUS_MCIP;
e7701825 227
c34d440a
JK
228 if (code == BUS_MCEERR_AR) {
229 status |= MCI_STATUS_AR | 0x134;
230 mcg_status |= MCG_STATUS_EIPV;
231 } else {
232 status |= 0xc0;
233 mcg_status |= MCG_STATUS_RIPV;
419fb20a 234 }
c34d440a
JK
235 cpu_x86_inject_mce(NULL, env, 9, status, mcg_status, paddr,
236 (MCM_ADDR_PHYS << 6) | 0xc,
237 cpu_x86_support_mca_broadcast(env) ?
238 MCE_INJECT_BROADCAST : 0);
419fb20a 239}
419fb20a
JK
240
241static void hardware_memory_error(void)
242{
243 fprintf(stderr, "Hardware memory error!\n");
244 exit(1);
245}
246
247int kvm_arch_on_sigbus_vcpu(CPUState *env, int code, void *addr)
248{
419fb20a
JK
249 ram_addr_t ram_addr;
250 target_phys_addr_t paddr;
251
252 if ((env->mcg_cap & MCG_SER_P) && addr
c34d440a
JK
253 && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) {
254 if (qemu_ram_addr_from_host(addr, &ram_addr) ||
255 !kvm_physical_memory_addr_from_ram(env->kvm_state, ram_addr,
256 &paddr)) {
419fb20a
JK
257 fprintf(stderr, "Hardware memory error for memory used by "
258 "QEMU itself instead of guest system!\n");
259 /* Hope we are lucky for AO MCE */
260 if (code == BUS_MCEERR_AO) {
261 return 0;
262 } else {
263 hardware_memory_error();
264 }
265 }
3c85e74f 266 kvm_hwpoison_page_add(ram_addr);
c34d440a 267 kvm_mce_inject(env, paddr, code);
e56ff191 268 } else {
419fb20a
JK
269 if (code == BUS_MCEERR_AO) {
270 return 0;
271 } else if (code == BUS_MCEERR_AR) {
272 hardware_memory_error();
273 } else {
274 return 1;
275 }
276 }
277 return 0;
278}
279
280int kvm_arch_on_sigbus(int code, void *addr)
281{
419fb20a 282 if ((first_cpu->mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) {
419fb20a
JK
283 ram_addr_t ram_addr;
284 target_phys_addr_t paddr;
285
286 /* Hope we are lucky for AO MCE */
c34d440a 287 if (qemu_ram_addr_from_host(addr, &ram_addr) ||
419fb20a
JK
288 !kvm_physical_memory_addr_from_ram(first_cpu->kvm_state, ram_addr,
289 &paddr)) {
290 fprintf(stderr, "Hardware memory error for memory used by "
291 "QEMU itself instead of guest system!: %p\n", addr);
292 return 0;
293 }
3c85e74f 294 kvm_hwpoison_page_add(ram_addr);
c34d440a 295 kvm_mce_inject(first_cpu, paddr, code);
e56ff191 296 } else {
419fb20a
JK
297 if (code == BUS_MCEERR_AO) {
298 return 0;
299 } else if (code == BUS_MCEERR_AR) {
300 hardware_memory_error();
301 } else {
302 return 1;
303 }
304 }
305 return 0;
306}
e7701825 307
ab443475
JK
308static int kvm_inject_mce_oldstyle(CPUState *env)
309{
ab443475
JK
310 if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
311 unsigned int bank, bank_num = env->mcg_cap & 0xff;
312 struct kvm_x86_mce mce;
313
314 env->exception_injected = -1;
315
316 /*
317 * There must be at least one bank in use if an MCE is pending.
318 * Find it and use its values for the event injection.
319 */
320 for (bank = 0; bank < bank_num; bank++) {
321 if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
322 break;
323 }
324 }
325 assert(bank < bank_num);
326
327 mce.bank = bank;
328 mce.status = env->mce_banks[bank * 4 + 1];
329 mce.mcg_status = env->mcg_status;
330 mce.addr = env->mce_banks[bank * 4 + 2];
331 mce.misc = env->mce_banks[bank * 4 + 3];
332
333 return kvm_vcpu_ioctl(env, KVM_X86_SET_MCE, &mce);
334 }
ab443475
JK
335 return 0;
336}
337
1dfb4dd9 338static void cpu_update_state(void *opaque, int running, RunState state)
b8cc45d6
GC
339{
340 CPUState *env = opaque;
341
342 if (running) {
343 env->tsc_valid = false;
344 }
345}
346
05330448
AL
347int kvm_arch_init_vcpu(CPUState *env)
348{
349 struct {
486bd5a2
AL
350 struct kvm_cpuid2 cpuid;
351 struct kvm_cpuid_entry2 entries[100];
541dc0d4 352 } QEMU_PACKED cpuid_data;
ba9bc59e 353 KVMState *s = env->kvm_state;
486bd5a2 354 uint32_t limit, i, j, cpuid_i;
a33609ca 355 uint32_t unused;
bb0300dc 356 struct kvm_cpuid_entry2 *c;
bb0300dc 357 uint32_t signature[3];
e7429073 358 int r;
05330448 359
ba9bc59e 360 env->cpuid_features &= kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
6c0d7ee8
AP
361
362 i = env->cpuid_ext_features & CPUID_EXT_HYPERVISOR;
ba9bc59e 363 env->cpuid_ext_features &= kvm_arch_get_supported_cpuid(s, 1, 0, R_ECX);
6c0d7ee8
AP
364 env->cpuid_ext_features |= i;
365
ba9bc59e 366 env->cpuid_ext2_features &= kvm_arch_get_supported_cpuid(s, 0x80000001,
c958a8bd 367 0, R_EDX);
ba9bc59e 368 env->cpuid_ext3_features &= kvm_arch_get_supported_cpuid(s, 0x80000001,
c958a8bd 369 0, R_ECX);
ba9bc59e 370 env->cpuid_svm_features &= kvm_arch_get_supported_cpuid(s, 0x8000000A,
296acb64
JR
371 0, R_EDX);
372
05330448
AL
373 cpuid_i = 0;
374
bb0300dc
GN
375 /* Paravirtualization CPUIDs */
376 memcpy(signature, "KVMKVMKVM\0\0\0", 12);
377 c = &cpuid_data.entries[cpuid_i++];
378 memset(c, 0, sizeof(*c));
379 c->function = KVM_CPUID_SIGNATURE;
380 c->eax = 0;
381 c->ebx = signature[0];
382 c->ecx = signature[1];
383 c->edx = signature[2];
384
385 c = &cpuid_data.entries[cpuid_i++];
386 memset(c, 0, sizeof(*c));
387 c->function = KVM_CPUID_FEATURES;
ba9bc59e
JK
388 c->eax = env->cpuid_kvm_features &
389 kvm_arch_get_supported_cpuid(s, KVM_CPUID_FEATURES, 0, R_EAX);
0c31b744 390
0c31b744 391 has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF);
bb0300dc 392
a33609ca 393 cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
05330448
AL
394
395 for (i = 0; i <= limit; i++) {
bb0300dc 396 c = &cpuid_data.entries[cpuid_i++];
486bd5a2
AL
397
398 switch (i) {
a36b1029
AL
399 case 2: {
400 /* Keep reading function 2 till all the input is received */
401 int times;
402
a36b1029 403 c->function = i;
a33609ca
AL
404 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
405 KVM_CPUID_FLAG_STATE_READ_NEXT;
406 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
407 times = c->eax & 0xff;
a36b1029
AL
408
409 for (j = 1; j < times; ++j) {
a33609ca 410 c = &cpuid_data.entries[cpuid_i++];
a36b1029 411 c->function = i;
a33609ca
AL
412 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
413 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
a36b1029
AL
414 }
415 break;
416 }
486bd5a2
AL
417 case 4:
418 case 0xb:
419 case 0xd:
420 for (j = 0; ; j++) {
31e8c696
AP
421 if (i == 0xd && j == 64) {
422 break;
423 }
486bd5a2
AL
424 c->function = i;
425 c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
426 c->index = j;
a33609ca 427 cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
486bd5a2 428
b9bec74b 429 if (i == 4 && c->eax == 0) {
486bd5a2 430 break;
b9bec74b
JK
431 }
432 if (i == 0xb && !(c->ecx & 0xff00)) {
486bd5a2 433 break;
b9bec74b
JK
434 }
435 if (i == 0xd && c->eax == 0) {
31e8c696 436 continue;
b9bec74b 437 }
a33609ca 438 c = &cpuid_data.entries[cpuid_i++];
486bd5a2
AL
439 }
440 break;
441 default:
486bd5a2 442 c->function = i;
a33609ca
AL
443 c->flags = 0;
444 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
486bd5a2
AL
445 break;
446 }
05330448 447 }
a33609ca 448 cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
05330448
AL
449
450 for (i = 0x80000000; i <= limit; i++) {
bb0300dc 451 c = &cpuid_data.entries[cpuid_i++];
05330448 452
05330448 453 c->function = i;
a33609ca
AL
454 c->flags = 0;
455 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
05330448
AL
456 }
457
b3baa152
BW
458 /* Call Centaur's CPUID instructions they are supported. */
459 if (env->cpuid_xlevel2 > 0) {
460 env->cpuid_ext4_features &=
ba9bc59e 461 kvm_arch_get_supported_cpuid(s, 0xC0000001, 0, R_EDX);
b3baa152
BW
462 cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);
463
464 for (i = 0xC0000000; i <= limit; i++) {
465 c = &cpuid_data.entries[cpuid_i++];
466
467 c->function = i;
468 c->flags = 0;
469 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
470 }
471 }
472
05330448
AL
473 cpuid_data.cpuid.nent = cpuid_i;
474
e7701825
MT
475 if (((env->cpuid_version >> 8)&0xF) >= 6
476 && (env->cpuid_features&(CPUID_MCE|CPUID_MCA)) == (CPUID_MCE|CPUID_MCA)
477 && kvm_check_extension(env->kvm_state, KVM_CAP_MCE) > 0) {
478 uint64_t mcg_cap;
479 int banks;
32a42024 480 int ret;
e7701825 481
75d49497
JK
482 ret = kvm_get_mce_cap_supported(env->kvm_state, &mcg_cap, &banks);
483 if (ret < 0) {
484 fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
485 return ret;
e7701825 486 }
75d49497
JK
487
488 if (banks > MCE_BANKS_DEF) {
489 banks = MCE_BANKS_DEF;
490 }
491 mcg_cap &= MCE_CAP_DEF;
492 mcg_cap |= banks;
493 ret = kvm_vcpu_ioctl(env, KVM_X86_SETUP_MCE, &mcg_cap);
494 if (ret < 0) {
495 fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
496 return ret;
497 }
498
499 env->mcg_cap = mcg_cap;
e7701825 500 }
e7701825 501
b8cc45d6
GC
502 qemu_add_vm_change_state_handler(cpu_update_state, env);
503
e7429073 504 r = kvm_vcpu_ioctl(env, KVM_SET_CPUID2, &cpuid_data);
fdc9c41a
JK
505 if (r) {
506 return r;
507 }
e7429073 508
e7429073
JR
509 r = kvm_check_extension(env->kvm_state, KVM_CAP_TSC_CONTROL);
510 if (r && env->tsc_khz) {
511 r = kvm_vcpu_ioctl(env, KVM_SET_TSC_KHZ, env->tsc_khz);
512 if (r < 0) {
513 fprintf(stderr, "KVM_SET_TSC_KHZ failed\n");
514 return r;
515 }
516 }
e7429073
JR
517
518 return 0;
05330448
AL
519}
520
caa5af0f
JK
521void kvm_arch_reset_vcpu(CPUState *env)
522{
e73223a5 523 env->exception_injected = -1;
0e607a80 524 env->interrupt_injected = -1;
1a5e9d2f 525 env->xcr0 = 1;
ddced198
MT
526 if (kvm_irqchip_in_kernel()) {
527 env->mp_state = cpu_is_bsp(env) ? KVM_MP_STATE_RUNNABLE :
528 KVM_MP_STATE_UNINITIALIZED;
529 } else {
530 env->mp_state = KVM_MP_STATE_RUNNABLE;
531 }
caa5af0f
JK
532}
533
c3a3a7d3 534static int kvm_get_supported_msrs(KVMState *s)
05330448 535{
75b10c43 536 static int kvm_supported_msrs;
c3a3a7d3 537 int ret = 0;
05330448
AL
538
539 /* first time */
75b10c43 540 if (kvm_supported_msrs == 0) {
05330448
AL
541 struct kvm_msr_list msr_list, *kvm_msr_list;
542
75b10c43 543 kvm_supported_msrs = -1;
05330448
AL
544
545 /* Obtain MSR list from KVM. These are the MSRs that we must
546 * save/restore */
4c9f7372 547 msr_list.nmsrs = 0;
c3a3a7d3 548 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
6fb6d245 549 if (ret < 0 && ret != -E2BIG) {
c3a3a7d3 550 return ret;
6fb6d245 551 }
d9db889f
JK
552 /* Old kernel modules had a bug and could write beyond the provided
553 memory. Allocate at least a safe amount of 1K. */
7267c094 554 kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
d9db889f
JK
555 msr_list.nmsrs *
556 sizeof(msr_list.indices[0])));
05330448 557
55308450 558 kvm_msr_list->nmsrs = msr_list.nmsrs;
c3a3a7d3 559 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
05330448
AL
560 if (ret >= 0) {
561 int i;
562
563 for (i = 0; i < kvm_msr_list->nmsrs; i++) {
564 if (kvm_msr_list->indices[i] == MSR_STAR) {
c3a3a7d3 565 has_msr_star = true;
75b10c43
MT
566 continue;
567 }
568 if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
c3a3a7d3 569 has_msr_hsave_pa = true;
75b10c43 570 continue;
05330448 571 }
aa82ba54
LJ
572 if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
573 has_msr_tsc_deadline = true;
574 continue;
575 }
05330448
AL
576 }
577 }
578
7267c094 579 g_free(kvm_msr_list);
05330448
AL
580 }
581
c3a3a7d3 582 return ret;
05330448
AL
583}
584
cad1e282 585int kvm_arch_init(KVMState *s)
20420430 586{
11076198 587 uint64_t identity_base = 0xfffbc000;
20420430 588 int ret;
25d2e361 589 struct utsname utsname;
20420430 590
c3a3a7d3 591 ret = kvm_get_supported_msrs(s);
20420430 592 if (ret < 0) {
20420430
SY
593 return ret;
594 }
25d2e361
MT
595
596 uname(&utsname);
597 lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;
598
4c5b10b7 599 /*
11076198
JK
600 * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
601 * In order to use vm86 mode, an EPT identity map and a TSS are needed.
602 * Since these must be part of guest physical memory, we need to allocate
603 * them, both by setting their start addresses in the kernel and by
604 * creating a corresponding e820 entry. We need 4 pages before the BIOS.
605 *
606 * Older KVM versions may not support setting the identity map base. In
607 * that case we need to stick with the default, i.e. a 256K maximum BIOS
608 * size.
4c5b10b7 609 */
11076198
JK
610 if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
611 /* Allows up to 16M BIOSes. */
612 identity_base = 0xfeffc000;
613
614 ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
615 if (ret < 0) {
616 return ret;
617 }
4c5b10b7 618 }
e56ff191 619
11076198
JK
620 /* Set TSS base one page after EPT identity map. */
621 ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
20420430
SY
622 if (ret < 0) {
623 return ret;
624 }
625
11076198
JK
626 /* Tell fw_cfg to notify the BIOS to reserve the range. */
627 ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
20420430 628 if (ret < 0) {
11076198 629 fprintf(stderr, "e820_add_entry() table is full\n");
20420430
SY
630 return ret;
631 }
3c85e74f 632 qemu_register_reset(kvm_unpoison_all, NULL);
20420430 633
11076198 634 return 0;
05330448 635}
b9bec74b 636
05330448
AL
637static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
638{
639 lhs->selector = rhs->selector;
640 lhs->base = rhs->base;
641 lhs->limit = rhs->limit;
642 lhs->type = 3;
643 lhs->present = 1;
644 lhs->dpl = 3;
645 lhs->db = 0;
646 lhs->s = 1;
647 lhs->l = 0;
648 lhs->g = 0;
649 lhs->avl = 0;
650 lhs->unusable = 0;
651}
652
653static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
654{
655 unsigned flags = rhs->flags;
656 lhs->selector = rhs->selector;
657 lhs->base = rhs->base;
658 lhs->limit = rhs->limit;
659 lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
660 lhs->present = (flags & DESC_P_MASK) != 0;
acaa7550 661 lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
05330448
AL
662 lhs->db = (flags >> DESC_B_SHIFT) & 1;
663 lhs->s = (flags & DESC_S_MASK) != 0;
664 lhs->l = (flags >> DESC_L_SHIFT) & 1;
665 lhs->g = (flags & DESC_G_MASK) != 0;
666 lhs->avl = (flags & DESC_AVL_MASK) != 0;
667 lhs->unusable = 0;
668}
669
670static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
671{
672 lhs->selector = rhs->selector;
673 lhs->base = rhs->base;
674 lhs->limit = rhs->limit;
b9bec74b
JK
675 lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
676 (rhs->present * DESC_P_MASK) |
677 (rhs->dpl << DESC_DPL_SHIFT) |
678 (rhs->db << DESC_B_SHIFT) |
679 (rhs->s * DESC_S_MASK) |
680 (rhs->l << DESC_L_SHIFT) |
681 (rhs->g * DESC_G_MASK) |
682 (rhs->avl * DESC_AVL_MASK);
05330448
AL
683}
684
685static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
686{
b9bec74b 687 if (set) {
05330448 688 *kvm_reg = *qemu_reg;
b9bec74b 689 } else {
05330448 690 *qemu_reg = *kvm_reg;
b9bec74b 691 }
05330448
AL
692}
693
694static int kvm_getput_regs(CPUState *env, int set)
695{
696 struct kvm_regs regs;
697 int ret = 0;
698
699 if (!set) {
700 ret = kvm_vcpu_ioctl(env, KVM_GET_REGS, &regs);
b9bec74b 701 if (ret < 0) {
05330448 702 return ret;
b9bec74b 703 }
05330448
AL
704 }
705
706 kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
707 kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
708 kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
709 kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
710 kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
711 kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
712 kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
713 kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
714#ifdef TARGET_X86_64
715 kvm_getput_reg(&regs.r8, &env->regs[8], set);
716 kvm_getput_reg(&regs.r9, &env->regs[9], set);
717 kvm_getput_reg(&regs.r10, &env->regs[10], set);
718 kvm_getput_reg(&regs.r11, &env->regs[11], set);
719 kvm_getput_reg(&regs.r12, &env->regs[12], set);
720 kvm_getput_reg(&regs.r13, &env->regs[13], set);
721 kvm_getput_reg(&regs.r14, &env->regs[14], set);
722 kvm_getput_reg(&regs.r15, &env->regs[15], set);
723#endif
724
725 kvm_getput_reg(&regs.rflags, &env->eflags, set);
726 kvm_getput_reg(&regs.rip, &env->eip, set);
727
b9bec74b 728 if (set) {
05330448 729 ret = kvm_vcpu_ioctl(env, KVM_SET_REGS, &regs);
b9bec74b 730 }
05330448
AL
731
732 return ret;
733}
734
735static int kvm_put_fpu(CPUState *env)
736{
737 struct kvm_fpu fpu;
738 int i;
739
740 memset(&fpu, 0, sizeof fpu);
741 fpu.fsw = env->fpus & ~(7 << 11);
742 fpu.fsw |= (env->fpstt & 7) << 11;
743 fpu.fcw = env->fpuc;
42cc8fa6
JK
744 fpu.last_opcode = env->fpop;
745 fpu.last_ip = env->fpip;
746 fpu.last_dp = env->fpdp;
b9bec74b
JK
747 for (i = 0; i < 8; ++i) {
748 fpu.ftwx |= (!env->fptags[i]) << i;
749 }
05330448
AL
750 memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
751 memcpy(fpu.xmm, env->xmm_regs, sizeof env->xmm_regs);
752 fpu.mxcsr = env->mxcsr;
753
754 return kvm_vcpu_ioctl(env, KVM_SET_FPU, &fpu);
755}
756
f1665b21
SY
757#define XSAVE_CWD_RIP 2
758#define XSAVE_CWD_RDP 4
759#define XSAVE_MXCSR 6
760#define XSAVE_ST_SPACE 8
761#define XSAVE_XMM_SPACE 40
762#define XSAVE_XSTATE_BV 128
763#define XSAVE_YMMH_SPACE 144
f1665b21
SY
764
765static int kvm_put_xsave(CPUState *env)
766{
0f53994f 767 int i, r;
f1665b21 768 struct kvm_xsave* xsave;
42cc8fa6 769 uint16_t cwd, swd, twd;
f1665b21 770
b9bec74b 771 if (!kvm_has_xsave()) {
f1665b21 772 return kvm_put_fpu(env);
b9bec74b 773 }
f1665b21
SY
774
775 xsave = qemu_memalign(4096, sizeof(struct kvm_xsave));
776 memset(xsave, 0, sizeof(struct kvm_xsave));
6115c0a8 777 twd = 0;
f1665b21
SY
778 swd = env->fpus & ~(7 << 11);
779 swd |= (env->fpstt & 7) << 11;
780 cwd = env->fpuc;
b9bec74b 781 for (i = 0; i < 8; ++i) {
f1665b21 782 twd |= (!env->fptags[i]) << i;
b9bec74b 783 }
f1665b21 784 xsave->region[0] = (uint32_t)(swd << 16) + cwd;
42cc8fa6
JK
785 xsave->region[1] = (uint32_t)(env->fpop << 16) + twd;
786 memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip));
787 memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp));
f1665b21
SY
788 memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs,
789 sizeof env->fpregs);
790 memcpy(&xsave->region[XSAVE_XMM_SPACE], env->xmm_regs,
791 sizeof env->xmm_regs);
792 xsave->region[XSAVE_MXCSR] = env->mxcsr;
793 *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv;
794 memcpy(&xsave->region[XSAVE_YMMH_SPACE], env->ymmh_regs,
795 sizeof env->ymmh_regs);
0f53994f 796 r = kvm_vcpu_ioctl(env, KVM_SET_XSAVE, xsave);
7267c094 797 g_free(xsave);
0f53994f 798 return r;
f1665b21
SY
799}
800
801static int kvm_put_xcrs(CPUState *env)
802{
f1665b21
SY
803 struct kvm_xcrs xcrs;
804
b9bec74b 805 if (!kvm_has_xcrs()) {
f1665b21 806 return 0;
b9bec74b 807 }
f1665b21
SY
808
809 xcrs.nr_xcrs = 1;
810 xcrs.flags = 0;
811 xcrs.xcrs[0].xcr = 0;
812 xcrs.xcrs[0].value = env->xcr0;
813 return kvm_vcpu_ioctl(env, KVM_SET_XCRS, &xcrs);
f1665b21
SY
814}
815
05330448
AL
816static int kvm_put_sregs(CPUState *env)
817{
818 struct kvm_sregs sregs;
819
0e607a80
JK
820 memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
821 if (env->interrupt_injected >= 0) {
822 sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
823 (uint64_t)1 << (env->interrupt_injected % 64);
824 }
05330448
AL
825
826 if ((env->eflags & VM_MASK)) {
b9bec74b
JK
827 set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
828 set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
829 set_v8086_seg(&sregs.es, &env->segs[R_ES]);
830 set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
831 set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
832 set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
05330448 833 } else {
b9bec74b
JK
834 set_seg(&sregs.cs, &env->segs[R_CS]);
835 set_seg(&sregs.ds, &env->segs[R_DS]);
836 set_seg(&sregs.es, &env->segs[R_ES]);
837 set_seg(&sregs.fs, &env->segs[R_FS]);
838 set_seg(&sregs.gs, &env->segs[R_GS]);
839 set_seg(&sregs.ss, &env->segs[R_SS]);
05330448
AL
840 }
841
842 set_seg(&sregs.tr, &env->tr);
843 set_seg(&sregs.ldt, &env->ldt);
844
845 sregs.idt.limit = env->idt.limit;
846 sregs.idt.base = env->idt.base;
847 sregs.gdt.limit = env->gdt.limit;
848 sregs.gdt.base = env->gdt.base;
849
850 sregs.cr0 = env->cr[0];
851 sregs.cr2 = env->cr[2];
852 sregs.cr3 = env->cr[3];
853 sregs.cr4 = env->cr[4];
854
4a942cea
BS
855 sregs.cr8 = cpu_get_apic_tpr(env->apic_state);
856 sregs.apic_base = cpu_get_apic_base(env->apic_state);
05330448
AL
857
858 sregs.efer = env->efer;
859
860 return kvm_vcpu_ioctl(env, KVM_SET_SREGS, &sregs);
861}
862
863static void kvm_msr_entry_set(struct kvm_msr_entry *entry,
864 uint32_t index, uint64_t value)
865{
866 entry->index = index;
867 entry->data = value;
868}
869
ea643051 870static int kvm_put_msrs(CPUState *env, int level)
05330448
AL
871{
872 struct {
873 struct kvm_msrs info;
874 struct kvm_msr_entry entries[100];
875 } msr_data;
876 struct kvm_msr_entry *msrs = msr_data.entries;
d8da8574 877 int n = 0;
05330448
AL
878
879 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs);
880 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
881 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
0c03266a 882 kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat);
c3a3a7d3 883 if (has_msr_star) {
b9bec74b
JK
884 kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star);
885 }
c3a3a7d3 886 if (has_msr_hsave_pa) {
75b10c43 887 kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave);
b9bec74b 888 }
aa82ba54
LJ
889 if (has_msr_tsc_deadline) {
890 kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSCDEADLINE, env->tsc_deadline);
891 }
05330448 892#ifdef TARGET_X86_64
25d2e361
MT
893 if (lm_capable_kernel) {
894 kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar);
895 kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase);
896 kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask);
897 kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar);
898 }
05330448 899#endif
ea643051 900 if (level == KVM_PUT_FULL_STATE) {
384331a6
MT
901 /*
902 * KVM is yet unable to synchronize TSC values of multiple VCPUs on
903 * writeback. Until this is fixed, we only write the offset to SMP
904 * guests after migration, desynchronizing the VCPUs, but avoiding
905 * huge jump-backs that would occur without any writeback at all.
906 */
907 if (smp_cpus == 1 || env->tsc != 0) {
908 kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc);
909 }
ff5c186b
JK
910 }
911 /*
912 * The following paravirtual MSRs have side effects on the guest or are
913 * too heavy for normal writeback. Limit them to reset or full state
914 * updates.
915 */
916 if (level >= KVM_PUT_RESET_STATE) {
ea643051
JK
917 kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME,
918 env->system_time_msr);
919 kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
c5999bfc
JK
920 if (has_msr_async_pf_en) {
921 kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN,
922 env->async_pf_en_msr);
923 }
ea643051 924 }
57780495 925 if (env->mcg_cap) {
d8da8574 926 int i;
b9bec74b 927
c34d440a
JK
928 kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status);
929 kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl);
930 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
931 kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]);
57780495
MT
932 }
933 }
1a03675d 934
05330448
AL
935 msr_data.info.nmsrs = n;
936
937 return kvm_vcpu_ioctl(env, KVM_SET_MSRS, &msr_data);
938
939}
940
941
942static int kvm_get_fpu(CPUState *env)
943{
944 struct kvm_fpu fpu;
945 int i, ret;
946
947 ret = kvm_vcpu_ioctl(env, KVM_GET_FPU, &fpu);
b9bec74b 948 if (ret < 0) {
05330448 949 return ret;
b9bec74b 950 }
05330448
AL
951
952 env->fpstt = (fpu.fsw >> 11) & 7;
953 env->fpus = fpu.fsw;
954 env->fpuc = fpu.fcw;
42cc8fa6
JK
955 env->fpop = fpu.last_opcode;
956 env->fpip = fpu.last_ip;
957 env->fpdp = fpu.last_dp;
b9bec74b
JK
958 for (i = 0; i < 8; ++i) {
959 env->fptags[i] = !((fpu.ftwx >> i) & 1);
960 }
05330448
AL
961 memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
962 memcpy(env->xmm_regs, fpu.xmm, sizeof env->xmm_regs);
963 env->mxcsr = fpu.mxcsr;
964
965 return 0;
966}
967
f1665b21
SY
968static int kvm_get_xsave(CPUState *env)
969{
f1665b21
SY
970 struct kvm_xsave* xsave;
971 int ret, i;
42cc8fa6 972 uint16_t cwd, swd, twd;
f1665b21 973
b9bec74b 974 if (!kvm_has_xsave()) {
f1665b21 975 return kvm_get_fpu(env);
b9bec74b 976 }
f1665b21
SY
977
978 xsave = qemu_memalign(4096, sizeof(struct kvm_xsave));
979 ret = kvm_vcpu_ioctl(env, KVM_GET_XSAVE, xsave);
0f53994f 980 if (ret < 0) {
7267c094 981 g_free(xsave);
f1665b21 982 return ret;
0f53994f 983 }
f1665b21
SY
984
985 cwd = (uint16_t)xsave->region[0];
986 swd = (uint16_t)(xsave->region[0] >> 16);
987 twd = (uint16_t)xsave->region[1];
42cc8fa6 988 env->fpop = (uint16_t)(xsave->region[1] >> 16);
f1665b21
SY
989 env->fpstt = (swd >> 11) & 7;
990 env->fpus = swd;
991 env->fpuc = cwd;
b9bec74b 992 for (i = 0; i < 8; ++i) {
f1665b21 993 env->fptags[i] = !((twd >> i) & 1);
b9bec74b 994 }
42cc8fa6
JK
995 memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip));
996 memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp));
f1665b21
SY
997 env->mxcsr = xsave->region[XSAVE_MXCSR];
998 memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE],
999 sizeof env->fpregs);
1000 memcpy(env->xmm_regs, &xsave->region[XSAVE_XMM_SPACE],
1001 sizeof env->xmm_regs);
1002 env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV];
1003 memcpy(env->ymmh_regs, &xsave->region[XSAVE_YMMH_SPACE],
1004 sizeof env->ymmh_regs);
7267c094 1005 g_free(xsave);
f1665b21 1006 return 0;
f1665b21
SY
1007}
1008
1009static int kvm_get_xcrs(CPUState *env)
1010{
f1665b21
SY
1011 int i, ret;
1012 struct kvm_xcrs xcrs;
1013
b9bec74b 1014 if (!kvm_has_xcrs()) {
f1665b21 1015 return 0;
b9bec74b 1016 }
f1665b21
SY
1017
1018 ret = kvm_vcpu_ioctl(env, KVM_GET_XCRS, &xcrs);
b9bec74b 1019 if (ret < 0) {
f1665b21 1020 return ret;
b9bec74b 1021 }
f1665b21 1022
b9bec74b 1023 for (i = 0; i < xcrs.nr_xcrs; i++) {
f1665b21
SY
1024 /* Only support xcr0 now */
1025 if (xcrs.xcrs[0].xcr == 0) {
1026 env->xcr0 = xcrs.xcrs[0].value;
1027 break;
1028 }
b9bec74b 1029 }
f1665b21 1030 return 0;
f1665b21
SY
1031}
1032
05330448
AL
1033static int kvm_get_sregs(CPUState *env)
1034{
1035 struct kvm_sregs sregs;
1036 uint32_t hflags;
0e607a80 1037 int bit, i, ret;
05330448
AL
1038
1039 ret = kvm_vcpu_ioctl(env, KVM_GET_SREGS, &sregs);
b9bec74b 1040 if (ret < 0) {
05330448 1041 return ret;
b9bec74b 1042 }
05330448 1043
0e607a80
JK
1044 /* There can only be one pending IRQ set in the bitmap at a time, so try
1045 to find it and save its number instead (-1 for none). */
1046 env->interrupt_injected = -1;
1047 for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
1048 if (sregs.interrupt_bitmap[i]) {
1049 bit = ctz64(sregs.interrupt_bitmap[i]);
1050 env->interrupt_injected = i * 64 + bit;
1051 break;
1052 }
1053 }
05330448
AL
1054
1055 get_seg(&env->segs[R_CS], &sregs.cs);
1056 get_seg(&env->segs[R_DS], &sregs.ds);
1057 get_seg(&env->segs[R_ES], &sregs.es);
1058 get_seg(&env->segs[R_FS], &sregs.fs);
1059 get_seg(&env->segs[R_GS], &sregs.gs);
1060 get_seg(&env->segs[R_SS], &sregs.ss);
1061
1062 get_seg(&env->tr, &sregs.tr);
1063 get_seg(&env->ldt, &sregs.ldt);
1064
1065 env->idt.limit = sregs.idt.limit;
1066 env->idt.base = sregs.idt.base;
1067 env->gdt.limit = sregs.gdt.limit;
1068 env->gdt.base = sregs.gdt.base;
1069
1070 env->cr[0] = sregs.cr0;
1071 env->cr[2] = sregs.cr2;
1072 env->cr[3] = sregs.cr3;
1073 env->cr[4] = sregs.cr4;
1074
4a942cea 1075 cpu_set_apic_base(env->apic_state, sregs.apic_base);
05330448
AL
1076
1077 env->efer = sregs.efer;
4a942cea 1078 //cpu_set_apic_tpr(env->apic_state, sregs.cr8);
05330448 1079
b9bec74b
JK
1080#define HFLAG_COPY_MASK \
1081 ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
1082 HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
1083 HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
1084 HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
05330448
AL
1085
1086 hflags = (env->segs[R_CS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
1087 hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
1088 hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
b9bec74b 1089 (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
05330448
AL
1090 hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
1091 hflags |= (env->cr[4] & CR4_OSFXSR_MASK) <<
b9bec74b 1092 (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT);
05330448
AL
1093
1094 if (env->efer & MSR_EFER_LMA) {
1095 hflags |= HF_LMA_MASK;
1096 }
1097
1098 if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
1099 hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1100 } else {
1101 hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
b9bec74b 1102 (DESC_B_SHIFT - HF_CS32_SHIFT);
05330448 1103 hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
b9bec74b
JK
1104 (DESC_B_SHIFT - HF_SS32_SHIFT);
1105 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
1106 !(hflags & HF_CS32_MASK)) {
1107 hflags |= HF_ADDSEG_MASK;
1108 } else {
1109 hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
1110 env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
1111 }
05330448
AL
1112 }
1113 env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags;
05330448
AL
1114
1115 return 0;
1116}
1117
1118static int kvm_get_msrs(CPUState *env)
1119{
1120 struct {
1121 struct kvm_msrs info;
1122 struct kvm_msr_entry entries[100];
1123 } msr_data;
1124 struct kvm_msr_entry *msrs = msr_data.entries;
1125 int ret, i, n;
1126
1127 n = 0;
1128 msrs[n++].index = MSR_IA32_SYSENTER_CS;
1129 msrs[n++].index = MSR_IA32_SYSENTER_ESP;
1130 msrs[n++].index = MSR_IA32_SYSENTER_EIP;
0c03266a 1131 msrs[n++].index = MSR_PAT;
c3a3a7d3 1132 if (has_msr_star) {
b9bec74b
JK
1133 msrs[n++].index = MSR_STAR;
1134 }
c3a3a7d3 1135 if (has_msr_hsave_pa) {
75b10c43 1136 msrs[n++].index = MSR_VM_HSAVE_PA;
b9bec74b 1137 }
aa82ba54
LJ
1138 if (has_msr_tsc_deadline) {
1139 msrs[n++].index = MSR_IA32_TSCDEADLINE;
1140 }
b8cc45d6
GC
1141
1142 if (!env->tsc_valid) {
1143 msrs[n++].index = MSR_IA32_TSC;
1354869c 1144 env->tsc_valid = !runstate_is_running();
b8cc45d6
GC
1145 }
1146
05330448 1147#ifdef TARGET_X86_64
25d2e361
MT
1148 if (lm_capable_kernel) {
1149 msrs[n++].index = MSR_CSTAR;
1150 msrs[n++].index = MSR_KERNELGSBASE;
1151 msrs[n++].index = MSR_FMASK;
1152 msrs[n++].index = MSR_LSTAR;
1153 }
05330448 1154#endif
1a03675d
GC
1155 msrs[n++].index = MSR_KVM_SYSTEM_TIME;
1156 msrs[n++].index = MSR_KVM_WALL_CLOCK;
c5999bfc
JK
1157 if (has_msr_async_pf_en) {
1158 msrs[n++].index = MSR_KVM_ASYNC_PF_EN;
1159 }
1a03675d 1160
57780495
MT
1161 if (env->mcg_cap) {
1162 msrs[n++].index = MSR_MCG_STATUS;
1163 msrs[n++].index = MSR_MCG_CTL;
b9bec74b 1164 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
57780495 1165 msrs[n++].index = MSR_MC0_CTL + i;
b9bec74b 1166 }
57780495 1167 }
57780495 1168
05330448
AL
1169 msr_data.info.nmsrs = n;
1170 ret = kvm_vcpu_ioctl(env, KVM_GET_MSRS, &msr_data);
b9bec74b 1171 if (ret < 0) {
05330448 1172 return ret;
b9bec74b 1173 }
05330448
AL
1174
1175 for (i = 0; i < ret; i++) {
1176 switch (msrs[i].index) {
1177 case MSR_IA32_SYSENTER_CS:
1178 env->sysenter_cs = msrs[i].data;
1179 break;
1180 case MSR_IA32_SYSENTER_ESP:
1181 env->sysenter_esp = msrs[i].data;
1182 break;
1183 case MSR_IA32_SYSENTER_EIP:
1184 env->sysenter_eip = msrs[i].data;
1185 break;
0c03266a
JK
1186 case MSR_PAT:
1187 env->pat = msrs[i].data;
1188 break;
05330448
AL
1189 case MSR_STAR:
1190 env->star = msrs[i].data;
1191 break;
1192#ifdef TARGET_X86_64
1193 case MSR_CSTAR:
1194 env->cstar = msrs[i].data;
1195 break;
1196 case MSR_KERNELGSBASE:
1197 env->kernelgsbase = msrs[i].data;
1198 break;
1199 case MSR_FMASK:
1200 env->fmask = msrs[i].data;
1201 break;
1202 case MSR_LSTAR:
1203 env->lstar = msrs[i].data;
1204 break;
1205#endif
1206 case MSR_IA32_TSC:
1207 env->tsc = msrs[i].data;
1208 break;
aa82ba54
LJ
1209 case MSR_IA32_TSCDEADLINE:
1210 env->tsc_deadline = msrs[i].data;
1211 break;
aa851e36
MT
1212 case MSR_VM_HSAVE_PA:
1213 env->vm_hsave = msrs[i].data;
1214 break;
1a03675d
GC
1215 case MSR_KVM_SYSTEM_TIME:
1216 env->system_time_msr = msrs[i].data;
1217 break;
1218 case MSR_KVM_WALL_CLOCK:
1219 env->wall_clock_msr = msrs[i].data;
1220 break;
57780495
MT
1221 case MSR_MCG_STATUS:
1222 env->mcg_status = msrs[i].data;
1223 break;
1224 case MSR_MCG_CTL:
1225 env->mcg_ctl = msrs[i].data;
1226 break;
57780495 1227 default:
57780495
MT
1228 if (msrs[i].index >= MSR_MC0_CTL &&
1229 msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
1230 env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
57780495 1231 }
d8da8574 1232 break;
f6584ee2
GN
1233 case MSR_KVM_ASYNC_PF_EN:
1234 env->async_pf_en_msr = msrs[i].data;
1235 break;
05330448
AL
1236 }
1237 }
1238
1239 return 0;
1240}
1241
9bdbe550
HB
1242static int kvm_put_mp_state(CPUState *env)
1243{
1244 struct kvm_mp_state mp_state = { .mp_state = env->mp_state };
1245
1246 return kvm_vcpu_ioctl(env, KVM_SET_MP_STATE, &mp_state);
1247}
1248
1249static int kvm_get_mp_state(CPUState *env)
1250{
1251 struct kvm_mp_state mp_state;
1252 int ret;
1253
1254 ret = kvm_vcpu_ioctl(env, KVM_GET_MP_STATE, &mp_state);
1255 if (ret < 0) {
1256 return ret;
1257 }
1258 env->mp_state = mp_state.mp_state;
c14750e8
JK
1259 if (kvm_irqchip_in_kernel()) {
1260 env->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
1261 }
9bdbe550
HB
1262 return 0;
1263}
1264
ea643051 1265static int kvm_put_vcpu_events(CPUState *env, int level)
a0fb002c 1266{
a0fb002c
JK
1267 struct kvm_vcpu_events events;
1268
1269 if (!kvm_has_vcpu_events()) {
1270 return 0;
1271 }
1272
31827373
JK
1273 events.exception.injected = (env->exception_injected >= 0);
1274 events.exception.nr = env->exception_injected;
a0fb002c
JK
1275 events.exception.has_error_code = env->has_error_code;
1276 events.exception.error_code = env->error_code;
1277
1278 events.interrupt.injected = (env->interrupt_injected >= 0);
1279 events.interrupt.nr = env->interrupt_injected;
1280 events.interrupt.soft = env->soft_interrupt;
1281
1282 events.nmi.injected = env->nmi_injected;
1283 events.nmi.pending = env->nmi_pending;
1284 events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
1285
1286 events.sipi_vector = env->sipi_vector;
1287
ea643051
JK
1288 events.flags = 0;
1289 if (level >= KVM_PUT_RESET_STATE) {
1290 events.flags |=
1291 KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
1292 }
aee028b9 1293
a0fb002c 1294 return kvm_vcpu_ioctl(env, KVM_SET_VCPU_EVENTS, &events);
a0fb002c
JK
1295}
1296
1297static int kvm_get_vcpu_events(CPUState *env)
1298{
a0fb002c
JK
1299 struct kvm_vcpu_events events;
1300 int ret;
1301
1302 if (!kvm_has_vcpu_events()) {
1303 return 0;
1304 }
1305
1306 ret = kvm_vcpu_ioctl(env, KVM_GET_VCPU_EVENTS, &events);
1307 if (ret < 0) {
1308 return ret;
1309 }
31827373 1310 env->exception_injected =
a0fb002c
JK
1311 events.exception.injected ? events.exception.nr : -1;
1312 env->has_error_code = events.exception.has_error_code;
1313 env->error_code = events.exception.error_code;
1314
1315 env->interrupt_injected =
1316 events.interrupt.injected ? events.interrupt.nr : -1;
1317 env->soft_interrupt = events.interrupt.soft;
1318
1319 env->nmi_injected = events.nmi.injected;
1320 env->nmi_pending = events.nmi.pending;
1321 if (events.nmi.masked) {
1322 env->hflags2 |= HF2_NMI_MASK;
1323 } else {
1324 env->hflags2 &= ~HF2_NMI_MASK;
1325 }
1326
1327 env->sipi_vector = events.sipi_vector;
a0fb002c
JK
1328
1329 return 0;
1330}
1331
b0b1d690
JK
1332static int kvm_guest_debug_workarounds(CPUState *env)
1333{
1334 int ret = 0;
b0b1d690
JK
1335 unsigned long reinject_trap = 0;
1336
1337 if (!kvm_has_vcpu_events()) {
1338 if (env->exception_injected == 1) {
1339 reinject_trap = KVM_GUESTDBG_INJECT_DB;
1340 } else if (env->exception_injected == 3) {
1341 reinject_trap = KVM_GUESTDBG_INJECT_BP;
1342 }
1343 env->exception_injected = -1;
1344 }
1345
1346 /*
1347 * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
1348 * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
1349 * by updating the debug state once again if single-stepping is on.
1350 * Another reason to call kvm_update_guest_debug here is a pending debug
1351 * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
1352 * reinject them via SET_GUEST_DEBUG.
1353 */
1354 if (reinject_trap ||
1355 (!kvm_has_robust_singlestep() && env->singlestep_enabled)) {
1356 ret = kvm_update_guest_debug(env, reinject_trap);
1357 }
b0b1d690
JK
1358 return ret;
1359}
1360
ff44f1a3
JK
1361static int kvm_put_debugregs(CPUState *env)
1362{
ff44f1a3
JK
1363 struct kvm_debugregs dbgregs;
1364 int i;
1365
1366 if (!kvm_has_debugregs()) {
1367 return 0;
1368 }
1369
1370 for (i = 0; i < 4; i++) {
1371 dbgregs.db[i] = env->dr[i];
1372 }
1373 dbgregs.dr6 = env->dr[6];
1374 dbgregs.dr7 = env->dr[7];
1375 dbgregs.flags = 0;
1376
1377 return kvm_vcpu_ioctl(env, KVM_SET_DEBUGREGS, &dbgregs);
ff44f1a3
JK
1378}
1379
1380static int kvm_get_debugregs(CPUState *env)
1381{
ff44f1a3
JK
1382 struct kvm_debugregs dbgregs;
1383 int i, ret;
1384
1385 if (!kvm_has_debugregs()) {
1386 return 0;
1387 }
1388
1389 ret = kvm_vcpu_ioctl(env, KVM_GET_DEBUGREGS, &dbgregs);
1390 if (ret < 0) {
b9bec74b 1391 return ret;
ff44f1a3
JK
1392 }
1393 for (i = 0; i < 4; i++) {
1394 env->dr[i] = dbgregs.db[i];
1395 }
1396 env->dr[4] = env->dr[6] = dbgregs.dr6;
1397 env->dr[5] = env->dr[7] = dbgregs.dr7;
ff44f1a3
JK
1398
1399 return 0;
1400}
1401
ea375f9a 1402int kvm_arch_put_registers(CPUState *env, int level)
05330448
AL
1403{
1404 int ret;
1405
b7680cb6 1406 assert(cpu_is_stopped(env) || qemu_cpu_is_self(env));
dbaa07c4 1407
05330448 1408 ret = kvm_getput_regs(env, 1);
b9bec74b 1409 if (ret < 0) {
05330448 1410 return ret;
b9bec74b 1411 }
f1665b21 1412 ret = kvm_put_xsave(env);
b9bec74b 1413 if (ret < 0) {
f1665b21 1414 return ret;
b9bec74b 1415 }
f1665b21 1416 ret = kvm_put_xcrs(env);
b9bec74b 1417 if (ret < 0) {
05330448 1418 return ret;
b9bec74b 1419 }
05330448 1420 ret = kvm_put_sregs(env);
b9bec74b 1421 if (ret < 0) {
05330448 1422 return ret;
b9bec74b 1423 }
ab443475
JK
1424 /* must be before kvm_put_msrs */
1425 ret = kvm_inject_mce_oldstyle(env);
1426 if (ret < 0) {
1427 return ret;
1428 }
ea643051 1429 ret = kvm_put_msrs(env, level);
b9bec74b 1430 if (ret < 0) {
05330448 1431 return ret;
b9bec74b 1432 }
ea643051
JK
1433 if (level >= KVM_PUT_RESET_STATE) {
1434 ret = kvm_put_mp_state(env);
b9bec74b 1435 if (ret < 0) {
ea643051 1436 return ret;
b9bec74b 1437 }
ea643051 1438 }
ea643051 1439 ret = kvm_put_vcpu_events(env, level);
b9bec74b 1440 if (ret < 0) {
a0fb002c 1441 return ret;
b9bec74b 1442 }
0d75a9ec 1443 ret = kvm_put_debugregs(env);
b9bec74b 1444 if (ret < 0) {
b0b1d690 1445 return ret;
b9bec74b 1446 }
b0b1d690
JK
1447 /* must be last */
1448 ret = kvm_guest_debug_workarounds(env);
b9bec74b 1449 if (ret < 0) {
ff44f1a3 1450 return ret;
b9bec74b 1451 }
05330448
AL
1452 return 0;
1453}
1454
1455int kvm_arch_get_registers(CPUState *env)
1456{
1457 int ret;
1458
b7680cb6 1459 assert(cpu_is_stopped(env) || qemu_cpu_is_self(env));
dbaa07c4 1460
05330448 1461 ret = kvm_getput_regs(env, 0);
b9bec74b 1462 if (ret < 0) {
05330448 1463 return ret;
b9bec74b 1464 }
f1665b21 1465 ret = kvm_get_xsave(env);
b9bec74b 1466 if (ret < 0) {
f1665b21 1467 return ret;
b9bec74b 1468 }
f1665b21 1469 ret = kvm_get_xcrs(env);
b9bec74b 1470 if (ret < 0) {
05330448 1471 return ret;
b9bec74b 1472 }
05330448 1473 ret = kvm_get_sregs(env);
b9bec74b 1474 if (ret < 0) {
05330448 1475 return ret;
b9bec74b 1476 }
05330448 1477 ret = kvm_get_msrs(env);
b9bec74b 1478 if (ret < 0) {
05330448 1479 return ret;
b9bec74b 1480 }
5a2e3c2e 1481 ret = kvm_get_mp_state(env);
b9bec74b 1482 if (ret < 0) {
5a2e3c2e 1483 return ret;
b9bec74b 1484 }
a0fb002c 1485 ret = kvm_get_vcpu_events(env);
b9bec74b 1486 if (ret < 0) {
a0fb002c 1487 return ret;
b9bec74b 1488 }
ff44f1a3 1489 ret = kvm_get_debugregs(env);
b9bec74b 1490 if (ret < 0) {
ff44f1a3 1491 return ret;
b9bec74b 1492 }
05330448
AL
1493 return 0;
1494}
1495
7a39fe58 1496void kvm_arch_pre_run(CPUState *env, struct kvm_run *run)
05330448 1497{
ce377af3
JK
1498 int ret;
1499
276ce815
LJ
1500 /* Inject NMI */
1501 if (env->interrupt_request & CPU_INTERRUPT_NMI) {
1502 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
1503 DPRINTF("injected NMI\n");
ce377af3
JK
1504 ret = kvm_vcpu_ioctl(env, KVM_NMI);
1505 if (ret < 0) {
1506 fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
1507 strerror(-ret));
1508 }
276ce815
LJ
1509 }
1510
db1669bc
JK
1511 if (!kvm_irqchip_in_kernel()) {
1512 /* Force the VCPU out of its inner loop to process the INIT request */
1513 if (env->interrupt_request & CPU_INTERRUPT_INIT) {
1514 env->exit_request = 1;
05330448 1515 }
05330448 1516
db1669bc
JK
1517 /* Try to inject an interrupt if the guest can accept it */
1518 if (run->ready_for_interrupt_injection &&
1519 (env->interrupt_request & CPU_INTERRUPT_HARD) &&
1520 (env->eflags & IF_MASK)) {
1521 int irq;
1522
1523 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
1524 irq = cpu_get_pic_interrupt(env);
1525 if (irq >= 0) {
1526 struct kvm_interrupt intr;
1527
1528 intr.irq = irq;
db1669bc 1529 DPRINTF("injected interrupt %d\n", irq);
ce377af3
JK
1530 ret = kvm_vcpu_ioctl(env, KVM_INTERRUPT, &intr);
1531 if (ret < 0) {
1532 fprintf(stderr,
1533 "KVM: injection failed, interrupt lost (%s)\n",
1534 strerror(-ret));
1535 }
db1669bc
JK
1536 }
1537 }
05330448 1538
db1669bc
JK
1539 /* If we have an interrupt but the guest is not ready to receive an
1540 * interrupt, request an interrupt window exit. This will
1541 * cause a return to userspace as soon as the guest is ready to
1542 * receive interrupts. */
1543 if ((env->interrupt_request & CPU_INTERRUPT_HARD)) {
1544 run->request_interrupt_window = 1;
1545 } else {
1546 run->request_interrupt_window = 0;
1547 }
1548
1549 DPRINTF("setting tpr\n");
1550 run->cr8 = cpu_get_apic_tpr(env->apic_state);
1551 }
05330448
AL
1552}
1553
7a39fe58 1554void kvm_arch_post_run(CPUState *env, struct kvm_run *run)
05330448 1555{
b9bec74b 1556 if (run->if_flag) {
05330448 1557 env->eflags |= IF_MASK;
b9bec74b 1558 } else {
05330448 1559 env->eflags &= ~IF_MASK;
b9bec74b 1560 }
4a942cea
BS
1561 cpu_set_apic_tpr(env->apic_state, run->cr8);
1562 cpu_set_apic_base(env->apic_state, run->apic_base);
05330448
AL
1563}
1564
99036865 1565int kvm_arch_process_async_events(CPUState *env)
0af691d7 1566{
ab443475
JK
1567 if (env->interrupt_request & CPU_INTERRUPT_MCE) {
1568 /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
1569 assert(env->mcg_cap);
1570
1571 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
1572
1573 kvm_cpu_synchronize_state(env);
1574
1575 if (env->exception_injected == EXCP08_DBLE) {
1576 /* this means triple fault */
1577 qemu_system_reset_request();
1578 env->exit_request = 1;
1579 return 0;
1580 }
1581 env->exception_injected = EXCP12_MCHK;
1582 env->has_error_code = 0;
1583
1584 env->halted = 0;
1585 if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
1586 env->mp_state = KVM_MP_STATE_RUNNABLE;
1587 }
1588 }
1589
db1669bc
JK
1590 if (kvm_irqchip_in_kernel()) {
1591 return 0;
1592 }
1593
4601f7b0
JK
1594 if (((env->interrupt_request & CPU_INTERRUPT_HARD) &&
1595 (env->eflags & IF_MASK)) ||
1596 (env->interrupt_request & CPU_INTERRUPT_NMI)) {
6792a57b
JK
1597 env->halted = 0;
1598 }
0af691d7
MT
1599 if (env->interrupt_request & CPU_INTERRUPT_INIT) {
1600 kvm_cpu_synchronize_state(env);
1601 do_cpu_init(env);
0af691d7 1602 }
0af691d7
MT
1603 if (env->interrupt_request & CPU_INTERRUPT_SIPI) {
1604 kvm_cpu_synchronize_state(env);
1605 do_cpu_sipi(env);
1606 }
1607
1608 return env->halted;
1609}
1610
05330448
AL
1611static int kvm_handle_halt(CPUState *env)
1612{
1613 if (!((env->interrupt_request & CPU_INTERRUPT_HARD) &&
1614 (env->eflags & IF_MASK)) &&
1615 !(env->interrupt_request & CPU_INTERRUPT_NMI)) {
1616 env->halted = 1;
bb4ea393 1617 return EXCP_HLT;
05330448
AL
1618 }
1619
bb4ea393 1620 return 0;
05330448
AL
1621}
1622
e22a25c9
AL
1623int kvm_arch_insert_sw_breakpoint(CPUState *env, struct kvm_sw_breakpoint *bp)
1624{
38972938 1625 static const uint8_t int3 = 0xcc;
64bf3f4e 1626
e22a25c9 1627 if (cpu_memory_rw_debug(env, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
b9bec74b 1628 cpu_memory_rw_debug(env, bp->pc, (uint8_t *)&int3, 1, 1)) {
e22a25c9 1629 return -EINVAL;
b9bec74b 1630 }
e22a25c9
AL
1631 return 0;
1632}
1633
1634int kvm_arch_remove_sw_breakpoint(CPUState *env, struct kvm_sw_breakpoint *bp)
1635{
1636 uint8_t int3;
1637
1638 if (cpu_memory_rw_debug(env, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
b9bec74b 1639 cpu_memory_rw_debug(env, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
e22a25c9 1640 return -EINVAL;
b9bec74b 1641 }
e22a25c9
AL
1642 return 0;
1643}
1644
1645static struct {
1646 target_ulong addr;
1647 int len;
1648 int type;
1649} hw_breakpoint[4];
1650
1651static int nb_hw_breakpoint;
1652
1653static int find_hw_breakpoint(target_ulong addr, int len, int type)
1654{
1655 int n;
1656
b9bec74b 1657 for (n = 0; n < nb_hw_breakpoint; n++) {
e22a25c9 1658 if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
b9bec74b 1659 (hw_breakpoint[n].len == len || len == -1)) {
e22a25c9 1660 return n;
b9bec74b
JK
1661 }
1662 }
e22a25c9
AL
1663 return -1;
1664}
1665
1666int kvm_arch_insert_hw_breakpoint(target_ulong addr,
1667 target_ulong len, int type)
1668{
1669 switch (type) {
1670 case GDB_BREAKPOINT_HW:
1671 len = 1;
1672 break;
1673 case GDB_WATCHPOINT_WRITE:
1674 case GDB_WATCHPOINT_ACCESS:
1675 switch (len) {
1676 case 1:
1677 break;
1678 case 2:
1679 case 4:
1680 case 8:
b9bec74b 1681 if (addr & (len - 1)) {
e22a25c9 1682 return -EINVAL;
b9bec74b 1683 }
e22a25c9
AL
1684 break;
1685 default:
1686 return -EINVAL;
1687 }
1688 break;
1689 default:
1690 return -ENOSYS;
1691 }
1692
b9bec74b 1693 if (nb_hw_breakpoint == 4) {
e22a25c9 1694 return -ENOBUFS;
b9bec74b
JK
1695 }
1696 if (find_hw_breakpoint(addr, len, type) >= 0) {
e22a25c9 1697 return -EEXIST;
b9bec74b 1698 }
e22a25c9
AL
1699 hw_breakpoint[nb_hw_breakpoint].addr = addr;
1700 hw_breakpoint[nb_hw_breakpoint].len = len;
1701 hw_breakpoint[nb_hw_breakpoint].type = type;
1702 nb_hw_breakpoint++;
1703
1704 return 0;
1705}
1706
1707int kvm_arch_remove_hw_breakpoint(target_ulong addr,
1708 target_ulong len, int type)
1709{
1710 int n;
1711
1712 n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
b9bec74b 1713 if (n < 0) {
e22a25c9 1714 return -ENOENT;
b9bec74b 1715 }
e22a25c9
AL
1716 nb_hw_breakpoint--;
1717 hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];
1718
1719 return 0;
1720}
1721
1722void kvm_arch_remove_all_hw_breakpoints(void)
1723{
1724 nb_hw_breakpoint = 0;
1725}
1726
1727static CPUWatchpoint hw_watchpoint;
1728
f2574737 1729static int kvm_handle_debug(struct kvm_debug_exit_arch *arch_info)
e22a25c9 1730{
f2574737 1731 int ret = 0;
e22a25c9
AL
1732 int n;
1733
1734 if (arch_info->exception == 1) {
1735 if (arch_info->dr6 & (1 << 14)) {
b9bec74b 1736 if (cpu_single_env->singlestep_enabled) {
f2574737 1737 ret = EXCP_DEBUG;
b9bec74b 1738 }
e22a25c9 1739 } else {
b9bec74b
JK
1740 for (n = 0; n < 4; n++) {
1741 if (arch_info->dr6 & (1 << n)) {
e22a25c9
AL
1742 switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
1743 case 0x0:
f2574737 1744 ret = EXCP_DEBUG;
e22a25c9
AL
1745 break;
1746 case 0x1:
f2574737 1747 ret = EXCP_DEBUG;
e22a25c9
AL
1748 cpu_single_env->watchpoint_hit = &hw_watchpoint;
1749 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
1750 hw_watchpoint.flags = BP_MEM_WRITE;
1751 break;
1752 case 0x3:
f2574737 1753 ret = EXCP_DEBUG;
e22a25c9
AL
1754 cpu_single_env->watchpoint_hit = &hw_watchpoint;
1755 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
1756 hw_watchpoint.flags = BP_MEM_ACCESS;
1757 break;
1758 }
b9bec74b
JK
1759 }
1760 }
e22a25c9 1761 }
b9bec74b 1762 } else if (kvm_find_sw_breakpoint(cpu_single_env, arch_info->pc)) {
f2574737 1763 ret = EXCP_DEBUG;
b9bec74b 1764 }
f2574737 1765 if (ret == 0) {
b0b1d690
JK
1766 cpu_synchronize_state(cpu_single_env);
1767 assert(cpu_single_env->exception_injected == -1);
1768
f2574737 1769 /* pass to guest */
b0b1d690
JK
1770 cpu_single_env->exception_injected = arch_info->exception;
1771 cpu_single_env->has_error_code = 0;
1772 }
e22a25c9 1773
f2574737 1774 return ret;
e22a25c9
AL
1775}
1776
1777void kvm_arch_update_guest_debug(CPUState *env, struct kvm_guest_debug *dbg)
1778{
1779 const uint8_t type_code[] = {
1780 [GDB_BREAKPOINT_HW] = 0x0,
1781 [GDB_WATCHPOINT_WRITE] = 0x1,
1782 [GDB_WATCHPOINT_ACCESS] = 0x3
1783 };
1784 const uint8_t len_code[] = {
1785 [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
1786 };
1787 int n;
1788
b9bec74b 1789 if (kvm_sw_breakpoints_active(env)) {
e22a25c9 1790 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
b9bec74b 1791 }
e22a25c9
AL
1792 if (nb_hw_breakpoint > 0) {
1793 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
1794 dbg->arch.debugreg[7] = 0x0600;
1795 for (n = 0; n < nb_hw_breakpoint; n++) {
1796 dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
1797 dbg->arch.debugreg[7] |= (2 << (n * 2)) |
1798 (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
95c077c9 1799 ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
e22a25c9
AL
1800 }
1801 }
1802}
4513d923 1803
2a4dac83
JK
1804static bool host_supports_vmx(void)
1805{
1806 uint32_t ecx, unused;
1807
1808 host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
1809 return ecx & CPUID_EXT_VMX;
1810}
1811
1812#define VMX_INVALID_GUEST_STATE 0x80000021
1813
1814int kvm_arch_handle_exit(CPUState *env, struct kvm_run *run)
1815{
1816 uint64_t code;
1817 int ret;
1818
1819 switch (run->exit_reason) {
1820 case KVM_EXIT_HLT:
1821 DPRINTF("handle_hlt\n");
1822 ret = kvm_handle_halt(env);
1823 break;
1824 case KVM_EXIT_SET_TPR:
1825 ret = 0;
1826 break;
1827 case KVM_EXIT_FAIL_ENTRY:
1828 code = run->fail_entry.hardware_entry_failure_reason;
1829 fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
1830 code);
1831 if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
1832 fprintf(stderr,
1833 "\nIf you're runnning a guest on an Intel machine without "
1834 "unrestricted mode\n"
1835 "support, the failure can be most likely due to the guest "
1836 "entering an invalid\n"
1837 "state for Intel VT. For example, the guest maybe running "
1838 "in big real mode\n"
1839 "which is not supported on less recent Intel processors."
1840 "\n\n");
1841 }
1842 ret = -1;
1843 break;
1844 case KVM_EXIT_EXCEPTION:
1845 fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
1846 run->ex.exception, run->ex.error_code);
1847 ret = -1;
1848 break;
f2574737
JK
1849 case KVM_EXIT_DEBUG:
1850 DPRINTF("kvm_exit_debug\n");
1851 ret = kvm_handle_debug(&run->debug.arch);
1852 break;
2a4dac83
JK
1853 default:
1854 fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
1855 ret = -1;
1856 break;
1857 }
1858
1859 return ret;
1860}
1861
4513d923
GN
1862bool kvm_arch_stop_on_emulation_error(CPUState *env)
1863{
b9bec74b
JK
1864 return !(env->cr[0] & CR0_PE_MASK) ||
1865 ((env->segs[R_CS].selector & 3) != 3);
4513d923 1866}