]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/machine.c
hmp: added io apic dump state
[mirror_qemu.git] / target-i386 / machine.c
CommitLineData
8dd3dca3
AJ
1#include "hw/hw.h"
2#include "hw/boards.h"
0d09e41a
PB
3#include "hw/i386/pc.h"
4#include "hw/isa/isa.h"
8dd3dca3 5
2b41f10e 6#include "cpu.h"
9c17d615 7#include "sysemu/kvm.h"
8dd3dca3 8
66e6d55b
JQ
9static const VMStateDescription vmstate_segment = {
10 .name = "segment",
11 .version_id = 1,
12 .minimum_version_id = 1,
d49805ae 13 .fields = (VMStateField[]) {
66e6d55b
JQ
14 VMSTATE_UINT32(selector, SegmentCache),
15 VMSTATE_UINTTL(base, SegmentCache),
16 VMSTATE_UINT32(limit, SegmentCache),
17 VMSTATE_UINT32(flags, SegmentCache),
18 VMSTATE_END_OF_LIST()
19 }
20};
21
0cb892aa
JQ
22#define VMSTATE_SEGMENT(_field, _state) { \
23 .name = (stringify(_field)), \
24 .size = sizeof(SegmentCache), \
25 .vmsd = &vmstate_segment, \
26 .flags = VMS_STRUCT, \
27 .offset = offsetof(_state, _field) \
28 + type_check(SegmentCache,typeof_field(_state, _field)) \
8dd3dca3
AJ
29}
30
0cb892aa
JQ
31#define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \
32 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache)
8dd3dca3 33
fc3b0aa2
JQ
34static const VMStateDescription vmstate_xmm_reg = {
35 .name = "xmm_reg",
36 .version_id = 1,
37 .minimum_version_id = 1,
d49805ae 38 .fields = (VMStateField[]) {
fc3b0aa2
JQ
39 VMSTATE_UINT64(XMM_Q(0), XMMReg),
40 VMSTATE_UINT64(XMM_Q(1), XMMReg),
41 VMSTATE_END_OF_LIST()
42 }
43};
44
a03c3e90
PB
45#define VMSTATE_XMM_REGS(_field, _state, _start) \
46 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
47 vmstate_xmm_reg, XMMReg)
fc3b0aa2 48
b7711471 49/* YMMH format is the same as XMM, but for bits 128-255 */
f1665b21
SY
50static const VMStateDescription vmstate_ymmh_reg = {
51 .name = "ymmh_reg",
52 .version_id = 1,
53 .minimum_version_id = 1,
d49805ae 54 .fields = (VMStateField[]) {
b7711471
PB
55 VMSTATE_UINT64(XMM_Q(2), XMMReg),
56 VMSTATE_UINT64(XMM_Q(3), XMMReg),
f1665b21
SY
57 VMSTATE_END_OF_LIST()
58 }
59};
60
a03c3e90
PB
61#define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \
62 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \
63 vmstate_ymmh_reg, XMMReg)
f1665b21 64
9aecd6f8
CP
65static const VMStateDescription vmstate_zmmh_reg = {
66 .name = "zmmh_reg",
67 .version_id = 1,
68 .minimum_version_id = 1,
69 .fields = (VMStateField[]) {
b7711471
PB
70 VMSTATE_UINT64(XMM_Q(4), XMMReg),
71 VMSTATE_UINT64(XMM_Q(5), XMMReg),
72 VMSTATE_UINT64(XMM_Q(6), XMMReg),
73 VMSTATE_UINT64(XMM_Q(7), XMMReg),
9aecd6f8
CP
74 VMSTATE_END_OF_LIST()
75 }
76};
77
a03c3e90
PB
78#define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \
79 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
b7711471 80 vmstate_zmmh_reg, XMMReg)
9aecd6f8
CP
81
82#ifdef TARGET_X86_64
83static const VMStateDescription vmstate_hi16_zmm_reg = {
84 .name = "hi16_zmm_reg",
85 .version_id = 1,
86 .minimum_version_id = 1,
87 .fields = (VMStateField[]) {
b7711471
PB
88 VMSTATE_UINT64(XMM_Q(0), XMMReg),
89 VMSTATE_UINT64(XMM_Q(1), XMMReg),
90 VMSTATE_UINT64(XMM_Q(2), XMMReg),
91 VMSTATE_UINT64(XMM_Q(3), XMMReg),
92 VMSTATE_UINT64(XMM_Q(4), XMMReg),
93 VMSTATE_UINT64(XMM_Q(5), XMMReg),
94 VMSTATE_UINT64(XMM_Q(6), XMMReg),
95 VMSTATE_UINT64(XMM_Q(7), XMMReg),
9aecd6f8
CP
96 VMSTATE_END_OF_LIST()
97 }
98};
99
a03c3e90
PB
100#define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \
101 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
b7711471 102 vmstate_hi16_zmm_reg, XMMReg)
9aecd6f8
CP
103#endif
104
79e9ebeb
LJ
105static const VMStateDescription vmstate_bnd_regs = {
106 .name = "bnd_regs",
107 .version_id = 1,
108 .minimum_version_id = 1,
d49805ae 109 .fields = (VMStateField[]) {
79e9ebeb
LJ
110 VMSTATE_UINT64(lb, BNDReg),
111 VMSTATE_UINT64(ub, BNDReg),
112 VMSTATE_END_OF_LIST()
113 }
114};
115
116#define VMSTATE_BND_REGS(_field, _state, _n) \
117 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg)
118
216c07c3
JQ
119static const VMStateDescription vmstate_mtrr_var = {
120 .name = "mtrr_var",
121 .version_id = 1,
122 .minimum_version_id = 1,
d49805ae 123 .fields = (VMStateField[]) {
216c07c3
JQ
124 VMSTATE_UINT64(base, MTRRVar),
125 VMSTATE_UINT64(mask, MTRRVar),
126 VMSTATE_END_OF_LIST()
127 }
128};
129
0cb892aa
JQ
130#define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \
131 VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar)
216c07c3 132
0cb892aa 133static void put_fpreg_error(QEMUFile *f, void *opaque, size_t size)
216c07c3 134{
0cb892aa
JQ
135 fprintf(stderr, "call put_fpreg() with invalid arguments\n");
136 exit(0);
216c07c3
JQ
137}
138
3c8ce630
JQ
139/* XXX: add that in a FPU generic layer */
140union x86_longdouble {
141 uint64_t mant;
142 uint16_t exp;
143};
144
145#define MANTD1(fp) (fp & ((1LL << 52) - 1))
146#define EXPBIAS1 1023
147#define EXPD1(fp) ((fp >> 52) & 0x7FF)
148#define SIGND1(fp) ((fp >> 32) & 0x80000000)
149
150static void fp64_to_fp80(union x86_longdouble *p, uint64_t temp)
151{
152 int e;
153 /* mantissa */
154 p->mant = (MANTD1(temp) << 11) | (1LL << 63);
155 /* exponent + sign */
156 e = EXPD1(temp) - EXPBIAS1 + 16383;
157 e |= SIGND1(temp) >> 16;
158 p->exp = e;
159}
160
161static int get_fpreg(QEMUFile *f, void *opaque, size_t size)
162{
163 FPReg *fp_reg = opaque;
164 uint64_t mant;
165 uint16_t exp;
166
167 qemu_get_be64s(f, &mant);
168 qemu_get_be16s(f, &exp);
169 fp_reg->d = cpu_set_fp80(mant, exp);
170 return 0;
171}
172
173static void put_fpreg(QEMUFile *f, void *opaque, size_t size)
174{
175 FPReg *fp_reg = opaque;
176 uint64_t mant;
177 uint16_t exp;
178 /* we save the real CPU data (in case of MMX usage only 'mant'
179 contains the MMX register */
180 cpu_get_fp80(&mant, &exp, fp_reg->d);
181 qemu_put_be64s(f, &mant);
182 qemu_put_be16s(f, &exp);
183}
184
976b2037 185static const VMStateInfo vmstate_fpreg = {
0cb892aa
JQ
186 .name = "fpreg",
187 .get = get_fpreg,
188 .put = put_fpreg,
189};
190
3c8ce630
JQ
191static int get_fpreg_1_mmx(QEMUFile *f, void *opaque, size_t size)
192{
193 union x86_longdouble *p = opaque;
194 uint64_t mant;
195
196 qemu_get_be64s(f, &mant);
197 p->mant = mant;
198 p->exp = 0xffff;
199 return 0;
200}
201
976b2037 202static const VMStateInfo vmstate_fpreg_1_mmx = {
0cb892aa
JQ
203 .name = "fpreg_1_mmx",
204 .get = get_fpreg_1_mmx,
205 .put = put_fpreg_error,
206};
207
3c8ce630
JQ
208static int get_fpreg_1_no_mmx(QEMUFile *f, void *opaque, size_t size)
209{
210 union x86_longdouble *p = opaque;
211 uint64_t mant;
212
213 qemu_get_be64s(f, &mant);
214 fp64_to_fp80(p, mant);
215 return 0;
216}
217
976b2037 218static const VMStateInfo vmstate_fpreg_1_no_mmx = {
0cb892aa
JQ
219 .name = "fpreg_1_no_mmx",
220 .get = get_fpreg_1_no_mmx,
221 .put = put_fpreg_error,
222};
223
224static bool fpregs_is_0(void *opaque, int version_id)
225{
f56e3a14
AF
226 X86CPU *cpu = opaque;
227 CPUX86State *env = &cpu->env;
0cb892aa
JQ
228
229 return (env->fpregs_format_vmstate == 0);
230}
231
232static bool fpregs_is_1_mmx(void *opaque, int version_id)
233{
f56e3a14
AF
234 X86CPU *cpu = opaque;
235 CPUX86State *env = &cpu->env;
0cb892aa
JQ
236 int guess_mmx;
237
238 guess_mmx = ((env->fptag_vmstate == 0xff) &&
239 (env->fpus_vmstate & 0x3800) == 0);
240 return (guess_mmx && (env->fpregs_format_vmstate == 1));
241}
242
243static bool fpregs_is_1_no_mmx(void *opaque, int version_id)
244{
f56e3a14
AF
245 X86CPU *cpu = opaque;
246 CPUX86State *env = &cpu->env;
0cb892aa
JQ
247 int guess_mmx;
248
249 guess_mmx = ((env->fptag_vmstate == 0xff) &&
250 (env->fpus_vmstate & 0x3800) == 0);
251 return (!guess_mmx && (env->fpregs_format_vmstate == 1));
252}
253
254#define VMSTATE_FP_REGS(_field, _state, _n) \
255 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_0, vmstate_fpreg, FPReg), \
256 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_mmx, vmstate_fpreg_1_mmx, FPReg), \
257 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_no_mmx, vmstate_fpreg_1_no_mmx, FPReg)
258
0cb892aa
JQ
259static bool version_is_5(void *opaque, int version_id)
260{
261 return version_id == 5;
262}
263
264#ifdef TARGET_X86_64
265static bool less_than_7(void *opaque, int version_id)
266{
267 return version_id < 7;
268}
269
270static int get_uint64_as_uint32(QEMUFile *f, void *pv, size_t size)
271{
272 uint64_t *v = pv;
273 *v = qemu_get_be32(f);
274 return 0;
275}
276
277static void put_uint64_as_uint32(QEMUFile *f, void *pv, size_t size)
278{
279 uint64_t *v = pv;
280 qemu_put_be32(f, *v);
281}
282
976b2037 283static const VMStateInfo vmstate_hack_uint64_as_uint32 = {
0cb892aa
JQ
284 .name = "uint64_as_uint32",
285 .get = get_uint64_as_uint32,
286 .put = put_uint64_as_uint32,
287};
288
289#define VMSTATE_HACK_UINT32(_f, _s, _t) \
d4829d49 290 VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint64_as_uint32, uint64_t)
0cb892aa
JQ
291#endif
292
c4c38c8c 293static void cpu_pre_save(void *opaque)
8dd3dca3 294{
f56e3a14
AF
295 X86CPU *cpu = opaque;
296 CPUX86State *env = &cpu->env;
0e607a80 297 int i;
8dd3dca3 298
8dd3dca3 299 /* FPU */
67b8f419 300 env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
cdc0c58f 301 env->fptag_vmstate = 0;
8dd3dca3 302 for(i = 0; i < 8; i++) {
cdc0c58f 303 env->fptag_vmstate |= ((!env->fptags[i]) << i);
8dd3dca3
AJ
304 }
305
60a902f1 306 env->fpregs_format_vmstate = 0;
3e47c249
OW
307
308 /*
309 * Real mode guest segments register DPL should be zero.
310 * Older KVM version were setting it wrongly.
311 * Fixing it will allow live migration to host with unrestricted guest
312 * support (otherwise the migration will fail with invalid guest state
313 * error).
314 */
315 if (!(env->cr[0] & CR0_PE_MASK) &&
316 (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) {
317 env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK);
318 env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK);
319 env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK);
320 env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK);
321 env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK);
322 env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK);
323 }
324
c4c38c8c
JQ
325}
326
468f6581
JQ
327static int cpu_post_load(void *opaque, int version_id)
328{
f56e3a14 329 X86CPU *cpu = opaque;
75a34036 330 CPUState *cs = CPU(cpu);
f56e3a14 331 CPUX86State *env = &cpu->env;
468f6581
JQ
332 int i;
333
444ba679
OW
334 /*
335 * Real mode guest segments register DPL should be zero.
336 * Older KVM version were setting it wrongly.
337 * Fixing it will allow live migration from such host that don't have
338 * restricted guest support to a host with unrestricted guest support
339 * (otherwise the migration will fail with invalid guest state
340 * error).
341 */
342 if (!(env->cr[0] & CR0_PE_MASK) &&
343 (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) {
344 env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK);
345 env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK);
346 env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK);
347 env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK);
348 env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK);
349 env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK);
350 }
351
7125c937
PB
352 /* Older versions of QEMU incorrectly used CS.DPL as the CPL when
353 * running under KVM. This is wrong for conforming code segments.
354 * Luckily, in our implementation the CPL field of hflags is redundant
355 * and we can get the right value from the SS descriptor privilege level.
356 */
357 env->hflags &= ~HF_CPL_MASK;
358 env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
359
468f6581
JQ
360 env->fpstt = (env->fpus_vmstate >> 11) & 7;
361 env->fpus = env->fpus_vmstate & ~0x3800;
362 env->fptag_vmstate ^= 0xff;
363 for(i = 0; i < 8; i++) {
364 env->fptags[i] = (env->fptag_vmstate >> i) & 1;
365 }
5bde1407 366 update_fp_status(env);
468f6581 367
b3310ab3 368 cpu_breakpoint_remove_all(cs, BP_CPU);
75a34036 369 cpu_watchpoint_remove_all(cs, BP_CPU);
428065ce 370 for (i = 0; i < DR7_MAX_BP; i++) {
468f6581 371 hw_breakpoint_insert(env, i);
428065ce 372 }
00c8cb0a 373 tlb_flush(cs, 1);
428065ce 374
f809c605
PB
375 if (tcg_enabled()) {
376 cpu_smm_update(cpu);
377 }
1e7fbc6d 378 return 0;
468f6581
JQ
379}
380
f6584ee2
GN
381static bool async_pf_msr_needed(void *opaque)
382{
f56e3a14 383 X86CPU *cpu = opaque;
f6584ee2 384
f56e3a14 385 return cpu->env.async_pf_en_msr != 0;
f6584ee2
GN
386}
387
bc9a839d
MT
388static bool pv_eoi_msr_needed(void *opaque)
389{
f56e3a14 390 X86CPU *cpu = opaque;
bc9a839d 391
f56e3a14 392 return cpu->env.pv_eoi_en_msr != 0;
bc9a839d
MT
393}
394
917367aa
MT
395static bool steal_time_msr_needed(void *opaque)
396{
0e503577 397 X86CPU *cpu = opaque;
917367aa 398
0e503577 399 return cpu->env.steal_time_msr != 0;
917367aa
MT
400}
401
402static const VMStateDescription vmstate_steal_time_msr = {
403 .name = "cpu/steal_time_msr",
404 .version_id = 1,
405 .minimum_version_id = 1,
5cd8cada 406 .needed = steal_time_msr_needed,
d49805ae 407 .fields = (VMStateField[]) {
0e503577 408 VMSTATE_UINT64(env.steal_time_msr, X86CPU),
917367aa
MT
409 VMSTATE_END_OF_LIST()
410 }
411};
412
f6584ee2
GN
413static const VMStateDescription vmstate_async_pf_msr = {
414 .name = "cpu/async_pf_msr",
415 .version_id = 1,
416 .minimum_version_id = 1,
5cd8cada 417 .needed = async_pf_msr_needed,
d49805ae 418 .fields = (VMStateField[]) {
f56e3a14 419 VMSTATE_UINT64(env.async_pf_en_msr, X86CPU),
f6584ee2
GN
420 VMSTATE_END_OF_LIST()
421 }
422};
423
bc9a839d
MT
424static const VMStateDescription vmstate_pv_eoi_msr = {
425 .name = "cpu/async_pv_eoi_msr",
426 .version_id = 1,
427 .minimum_version_id = 1,
5cd8cada 428 .needed = pv_eoi_msr_needed,
d49805ae 429 .fields = (VMStateField[]) {
f56e3a14 430 VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU),
bc9a839d
MT
431 VMSTATE_END_OF_LIST()
432 }
433};
434
42cc8fa6
JK
435static bool fpop_ip_dp_needed(void *opaque)
436{
f56e3a14
AF
437 X86CPU *cpu = opaque;
438 CPUX86State *env = &cpu->env;
42cc8fa6
JK
439
440 return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0;
441}
442
443static const VMStateDescription vmstate_fpop_ip_dp = {
444 .name = "cpu/fpop_ip_dp",
445 .version_id = 1,
446 .minimum_version_id = 1,
5cd8cada 447 .needed = fpop_ip_dp_needed,
d49805ae 448 .fields = (VMStateField[]) {
f56e3a14
AF
449 VMSTATE_UINT16(env.fpop, X86CPU),
450 VMSTATE_UINT64(env.fpip, X86CPU),
451 VMSTATE_UINT64(env.fpdp, X86CPU),
42cc8fa6
JK
452 VMSTATE_END_OF_LIST()
453 }
454};
455
f28558d3
WA
456static bool tsc_adjust_needed(void *opaque)
457{
f56e3a14
AF
458 X86CPU *cpu = opaque;
459 CPUX86State *env = &cpu->env;
f28558d3
WA
460
461 return env->tsc_adjust != 0;
462}
463
464static const VMStateDescription vmstate_msr_tsc_adjust = {
465 .name = "cpu/msr_tsc_adjust",
466 .version_id = 1,
467 .minimum_version_id = 1,
5cd8cada 468 .needed = tsc_adjust_needed,
d49805ae 469 .fields = (VMStateField[]) {
f56e3a14 470 VMSTATE_UINT64(env.tsc_adjust, X86CPU),
f28558d3
WA
471 VMSTATE_END_OF_LIST()
472 }
473};
474
aa82ba54
LJ
475static bool tscdeadline_needed(void *opaque)
476{
f56e3a14
AF
477 X86CPU *cpu = opaque;
478 CPUX86State *env = &cpu->env;
aa82ba54
LJ
479
480 return env->tsc_deadline != 0;
481}
482
483static const VMStateDescription vmstate_msr_tscdeadline = {
484 .name = "cpu/msr_tscdeadline",
485 .version_id = 1,
486 .minimum_version_id = 1,
5cd8cada 487 .needed = tscdeadline_needed,
d49805ae 488 .fields = (VMStateField[]) {
f56e3a14 489 VMSTATE_UINT64(env.tsc_deadline, X86CPU),
aa82ba54
LJ
490 VMSTATE_END_OF_LIST()
491 }
492};
493
21e87c46
AK
494static bool misc_enable_needed(void *opaque)
495{
f56e3a14
AF
496 X86CPU *cpu = opaque;
497 CPUX86State *env = &cpu->env;
21e87c46
AK
498
499 return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT;
500}
501
0779caeb
ACL
502static bool feature_control_needed(void *opaque)
503{
504 X86CPU *cpu = opaque;
505 CPUX86State *env = &cpu->env;
506
507 return env->msr_ia32_feature_control != 0;
508}
509
21e87c46
AK
510static const VMStateDescription vmstate_msr_ia32_misc_enable = {
511 .name = "cpu/msr_ia32_misc_enable",
512 .version_id = 1,
513 .minimum_version_id = 1,
5cd8cada 514 .needed = misc_enable_needed,
d49805ae 515 .fields = (VMStateField[]) {
f56e3a14 516 VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU),
21e87c46
AK
517 VMSTATE_END_OF_LIST()
518 }
519};
520
0779caeb
ACL
521static const VMStateDescription vmstate_msr_ia32_feature_control = {
522 .name = "cpu/msr_ia32_feature_control",
523 .version_id = 1,
524 .minimum_version_id = 1,
5cd8cada 525 .needed = feature_control_needed,
d49805ae 526 .fields = (VMStateField[]) {
0779caeb
ACL
527 VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU),
528 VMSTATE_END_OF_LIST()
529 }
530};
531
0d894367
PB
532static bool pmu_enable_needed(void *opaque)
533{
534 X86CPU *cpu = opaque;
535 CPUX86State *env = &cpu->env;
536 int i;
537
538 if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl ||
539 env->msr_global_status || env->msr_global_ovf_ctrl) {
540 return true;
541 }
542 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
543 if (env->msr_fixed_counters[i]) {
544 return true;
545 }
546 }
547 for (i = 0; i < MAX_GP_COUNTERS; i++) {
548 if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) {
549 return true;
550 }
551 }
552
553 return false;
554}
555
556static const VMStateDescription vmstate_msr_architectural_pmu = {
557 .name = "cpu/msr_architectural_pmu",
558 .version_id = 1,
559 .minimum_version_id = 1,
5cd8cada 560 .needed = pmu_enable_needed,
d49805ae 561 .fields = (VMStateField[]) {
0d894367
PB
562 VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU),
563 VMSTATE_UINT64(env.msr_global_ctrl, X86CPU),
564 VMSTATE_UINT64(env.msr_global_status, X86CPU),
565 VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU),
566 VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS),
567 VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS),
568 VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS),
569 VMSTATE_END_OF_LIST()
570 }
571};
572
79e9ebeb
LJ
573static bool mpx_needed(void *opaque)
574{
575 X86CPU *cpu = opaque;
576 CPUX86State *env = &cpu->env;
577 unsigned int i;
578
579 for (i = 0; i < 4; i++) {
580 if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) {
581 return true;
582 }
583 }
584
585 if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) {
586 return true;
587 }
588
589 return !!env->msr_bndcfgs;
590}
591
592static const VMStateDescription vmstate_mpx = {
593 .name = "cpu/mpx",
594 .version_id = 1,
595 .minimum_version_id = 1,
5cd8cada 596 .needed = mpx_needed,
d49805ae 597 .fields = (VMStateField[]) {
79e9ebeb
LJ
598 VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4),
599 VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU),
600 VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU),
601 VMSTATE_UINT64(env.msr_bndcfgs, X86CPU),
602 VMSTATE_END_OF_LIST()
603 }
604};
605
1c90ef26
VR
606static bool hyperv_hypercall_enable_needed(void *opaque)
607{
608 X86CPU *cpu = opaque;
609 CPUX86State *env = &cpu->env;
610
611 return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0;
612}
613
614static const VMStateDescription vmstate_msr_hypercall_hypercall = {
615 .name = "cpu/msr_hyperv_hypercall",
616 .version_id = 1,
617 .minimum_version_id = 1,
5cd8cada 618 .needed = hyperv_hypercall_enable_needed,
d49805ae 619 .fields = (VMStateField[]) {
1c90ef26 620 VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU),
466e6e9d 621 VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU),
1c90ef26
VR
622 VMSTATE_END_OF_LIST()
623 }
624};
625
5ef68987
VR
626static bool hyperv_vapic_enable_needed(void *opaque)
627{
628 X86CPU *cpu = opaque;
629 CPUX86State *env = &cpu->env;
630
631 return env->msr_hv_vapic != 0;
632}
633
634static const VMStateDescription vmstate_msr_hyperv_vapic = {
635 .name = "cpu/msr_hyperv_vapic",
636 .version_id = 1,
637 .minimum_version_id = 1,
5cd8cada 638 .needed = hyperv_vapic_enable_needed,
d49805ae 639 .fields = (VMStateField[]) {
5ef68987
VR
640 VMSTATE_UINT64(env.msr_hv_vapic, X86CPU),
641 VMSTATE_END_OF_LIST()
642 }
643};
644
48a5f3bc
VR
645static bool hyperv_time_enable_needed(void *opaque)
646{
647 X86CPU *cpu = opaque;
648 CPUX86State *env = &cpu->env;
649
650 return env->msr_hv_tsc != 0;
651}
652
653static const VMStateDescription vmstate_msr_hyperv_time = {
654 .name = "cpu/msr_hyperv_time",
655 .version_id = 1,
656 .minimum_version_id = 1,
5cd8cada 657 .needed = hyperv_time_enable_needed,
d49805ae 658 .fields = (VMStateField[]) {
48a5f3bc
VR
659 VMSTATE_UINT64(env.msr_hv_tsc, X86CPU),
660 VMSTATE_END_OF_LIST()
661 }
662};
663
f2a53c9e
AS
664static bool hyperv_crash_enable_needed(void *opaque)
665{
666 X86CPU *cpu = opaque;
667 CPUX86State *env = &cpu->env;
668 int i;
669
670 for (i = 0; i < HV_X64_MSR_CRASH_PARAMS; i++) {
671 if (env->msr_hv_crash_params[i]) {
672 return true;
673 }
674 }
675 return false;
676}
677
678static const VMStateDescription vmstate_msr_hyperv_crash = {
679 .name = "cpu/msr_hyperv_crash",
680 .version_id = 1,
681 .minimum_version_id = 1,
682 .needed = hyperv_crash_enable_needed,
683 .fields = (VMStateField[]) {
684 VMSTATE_UINT64_ARRAY(env.msr_hv_crash_params,
685 X86CPU, HV_X64_MSR_CRASH_PARAMS),
686 VMSTATE_END_OF_LIST()
687 }
688};
689
9aecd6f8
CP
690static bool avx512_needed(void *opaque)
691{
692 X86CPU *cpu = opaque;
693 CPUX86State *env = &cpu->env;
694 unsigned int i;
695
696 for (i = 0; i < NB_OPMASK_REGS; i++) {
697 if (env->opmask_regs[i]) {
698 return true;
699 }
700 }
701
702 for (i = 0; i < CPU_NB_REGS; i++) {
b7711471
PB
703#define ENV_XMM(reg, field) (env->xmm_regs[reg].XMM_Q(field))
704 if (ENV_XMM(i, 4) || ENV_XMM(i, 6) ||
705 ENV_XMM(i, 5) || ENV_XMM(i, 7)) {
9aecd6f8
CP
706 return true;
707 }
708#ifdef TARGET_X86_64
b7711471
PB
709 if (ENV_XMM(i+16, 0) || ENV_XMM(i+16, 1) ||
710 ENV_XMM(i+16, 2) || ENV_XMM(i+16, 3) ||
711 ENV_XMM(i+16, 4) || ENV_XMM(i+16, 5) ||
712 ENV_XMM(i+16, 6) || ENV_XMM(i+16, 7)) {
9aecd6f8
CP
713 return true;
714 }
715#endif
716 }
717
718 return false;
719}
720
721static const VMStateDescription vmstate_avx512 = {
722 .name = "cpu/avx512",
723 .version_id = 1,
724 .minimum_version_id = 1,
5cd8cada 725 .needed = avx512_needed,
9aecd6f8
CP
726 .fields = (VMStateField[]) {
727 VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS),
b7711471 728 VMSTATE_ZMMH_REGS_VARS(env.xmm_regs, X86CPU, 0),
9aecd6f8 729#ifdef TARGET_X86_64
b7711471 730 VMSTATE_Hi16_ZMM_REGS_VARS(env.xmm_regs, X86CPU, 16),
9aecd6f8
CP
731#endif
732 VMSTATE_END_OF_LIST()
733 }
734};
735
18cd2c17
WL
736static bool xss_needed(void *opaque)
737{
738 X86CPU *cpu = opaque;
739 CPUX86State *env = &cpu->env;
740
741 return env->xss != 0;
742}
743
744static const VMStateDescription vmstate_xss = {
745 .name = "cpu/xss",
746 .version_id = 1,
747 .minimum_version_id = 1,
5cd8cada 748 .needed = xss_needed,
18cd2c17
WL
749 .fields = (VMStateField[]) {
750 VMSTATE_UINT64(env.xss, X86CPU),
751 VMSTATE_END_OF_LIST()
752 }
753};
754
68bfd0ad 755VMStateDescription vmstate_x86_cpu = {
0cb892aa 756 .name = "cpu",
f56e3a14 757 .version_id = 12,
0cb892aa 758 .minimum_version_id = 3,
0cb892aa 759 .pre_save = cpu_pre_save,
0cb892aa 760 .post_load = cpu_post_load,
d49805ae 761 .fields = (VMStateField[]) {
f56e3a14
AF
762 VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS),
763 VMSTATE_UINTTL(env.eip, X86CPU),
764 VMSTATE_UINTTL(env.eflags, X86CPU),
765 VMSTATE_UINT32(env.hflags, X86CPU),
0cb892aa 766 /* FPU */
f56e3a14
AF
767 VMSTATE_UINT16(env.fpuc, X86CPU),
768 VMSTATE_UINT16(env.fpus_vmstate, X86CPU),
769 VMSTATE_UINT16(env.fptag_vmstate, X86CPU),
770 VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU),
771 VMSTATE_FP_REGS(env.fpregs, X86CPU, 8),
772
773 VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6),
774 VMSTATE_SEGMENT(env.ldt, X86CPU),
775 VMSTATE_SEGMENT(env.tr, X86CPU),
776 VMSTATE_SEGMENT(env.gdt, X86CPU),
777 VMSTATE_SEGMENT(env.idt, X86CPU),
778
779 VMSTATE_UINT32(env.sysenter_cs, X86CPU),
0cb892aa
JQ
780#ifdef TARGET_X86_64
781 /* Hack: In v7 size changed from 32 to 64 bits on x86_64 */
f56e3a14
AF
782 VMSTATE_HACK_UINT32(env.sysenter_esp, X86CPU, less_than_7),
783 VMSTATE_HACK_UINT32(env.sysenter_eip, X86CPU, less_than_7),
784 VMSTATE_UINTTL_V(env.sysenter_esp, X86CPU, 7),
785 VMSTATE_UINTTL_V(env.sysenter_eip, X86CPU, 7),
8dd3dca3 786#else
f56e3a14
AF
787 VMSTATE_UINTTL(env.sysenter_esp, X86CPU),
788 VMSTATE_UINTTL(env.sysenter_eip, X86CPU),
3c8ce630 789#endif
8dd3dca3 790
f56e3a14
AF
791 VMSTATE_UINTTL(env.cr[0], X86CPU),
792 VMSTATE_UINTTL(env.cr[2], X86CPU),
793 VMSTATE_UINTTL(env.cr[3], X86CPU),
794 VMSTATE_UINTTL(env.cr[4], X86CPU),
795 VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8),
0cb892aa 796 /* MMU */
f56e3a14 797 VMSTATE_INT32(env.a20_mask, X86CPU),
0cb892aa 798 /* XMM */
f56e3a14 799 VMSTATE_UINT32(env.mxcsr, X86CPU),
a03c3e90 800 VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, 0),
8dd3dca3
AJ
801
802#ifdef TARGET_X86_64
f56e3a14
AF
803 VMSTATE_UINT64(env.efer, X86CPU),
804 VMSTATE_UINT64(env.star, X86CPU),
805 VMSTATE_UINT64(env.lstar, X86CPU),
806 VMSTATE_UINT64(env.cstar, X86CPU),
807 VMSTATE_UINT64(env.fmask, X86CPU),
808 VMSTATE_UINT64(env.kernelgsbase, X86CPU),
8dd3dca3 809#endif
f56e3a14
AF
810 VMSTATE_UINT32_V(env.smbase, X86CPU, 4),
811
812 VMSTATE_UINT64_V(env.pat, X86CPU, 5),
813 VMSTATE_UINT32_V(env.hflags2, X86CPU, 5),
814
259186a7 815 VMSTATE_UINT32_TEST(parent_obj.halted, X86CPU, version_is_5),
f56e3a14
AF
816 VMSTATE_UINT64_V(env.vm_hsave, X86CPU, 5),
817 VMSTATE_UINT64_V(env.vm_vmcb, X86CPU, 5),
818 VMSTATE_UINT64_V(env.tsc_offset, X86CPU, 5),
819 VMSTATE_UINT64_V(env.intercept, X86CPU, 5),
820 VMSTATE_UINT16_V(env.intercept_cr_read, X86CPU, 5),
821 VMSTATE_UINT16_V(env.intercept_cr_write, X86CPU, 5),
822 VMSTATE_UINT16_V(env.intercept_dr_read, X86CPU, 5),
823 VMSTATE_UINT16_V(env.intercept_dr_write, X86CPU, 5),
824 VMSTATE_UINT32_V(env.intercept_exceptions, X86CPU, 5),
825 VMSTATE_UINT8_V(env.v_tpr, X86CPU, 5),
dd5e3b17 826 /* MTRRs */
f56e3a14
AF
827 VMSTATE_UINT64_ARRAY_V(env.mtrr_fixed, X86CPU, 11, 8),
828 VMSTATE_UINT64_V(env.mtrr_deftype, X86CPU, 8),
d8b5c67b 829 VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8),
0cb892aa 830 /* KVM-related states */
f56e3a14
AF
831 VMSTATE_INT32_V(env.interrupt_injected, X86CPU, 9),
832 VMSTATE_UINT32_V(env.mp_state, X86CPU, 9),
833 VMSTATE_UINT64_V(env.tsc, X86CPU, 9),
834 VMSTATE_INT32_V(env.exception_injected, X86CPU, 11),
835 VMSTATE_UINT8_V(env.soft_interrupt, X86CPU, 11),
836 VMSTATE_UINT8_V(env.nmi_injected, X86CPU, 11),
837 VMSTATE_UINT8_V(env.nmi_pending, X86CPU, 11),
838 VMSTATE_UINT8_V(env.has_error_code, X86CPU, 11),
839 VMSTATE_UINT32_V(env.sipi_vector, X86CPU, 11),
0cb892aa 840 /* MCE */
f56e3a14
AF
841 VMSTATE_UINT64_V(env.mcg_cap, X86CPU, 10),
842 VMSTATE_UINT64_V(env.mcg_status, X86CPU, 10),
843 VMSTATE_UINT64_V(env.mcg_ctl, X86CPU, 10),
844 VMSTATE_UINT64_ARRAY_V(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4, 10),
0cb892aa 845 /* rdtscp */
f56e3a14 846 VMSTATE_UINT64_V(env.tsc_aux, X86CPU, 11),
1a03675d 847 /* KVM pvclock msr */
f56e3a14
AF
848 VMSTATE_UINT64_V(env.system_time_msr, X86CPU, 11),
849 VMSTATE_UINT64_V(env.wall_clock_msr, X86CPU, 11),
f1665b21 850 /* XSAVE related fields */
f56e3a14
AF
851 VMSTATE_UINT64_V(env.xcr0, X86CPU, 12),
852 VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12),
b7711471 853 VMSTATE_YMMH_REGS_VARS(env.xmm_regs, X86CPU, 0, 12),
0cb892aa 854 VMSTATE_END_OF_LIST()
a0fb002c 855 /* The above list is not sorted /wrt version numbers, watch out! */
f6584ee2 856 },
5cd8cada
JQ
857 .subsections = (const VMStateDescription*[]) {
858 &vmstate_async_pf_msr,
859 &vmstate_pv_eoi_msr,
860 &vmstate_steal_time_msr,
861 &vmstate_fpop_ip_dp,
862 &vmstate_msr_tsc_adjust,
863 &vmstate_msr_tscdeadline,
864 &vmstate_msr_ia32_misc_enable,
865 &vmstate_msr_ia32_feature_control,
866 &vmstate_msr_architectural_pmu,
867 &vmstate_mpx,
868 &vmstate_msr_hypercall_hypercall,
869 &vmstate_msr_hyperv_vapic,
870 &vmstate_msr_hyperv_time,
f2a53c9e 871 &vmstate_msr_hyperv_crash,
5cd8cada
JQ
872 &vmstate_avx512,
873 &vmstate_xss,
874 NULL
79c4f6b0 875 }
0cb892aa 876};