]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/translate.c
gdbstub: Return appropriate watch message to gdb (Jan Kiszka)
[mirror_qemu.git] / target-i386 / translate.c
CommitLineData
2c0262af
FB
1/*
2 * i386 translation
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <stdarg.h>
21#include <stdlib.h>
22#include <stdio.h>
23#include <string.h>
24#include <inttypes.h>
25#include <signal.h>
26#include <assert.h>
2c0262af
FB
27
28#include "cpu.h"
29#include "exec-all.h"
30#include "disas.h"
57fec1fe 31#include "tcg-op.h"
2c0262af 32
a7812ae4
PB
33#include "helper.h"
34#define GEN_HELPER 1
35#include "helper.h"
36
2c0262af
FB
37#define PREFIX_REPZ 0x01
38#define PREFIX_REPNZ 0x02
39#define PREFIX_LOCK 0x04
40#define PREFIX_DATA 0x08
41#define PREFIX_ADR 0x10
42
14ce26e7
FB
43#ifdef TARGET_X86_64
44#define X86_64_ONLY(x) x
45#define X86_64_DEF(x...) x
46#define CODE64(s) ((s)->code64)
47#define REX_X(s) ((s)->rex_x)
48#define REX_B(s) ((s)->rex_b)
49/* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
50#if 1
51#define BUGGY_64(x) NULL
52#endif
53#else
54#define X86_64_ONLY(x) NULL
55#define X86_64_DEF(x...)
56#define CODE64(s) 0
57#define REX_X(s) 0
58#define REX_B(s) 0
59#endif
60
57fec1fe
FB
61//#define MACRO_TEST 1
62
57fec1fe 63/* global register indexes */
a7812ae4
PB
64static TCGv_ptr cpu_env;
65static TCGv cpu_A0, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp;
66static TCGv_i32 cpu_cc_op;
1e4840bf
FB
67/* local temps */
68static TCGv cpu_T[2], cpu_T3;
57fec1fe 69/* local register indexes (only used inside old micro ops) */
a7812ae4
PB
70static TCGv cpu_tmp0, cpu_tmp4;
71static TCGv_ptr cpu_ptr0, cpu_ptr1;
72static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
73static TCGv_i64 cpu_tmp1_i64;
b6abf97d 74static TCGv cpu_tmp5, cpu_tmp6;
57fec1fe 75
2e70f6ef
PB
76#include "gen-icount.h"
77
57fec1fe
FB
78#ifdef TARGET_X86_64
79static int x86_64_hregs;
ae063a68
FB
80#endif
81
2c0262af
FB
82typedef struct DisasContext {
83 /* current insn context */
84 int override; /* -1 if no override */
85 int prefix;
86 int aflag, dflag;
14ce26e7 87 target_ulong pc; /* pc = eip + cs_base */
2c0262af
FB
88 int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
89 static state change (stop translation) */
90 /* current block context */
14ce26e7 91 target_ulong cs_base; /* base of CS segment */
2c0262af
FB
92 int pe; /* protected mode */
93 int code32; /* 32 bit code segment */
14ce26e7
FB
94#ifdef TARGET_X86_64
95 int lma; /* long mode active */
96 int code64; /* 64 bit code segment */
97 int rex_x, rex_b;
98#endif
2c0262af
FB
99 int ss32; /* 32 bit stack segment */
100 int cc_op; /* current CC operation */
101 int addseg; /* non zero if either DS/ES/SS have a non zero base */
102 int f_st; /* currently unused */
103 int vm86; /* vm86 mode */
104 int cpl;
105 int iopl;
106 int tf; /* TF cpu flag */
34865134 107 int singlestep_enabled; /* "hardware" single step enabled */
2c0262af
FB
108 int jmp_opt; /* use direct block chaining for direct jumps */
109 int mem_index; /* select memory access functions */
c068688b 110 uint64_t flags; /* all execution flags */
2c0262af
FB
111 struct TranslationBlock *tb;
112 int popl_esp_hack; /* for correct popl with esp base handling */
14ce26e7
FB
113 int rip_offset; /* only used in x86_64, but left for simplicity */
114 int cpuid_features;
3d7374c5 115 int cpuid_ext_features;
e771edab 116 int cpuid_ext2_features;
12e26b75 117 int cpuid_ext3_features;
2c0262af
FB
118} DisasContext;
119
120static void gen_eob(DisasContext *s);
14ce26e7
FB
121static void gen_jmp(DisasContext *s, target_ulong eip);
122static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
2c0262af
FB
123
124/* i386 arith/logic operations */
125enum {
5fafdf24
TS
126 OP_ADDL,
127 OP_ORL,
128 OP_ADCL,
2c0262af 129 OP_SBBL,
5fafdf24
TS
130 OP_ANDL,
131 OP_SUBL,
132 OP_XORL,
2c0262af
FB
133 OP_CMPL,
134};
135
136/* i386 shift ops */
137enum {
5fafdf24
TS
138 OP_ROL,
139 OP_ROR,
140 OP_RCL,
141 OP_RCR,
142 OP_SHL,
143 OP_SHR,
2c0262af
FB
144 OP_SHL1, /* undocumented */
145 OP_SAR = 7,
146};
147
8e1c85e3
FB
148enum {
149 JCC_O,
150 JCC_B,
151 JCC_Z,
152 JCC_BE,
153 JCC_S,
154 JCC_P,
155 JCC_L,
156 JCC_LE,
157};
158
2c0262af
FB
159/* operand size */
160enum {
161 OT_BYTE = 0,
162 OT_WORD,
5fafdf24 163 OT_LONG,
2c0262af
FB
164 OT_QUAD,
165};
166
167enum {
168 /* I386 int registers */
169 OR_EAX, /* MUST be even numbered */
170 OR_ECX,
171 OR_EDX,
172 OR_EBX,
173 OR_ESP,
174 OR_EBP,
175 OR_ESI,
176 OR_EDI,
14ce26e7
FB
177
178 OR_TMP0 = 16, /* temporary operand register */
2c0262af
FB
179 OR_TMP1,
180 OR_A0, /* temporary register used when doing address evaluation */
2c0262af
FB
181};
182
57fec1fe
FB
183static inline void gen_op_movl_T0_0(void)
184{
185 tcg_gen_movi_tl(cpu_T[0], 0);
186}
187
188static inline void gen_op_movl_T0_im(int32_t val)
189{
190 tcg_gen_movi_tl(cpu_T[0], val);
191}
192
193static inline void gen_op_movl_T0_imu(uint32_t val)
194{
195 tcg_gen_movi_tl(cpu_T[0], val);
196}
197
198static inline void gen_op_movl_T1_im(int32_t val)
199{
200 tcg_gen_movi_tl(cpu_T[1], val);
201}
202
203static inline void gen_op_movl_T1_imu(uint32_t val)
204{
205 tcg_gen_movi_tl(cpu_T[1], val);
206}
207
208static inline void gen_op_movl_A0_im(uint32_t val)
209{
210 tcg_gen_movi_tl(cpu_A0, val);
211}
212
213#ifdef TARGET_X86_64
214static inline void gen_op_movq_A0_im(int64_t val)
215{
216 tcg_gen_movi_tl(cpu_A0, val);
217}
218#endif
219
220static inline void gen_movtl_T0_im(target_ulong val)
221{
222 tcg_gen_movi_tl(cpu_T[0], val);
223}
224
225static inline void gen_movtl_T1_im(target_ulong val)
226{
227 tcg_gen_movi_tl(cpu_T[1], val);
228}
229
230static inline void gen_op_andl_T0_ffff(void)
231{
232 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
233}
234
235static inline void gen_op_andl_T0_im(uint32_t val)
236{
237 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
238}
239
240static inline void gen_op_movl_T0_T1(void)
241{
242 tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
243}
244
245static inline void gen_op_andl_A0_ffff(void)
246{
247 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
248}
249
14ce26e7
FB
250#ifdef TARGET_X86_64
251
252#define NB_OP_SIZES 4
253
14ce26e7
FB
254#else /* !TARGET_X86_64 */
255
256#define NB_OP_SIZES 3
257
14ce26e7
FB
258#endif /* !TARGET_X86_64 */
259
57fec1fe
FB
260#if defined(WORDS_BIGENDIAN)
261#define REG_B_OFFSET (sizeof(target_ulong) - 1)
262#define REG_H_OFFSET (sizeof(target_ulong) - 2)
263#define REG_W_OFFSET (sizeof(target_ulong) - 2)
264#define REG_L_OFFSET (sizeof(target_ulong) - 4)
265#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
14ce26e7 266#else
57fec1fe
FB
267#define REG_B_OFFSET 0
268#define REG_H_OFFSET 1
269#define REG_W_OFFSET 0
270#define REG_L_OFFSET 0
271#define REG_LH_OFFSET 4
14ce26e7 272#endif
57fec1fe 273
1e4840bf 274static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
57fec1fe
FB
275{
276 switch(ot) {
277 case OT_BYTE:
278 if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
1e4840bf 279 tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_B_OFFSET);
57fec1fe 280 } else {
1e4840bf 281 tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
57fec1fe
FB
282 }
283 break;
284 case OT_WORD:
1e4840bf 285 tcg_gen_st16_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
57fec1fe 286 break;
14ce26e7 287#ifdef TARGET_X86_64
57fec1fe 288 case OT_LONG:
1e4840bf 289 tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
57fec1fe
FB
290 /* high part of register set to zero */
291 tcg_gen_movi_tl(cpu_tmp0, 0);
292 tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
293 break;
294 default:
295 case OT_QUAD:
1e4840bf 296 tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, regs[reg]));
57fec1fe
FB
297 break;
298#else
299 default:
300 case OT_LONG:
1e4840bf 301 tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
57fec1fe 302 break;
14ce26e7 303#endif
57fec1fe
FB
304 }
305}
2c0262af 306
57fec1fe
FB
307static inline void gen_op_mov_reg_T0(int ot, int reg)
308{
1e4840bf 309 gen_op_mov_reg_v(ot, reg, cpu_T[0]);
57fec1fe
FB
310}
311
312static inline void gen_op_mov_reg_T1(int ot, int reg)
313{
1e4840bf 314 gen_op_mov_reg_v(ot, reg, cpu_T[1]);
57fec1fe
FB
315}
316
317static inline void gen_op_mov_reg_A0(int size, int reg)
318{
319 switch(size) {
320 case 0:
321 tcg_gen_st16_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
322 break;
14ce26e7 323#ifdef TARGET_X86_64
57fec1fe
FB
324 case 1:
325 tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
326 /* high part of register set to zero */
327 tcg_gen_movi_tl(cpu_tmp0, 0);
328 tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
329 break;
330 default:
331 case 2:
332 tcg_gen_st_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
333 break;
14ce26e7 334#else
57fec1fe
FB
335 default:
336 case 1:
337 tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
338 break;
14ce26e7 339#endif
57fec1fe
FB
340 }
341}
342
1e4840bf 343static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
57fec1fe
FB
344{
345 switch(ot) {
346 case OT_BYTE:
347 if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
348 goto std_case;
349 } else {
1e4840bf 350 tcg_gen_ld8u_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
57fec1fe
FB
351 }
352 break;
353 default:
354 std_case:
1e4840bf 355 tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUState, regs[reg]));
57fec1fe
FB
356 break;
357 }
358}
359
1e4840bf
FB
360static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
361{
362 gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
363}
364
57fec1fe
FB
365static inline void gen_op_movl_A0_reg(int reg)
366{
367 tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
368}
369
370static inline void gen_op_addl_A0_im(int32_t val)
371{
372 tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
14ce26e7 373#ifdef TARGET_X86_64
57fec1fe 374 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
14ce26e7 375#endif
57fec1fe 376}
2c0262af 377
14ce26e7 378#ifdef TARGET_X86_64
57fec1fe
FB
379static inline void gen_op_addq_A0_im(int64_t val)
380{
381 tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
382}
14ce26e7 383#endif
57fec1fe
FB
384
385static void gen_add_A0_im(DisasContext *s, int val)
386{
387#ifdef TARGET_X86_64
388 if (CODE64(s))
389 gen_op_addq_A0_im(val);
390 else
391#endif
392 gen_op_addl_A0_im(val);
393}
2c0262af 394
57fec1fe 395static inline void gen_op_addl_T0_T1(void)
2c0262af 396{
57fec1fe
FB
397 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
398}
399
400static inline void gen_op_jmp_T0(void)
401{
402 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
403}
404
6e0d8677 405static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
57fec1fe 406{
6e0d8677
FB
407 switch(size) {
408 case 0:
409 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
410 tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
411 tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
412 break;
413 case 1:
414 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
415 tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
416#ifdef TARGET_X86_64
417 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff);
418#endif
419 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
420 break;
421#ifdef TARGET_X86_64
422 case 2:
423 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
424 tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
425 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
426 break;
427#endif
428 }
57fec1fe
FB
429}
430
6e0d8677 431static inline void gen_op_add_reg_T0(int size, int reg)
57fec1fe 432{
6e0d8677
FB
433 switch(size) {
434 case 0:
435 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
436 tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
437 tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
438 break;
439 case 1:
440 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
441 tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
14ce26e7 442#ifdef TARGET_X86_64
6e0d8677 443 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff);
14ce26e7 444#endif
6e0d8677
FB
445 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
446 break;
14ce26e7 447#ifdef TARGET_X86_64
6e0d8677
FB
448 case 2:
449 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
450 tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
451 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
452 break;
14ce26e7 453#endif
6e0d8677
FB
454 }
455}
57fec1fe
FB
456
457static inline void gen_op_set_cc_op(int32_t val)
458{
b6abf97d 459 tcg_gen_movi_i32(cpu_cc_op, val);
57fec1fe
FB
460}
461
462static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
463{
464 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
465 if (shift != 0)
466 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
467 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
14ce26e7 468#ifdef TARGET_X86_64
57fec1fe 469 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
14ce26e7 470#endif
57fec1fe 471}
2c0262af 472
57fec1fe
FB
473static inline void gen_op_movl_A0_seg(int reg)
474{
475 tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
476}
2c0262af 477
57fec1fe
FB
478static inline void gen_op_addl_A0_seg(int reg)
479{
480 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
481 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
482#ifdef TARGET_X86_64
483 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
484#endif
485}
2c0262af 486
14ce26e7 487#ifdef TARGET_X86_64
57fec1fe
FB
488static inline void gen_op_movq_A0_seg(int reg)
489{
490 tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
491}
14ce26e7 492
57fec1fe
FB
493static inline void gen_op_addq_A0_seg(int reg)
494{
495 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
496 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
497}
498
499static inline void gen_op_movq_A0_reg(int reg)
500{
501 tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
502}
503
504static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
505{
506 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
507 if (shift != 0)
508 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
509 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
510}
14ce26e7
FB
511#endif
512
57fec1fe
FB
513static inline void gen_op_lds_T0_A0(int idx)
514{
515 int mem_index = (idx >> 2) - 1;
516 switch(idx & 3) {
517 case 0:
518 tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
519 break;
520 case 1:
521 tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
522 break;
523 default:
524 case 2:
525 tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
526 break;
527 }
528}
2c0262af 529
1e4840bf 530static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
57fec1fe
FB
531{
532 int mem_index = (idx >> 2) - 1;
533 switch(idx & 3) {
534 case 0:
1e4840bf 535 tcg_gen_qemu_ld8u(t0, a0, mem_index);
57fec1fe
FB
536 break;
537 case 1:
1e4840bf 538 tcg_gen_qemu_ld16u(t0, a0, mem_index);
57fec1fe
FB
539 break;
540 case 2:
1e4840bf 541 tcg_gen_qemu_ld32u(t0, a0, mem_index);
57fec1fe
FB
542 break;
543 default:
544 case 3:
a7812ae4
PB
545 /* Should never happen on 32-bit targets. */
546#ifdef TARGET_X86_64
1e4840bf 547 tcg_gen_qemu_ld64(t0, a0, mem_index);
a7812ae4 548#endif
57fec1fe
FB
549 break;
550 }
551}
2c0262af 552
1e4840bf
FB
553/* XXX: always use ldu or lds */
554static inline void gen_op_ld_T0_A0(int idx)
555{
556 gen_op_ld_v(idx, cpu_T[0], cpu_A0);
557}
558
57fec1fe
FB
559static inline void gen_op_ldu_T0_A0(int idx)
560{
1e4840bf 561 gen_op_ld_v(idx, cpu_T[0], cpu_A0);
57fec1fe 562}
2c0262af 563
57fec1fe 564static inline void gen_op_ld_T1_A0(int idx)
1e4840bf
FB
565{
566 gen_op_ld_v(idx, cpu_T[1], cpu_A0);
567}
568
569static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
57fec1fe
FB
570{
571 int mem_index = (idx >> 2) - 1;
572 switch(idx & 3) {
573 case 0:
1e4840bf 574 tcg_gen_qemu_st8(t0, a0, mem_index);
57fec1fe
FB
575 break;
576 case 1:
1e4840bf 577 tcg_gen_qemu_st16(t0, a0, mem_index);
57fec1fe
FB
578 break;
579 case 2:
1e4840bf 580 tcg_gen_qemu_st32(t0, a0, mem_index);
57fec1fe
FB
581 break;
582 default:
583 case 3:
a7812ae4
PB
584 /* Should never happen on 32-bit targets. */
585#ifdef TARGET_X86_64
1e4840bf 586 tcg_gen_qemu_st64(t0, a0, mem_index);
a7812ae4 587#endif
57fec1fe
FB
588 break;
589 }
590}
4f31916f 591
57fec1fe
FB
592static inline void gen_op_st_T0_A0(int idx)
593{
1e4840bf 594 gen_op_st_v(idx, cpu_T[0], cpu_A0);
57fec1fe 595}
4f31916f 596
57fec1fe
FB
597static inline void gen_op_st_T1_A0(int idx)
598{
1e4840bf 599 gen_op_st_v(idx, cpu_T[1], cpu_A0);
57fec1fe 600}
4f31916f 601
14ce26e7
FB
602static inline void gen_jmp_im(target_ulong pc)
603{
57fec1fe
FB
604 tcg_gen_movi_tl(cpu_tmp0, pc);
605 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
14ce26e7
FB
606}
607
2c0262af
FB
608static inline void gen_string_movl_A0_ESI(DisasContext *s)
609{
610 int override;
611
612 override = s->override;
14ce26e7
FB
613#ifdef TARGET_X86_64
614 if (s->aflag == 2) {
615 if (override >= 0) {
57fec1fe
FB
616 gen_op_movq_A0_seg(override);
617 gen_op_addq_A0_reg_sN(0, R_ESI);
14ce26e7 618 } else {
57fec1fe 619 gen_op_movq_A0_reg(R_ESI);
14ce26e7
FB
620 }
621 } else
622#endif
2c0262af
FB
623 if (s->aflag) {
624 /* 32 bit address */
625 if (s->addseg && override < 0)
626 override = R_DS;
627 if (override >= 0) {
57fec1fe
FB
628 gen_op_movl_A0_seg(override);
629 gen_op_addl_A0_reg_sN(0, R_ESI);
2c0262af 630 } else {
57fec1fe 631 gen_op_movl_A0_reg(R_ESI);
2c0262af
FB
632 }
633 } else {
634 /* 16 address, always override */
635 if (override < 0)
636 override = R_DS;
57fec1fe 637 gen_op_movl_A0_reg(R_ESI);
2c0262af 638 gen_op_andl_A0_ffff();
57fec1fe 639 gen_op_addl_A0_seg(override);
2c0262af
FB
640 }
641}
642
643static inline void gen_string_movl_A0_EDI(DisasContext *s)
644{
14ce26e7
FB
645#ifdef TARGET_X86_64
646 if (s->aflag == 2) {
57fec1fe 647 gen_op_movq_A0_reg(R_EDI);
14ce26e7
FB
648 } else
649#endif
2c0262af
FB
650 if (s->aflag) {
651 if (s->addseg) {
57fec1fe
FB
652 gen_op_movl_A0_seg(R_ES);
653 gen_op_addl_A0_reg_sN(0, R_EDI);
2c0262af 654 } else {
57fec1fe 655 gen_op_movl_A0_reg(R_EDI);
2c0262af
FB
656 }
657 } else {
57fec1fe 658 gen_op_movl_A0_reg(R_EDI);
2c0262af 659 gen_op_andl_A0_ffff();
57fec1fe 660 gen_op_addl_A0_seg(R_ES);
2c0262af
FB
661 }
662}
663
6e0d8677
FB
664static inline void gen_op_movl_T0_Dshift(int ot)
665{
666 tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df));
667 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
2c0262af
FB
668};
669
6e0d8677
FB
670static void gen_extu(int ot, TCGv reg)
671{
672 switch(ot) {
673 case OT_BYTE:
674 tcg_gen_ext8u_tl(reg, reg);
675 break;
676 case OT_WORD:
677 tcg_gen_ext16u_tl(reg, reg);
678 break;
679 case OT_LONG:
680 tcg_gen_ext32u_tl(reg, reg);
681 break;
682 default:
683 break;
684 }
685}
3b46e624 686
6e0d8677
FB
687static void gen_exts(int ot, TCGv reg)
688{
689 switch(ot) {
690 case OT_BYTE:
691 tcg_gen_ext8s_tl(reg, reg);
692 break;
693 case OT_WORD:
694 tcg_gen_ext16s_tl(reg, reg);
695 break;
696 case OT_LONG:
697 tcg_gen_ext32s_tl(reg, reg);
698 break;
699 default:
700 break;
701 }
702}
2c0262af 703
6e0d8677
FB
704static inline void gen_op_jnz_ecx(int size, int label1)
705{
706 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX]));
707 gen_extu(size + 1, cpu_tmp0);
cb63669a 708 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
6e0d8677
FB
709}
710
711static inline void gen_op_jz_ecx(int size, int label1)
712{
713 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX]));
714 gen_extu(size + 1, cpu_tmp0);
cb63669a 715 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
6e0d8677 716}
2c0262af 717
a7812ae4
PB
718static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
719{
720 switch (ot) {
721 case 0: gen_helper_inb(v, n); break;
722 case 1: gen_helper_inw(v, n); break;
723 case 2: gen_helper_inl(v, n); break;
724 }
2c0262af 725
a7812ae4 726}
2c0262af 727
a7812ae4
PB
728static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
729{
730 switch (ot) {
731 case 0: gen_helper_outb(v, n); break;
732 case 1: gen_helper_outw(v, n); break;
733 case 2: gen_helper_outl(v, n); break;
734 }
735
736}
f115e911 737
b8b6a50b
FB
738static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
739 uint32_t svm_flags)
f115e911 740{
b8b6a50b
FB
741 int state_saved;
742 target_ulong next_eip;
743
744 state_saved = 0;
f115e911
FB
745 if (s->pe && (s->cpl > s->iopl || s->vm86)) {
746 if (s->cc_op != CC_OP_DYNAMIC)
747 gen_op_set_cc_op(s->cc_op);
14ce26e7 748 gen_jmp_im(cur_eip);
b8b6a50b 749 state_saved = 1;
b6abf97d 750 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4
PB
751 switch (ot) {
752 case 0: gen_helper_check_iob(cpu_tmp2_i32); break;
753 case 1: gen_helper_check_iow(cpu_tmp2_i32); break;
754 case 2: gen_helper_check_iol(cpu_tmp2_i32); break;
755 }
b8b6a50b 756 }
872929aa 757 if(s->flags & HF_SVMI_MASK) {
b8b6a50b
FB
758 if (!state_saved) {
759 if (s->cc_op != CC_OP_DYNAMIC)
760 gen_op_set_cc_op(s->cc_op);
761 gen_jmp_im(cur_eip);
762 state_saved = 1;
763 }
764 svm_flags |= (1 << (4 + ot));
765 next_eip = s->pc - s->cs_base;
b6abf97d 766 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4
PB
767 gen_helper_svm_check_io(cpu_tmp2_i32, tcg_const_i32(svm_flags),
768 tcg_const_i32(next_eip - cur_eip));
f115e911
FB
769 }
770}
771
2c0262af
FB
772static inline void gen_movs(DisasContext *s, int ot)
773{
774 gen_string_movl_A0_ESI(s);
57fec1fe 775 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 776 gen_string_movl_A0_EDI(s);
57fec1fe 777 gen_op_st_T0_A0(ot + s->mem_index);
6e0d8677
FB
778 gen_op_movl_T0_Dshift(ot);
779 gen_op_add_reg_T0(s->aflag, R_ESI);
780 gen_op_add_reg_T0(s->aflag, R_EDI);
2c0262af
FB
781}
782
783static inline void gen_update_cc_op(DisasContext *s)
784{
785 if (s->cc_op != CC_OP_DYNAMIC) {
786 gen_op_set_cc_op(s->cc_op);
787 s->cc_op = CC_OP_DYNAMIC;
788 }
789}
790
b6abf97d
FB
791static void gen_op_update1_cc(void)
792{
793 tcg_gen_discard_tl(cpu_cc_src);
794 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
795}
796
797static void gen_op_update2_cc(void)
798{
799 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
800 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
801}
802
803static inline void gen_op_cmpl_T0_T1_cc(void)
804{
805 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
806 tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
807}
808
809static inline void gen_op_testl_T0_T1_cc(void)
810{
811 tcg_gen_discard_tl(cpu_cc_src);
812 tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
813}
814
815static void gen_op_update_neg_cc(void)
816{
817 tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
818 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
819}
820
8e1c85e3
FB
821/* compute eflags.C to reg */
822static void gen_compute_eflags_c(TCGv reg)
823{
a7812ae4 824 gen_helper_cc_compute_c(cpu_tmp2_i32, cpu_cc_op);
8e1c85e3
FB
825 tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
826}
827
828/* compute all eflags to cc_src */
829static void gen_compute_eflags(TCGv reg)
830{
a7812ae4 831 gen_helper_cc_compute_all(cpu_tmp2_i32, cpu_cc_op);
8e1c85e3
FB
832 tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
833}
834
1e4840bf 835static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op)
8e1c85e3 836{
1e4840bf
FB
837 if (s->cc_op != CC_OP_DYNAMIC)
838 gen_op_set_cc_op(s->cc_op);
839 switch(jcc_op) {
8e1c85e3
FB
840 case JCC_O:
841 gen_compute_eflags(cpu_T[0]);
842 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11);
843 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
844 break;
845 case JCC_B:
846 gen_compute_eflags_c(cpu_T[0]);
847 break;
848 case JCC_Z:
849 gen_compute_eflags(cpu_T[0]);
850 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6);
851 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
852 break;
853 case JCC_BE:
854 gen_compute_eflags(cpu_tmp0);
855 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6);
856 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
857 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
858 break;
859 case JCC_S:
860 gen_compute_eflags(cpu_T[0]);
861 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7);
862 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
863 break;
864 case JCC_P:
865 gen_compute_eflags(cpu_T[0]);
866 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2);
867 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
868 break;
869 case JCC_L:
870 gen_compute_eflags(cpu_tmp0);
871 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
872 tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */
873 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
874 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
875 break;
876 default:
877 case JCC_LE:
878 gen_compute_eflags(cpu_tmp0);
879 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
880 tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */
881 tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */
882 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
883 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
884 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
885 break;
886 }
887}
888
889/* return true if setcc_slow is not needed (WARNING: must be kept in
890 sync with gen_jcc1) */
891static int is_fast_jcc_case(DisasContext *s, int b)
892{
893 int jcc_op;
894 jcc_op = (b >> 1) & 7;
895 switch(s->cc_op) {
896 /* we optimize the cmp/jcc case */
897 case CC_OP_SUBB:
898 case CC_OP_SUBW:
899 case CC_OP_SUBL:
900 case CC_OP_SUBQ:
901 if (jcc_op == JCC_O || jcc_op == JCC_P)
902 goto slow_jcc;
903 break;
904
905 /* some jumps are easy to compute */
906 case CC_OP_ADDB:
907 case CC_OP_ADDW:
908 case CC_OP_ADDL:
909 case CC_OP_ADDQ:
910
911 case CC_OP_LOGICB:
912 case CC_OP_LOGICW:
913 case CC_OP_LOGICL:
914 case CC_OP_LOGICQ:
915
916 case CC_OP_INCB:
917 case CC_OP_INCW:
918 case CC_OP_INCL:
919 case CC_OP_INCQ:
920
921 case CC_OP_DECB:
922 case CC_OP_DECW:
923 case CC_OP_DECL:
924 case CC_OP_DECQ:
925
926 case CC_OP_SHLB:
927 case CC_OP_SHLW:
928 case CC_OP_SHLL:
929 case CC_OP_SHLQ:
930 if (jcc_op != JCC_Z && jcc_op != JCC_S)
931 goto slow_jcc;
932 break;
933 default:
934 slow_jcc:
935 return 0;
936 }
937 return 1;
938}
939
940/* generate a conditional jump to label 'l1' according to jump opcode
941 value 'b'. In the fast case, T0 is guaranted not to be used. */
942static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1)
943{
944 int inv, jcc_op, size, cond;
945 TCGv t0;
946
947 inv = b & 1;
948 jcc_op = (b >> 1) & 7;
949
950 switch(cc_op) {
951 /* we optimize the cmp/jcc case */
952 case CC_OP_SUBB:
953 case CC_OP_SUBW:
954 case CC_OP_SUBL:
955 case CC_OP_SUBQ:
956
957 size = cc_op - CC_OP_SUBB;
958 switch(jcc_op) {
959 case JCC_Z:
960 fast_jcc_z:
961 switch(size) {
962 case 0:
963 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff);
964 t0 = cpu_tmp0;
965 break;
966 case 1:
967 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff);
968 t0 = cpu_tmp0;
969 break;
970#ifdef TARGET_X86_64
971 case 2:
972 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff);
973 t0 = cpu_tmp0;
974 break;
975#endif
976 default:
977 t0 = cpu_cc_dst;
978 break;
979 }
cb63669a 980 tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1);
8e1c85e3
FB
981 break;
982 case JCC_S:
983 fast_jcc_s:
984 switch(size) {
985 case 0:
986 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80);
cb63669a
PB
987 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
988 0, l1);
8e1c85e3
FB
989 break;
990 case 1:
991 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000);
cb63669a
PB
992 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
993 0, l1);
8e1c85e3
FB
994 break;
995#ifdef TARGET_X86_64
996 case 2:
997 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000);
cb63669a
PB
998 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
999 0, l1);
8e1c85e3
FB
1000 break;
1001#endif
1002 default:
cb63669a
PB
1003 tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst,
1004 0, l1);
8e1c85e3
FB
1005 break;
1006 }
1007 break;
1008
1009 case JCC_B:
1010 cond = inv ? TCG_COND_GEU : TCG_COND_LTU;
1011 goto fast_jcc_b;
1012 case JCC_BE:
1013 cond = inv ? TCG_COND_GTU : TCG_COND_LEU;
1014 fast_jcc_b:
1015 tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1016 switch(size) {
1017 case 0:
1018 t0 = cpu_tmp0;
1019 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff);
1020 tcg_gen_andi_tl(t0, cpu_cc_src, 0xff);
1021 break;
1022 case 1:
1023 t0 = cpu_tmp0;
1024 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff);
1025 tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff);
1026 break;
1027#ifdef TARGET_X86_64
1028 case 2:
1029 t0 = cpu_tmp0;
1030 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff);
1031 tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff);
1032 break;
1033#endif
1034 default:
1035 t0 = cpu_cc_src;
1036 break;
1037 }
1038 tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1039 break;
1040
1041 case JCC_L:
1042 cond = inv ? TCG_COND_GE : TCG_COND_LT;
1043 goto fast_jcc_l;
1044 case JCC_LE:
1045 cond = inv ? TCG_COND_GT : TCG_COND_LE;
1046 fast_jcc_l:
1047 tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1048 switch(size) {
1049 case 0:
1050 t0 = cpu_tmp0;
1051 tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4);
1052 tcg_gen_ext8s_tl(t0, cpu_cc_src);
1053 break;
1054 case 1:
1055 t0 = cpu_tmp0;
1056 tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4);
1057 tcg_gen_ext16s_tl(t0, cpu_cc_src);
1058 break;
1059#ifdef TARGET_X86_64
1060 case 2:
1061 t0 = cpu_tmp0;
1062 tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4);
1063 tcg_gen_ext32s_tl(t0, cpu_cc_src);
1064 break;
1065#endif
1066 default:
1067 t0 = cpu_cc_src;
1068 break;
1069 }
1070 tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1071 break;
1072
1073 default:
1074 goto slow_jcc;
1075 }
1076 break;
1077
1078 /* some jumps are easy to compute */
1079 case CC_OP_ADDB:
1080 case CC_OP_ADDW:
1081 case CC_OP_ADDL:
1082 case CC_OP_ADDQ:
1083
1084 case CC_OP_ADCB:
1085 case CC_OP_ADCW:
1086 case CC_OP_ADCL:
1087 case CC_OP_ADCQ:
1088
1089 case CC_OP_SBBB:
1090 case CC_OP_SBBW:
1091 case CC_OP_SBBL:
1092 case CC_OP_SBBQ:
1093
1094 case CC_OP_LOGICB:
1095 case CC_OP_LOGICW:
1096 case CC_OP_LOGICL:
1097 case CC_OP_LOGICQ:
1098
1099 case CC_OP_INCB:
1100 case CC_OP_INCW:
1101 case CC_OP_INCL:
1102 case CC_OP_INCQ:
1103
1104 case CC_OP_DECB:
1105 case CC_OP_DECW:
1106 case CC_OP_DECL:
1107 case CC_OP_DECQ:
1108
1109 case CC_OP_SHLB:
1110 case CC_OP_SHLW:
1111 case CC_OP_SHLL:
1112 case CC_OP_SHLQ:
1113
1114 case CC_OP_SARB:
1115 case CC_OP_SARW:
1116 case CC_OP_SARL:
1117 case CC_OP_SARQ:
1118 switch(jcc_op) {
1119 case JCC_Z:
1120 size = (cc_op - CC_OP_ADDB) & 3;
1121 goto fast_jcc_z;
1122 case JCC_S:
1123 size = (cc_op - CC_OP_ADDB) & 3;
1124 goto fast_jcc_s;
1125 default:
1126 goto slow_jcc;
1127 }
1128 break;
1129 default:
1130 slow_jcc:
1e4840bf 1131 gen_setcc_slow_T0(s, jcc_op);
cb63669a
PB
1132 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE,
1133 cpu_T[0], 0, l1);
8e1c85e3
FB
1134 break;
1135 }
1136}
1137
14ce26e7
FB
1138/* XXX: does not work with gdbstub "ice" single step - not a
1139 serious problem */
1140static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
2c0262af 1141{
14ce26e7
FB
1142 int l1, l2;
1143
1144 l1 = gen_new_label();
1145 l2 = gen_new_label();
6e0d8677 1146 gen_op_jnz_ecx(s->aflag, l1);
14ce26e7
FB
1147 gen_set_label(l2);
1148 gen_jmp_tb(s, next_eip, 1);
1149 gen_set_label(l1);
1150 return l2;
2c0262af
FB
1151}
1152
1153static inline void gen_stos(DisasContext *s, int ot)
1154{
57fec1fe 1155 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
2c0262af 1156 gen_string_movl_A0_EDI(s);
57fec1fe 1157 gen_op_st_T0_A0(ot + s->mem_index);
6e0d8677
FB
1158 gen_op_movl_T0_Dshift(ot);
1159 gen_op_add_reg_T0(s->aflag, R_EDI);
2c0262af
FB
1160}
1161
1162static inline void gen_lods(DisasContext *s, int ot)
1163{
1164 gen_string_movl_A0_ESI(s);
57fec1fe
FB
1165 gen_op_ld_T0_A0(ot + s->mem_index);
1166 gen_op_mov_reg_T0(ot, R_EAX);
6e0d8677
FB
1167 gen_op_movl_T0_Dshift(ot);
1168 gen_op_add_reg_T0(s->aflag, R_ESI);
2c0262af
FB
1169}
1170
1171static inline void gen_scas(DisasContext *s, int ot)
1172{
57fec1fe 1173 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
2c0262af 1174 gen_string_movl_A0_EDI(s);
57fec1fe 1175 gen_op_ld_T1_A0(ot + s->mem_index);
2c0262af 1176 gen_op_cmpl_T0_T1_cc();
6e0d8677
FB
1177 gen_op_movl_T0_Dshift(ot);
1178 gen_op_add_reg_T0(s->aflag, R_EDI);
2c0262af
FB
1179}
1180
1181static inline void gen_cmps(DisasContext *s, int ot)
1182{
1183 gen_string_movl_A0_ESI(s);
57fec1fe 1184 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 1185 gen_string_movl_A0_EDI(s);
57fec1fe 1186 gen_op_ld_T1_A0(ot + s->mem_index);
2c0262af 1187 gen_op_cmpl_T0_T1_cc();
6e0d8677
FB
1188 gen_op_movl_T0_Dshift(ot);
1189 gen_op_add_reg_T0(s->aflag, R_ESI);
1190 gen_op_add_reg_T0(s->aflag, R_EDI);
2c0262af
FB
1191}
1192
1193static inline void gen_ins(DisasContext *s, int ot)
1194{
2e70f6ef
PB
1195 if (use_icount)
1196 gen_io_start();
2c0262af 1197 gen_string_movl_A0_EDI(s);
6e0d8677
FB
1198 /* Note: we must do this dummy write first to be restartable in
1199 case of page fault. */
9772c73b 1200 gen_op_movl_T0_0();
57fec1fe 1201 gen_op_st_T0_A0(ot + s->mem_index);
b8b6a50b 1202 gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
b6abf97d
FB
1203 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1204 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
a7812ae4 1205 gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
57fec1fe 1206 gen_op_st_T0_A0(ot + s->mem_index);
6e0d8677
FB
1207 gen_op_movl_T0_Dshift(ot);
1208 gen_op_add_reg_T0(s->aflag, R_EDI);
2e70f6ef
PB
1209 if (use_icount)
1210 gen_io_end();
2c0262af
FB
1211}
1212
1213static inline void gen_outs(DisasContext *s, int ot)
1214{
2e70f6ef
PB
1215 if (use_icount)
1216 gen_io_start();
2c0262af 1217 gen_string_movl_A0_ESI(s);
57fec1fe 1218 gen_op_ld_T0_A0(ot + s->mem_index);
b8b6a50b
FB
1219
1220 gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
b6abf97d
FB
1221 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1222 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1223 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
a7812ae4 1224 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
b8b6a50b 1225
6e0d8677
FB
1226 gen_op_movl_T0_Dshift(ot);
1227 gen_op_add_reg_T0(s->aflag, R_ESI);
2e70f6ef
PB
1228 if (use_icount)
1229 gen_io_end();
2c0262af
FB
1230}
1231
1232/* same method as Valgrind : we generate jumps to current or next
1233 instruction */
1234#define GEN_REPZ(op) \
1235static inline void gen_repz_ ## op(DisasContext *s, int ot, \
14ce26e7 1236 target_ulong cur_eip, target_ulong next_eip) \
2c0262af 1237{ \
14ce26e7 1238 int l2;\
2c0262af 1239 gen_update_cc_op(s); \
14ce26e7 1240 l2 = gen_jz_ecx_string(s, next_eip); \
2c0262af 1241 gen_ ## op(s, ot); \
6e0d8677 1242 gen_op_add_reg_im(s->aflag, R_ECX, -1); \
2c0262af
FB
1243 /* a loop would cause two single step exceptions if ECX = 1 \
1244 before rep string_insn */ \
1245 if (!s->jmp_opt) \
6e0d8677 1246 gen_op_jz_ecx(s->aflag, l2); \
2c0262af
FB
1247 gen_jmp(s, cur_eip); \
1248}
1249
1250#define GEN_REPZ2(op) \
1251static inline void gen_repz_ ## op(DisasContext *s, int ot, \
14ce26e7
FB
1252 target_ulong cur_eip, \
1253 target_ulong next_eip, \
2c0262af
FB
1254 int nz) \
1255{ \
14ce26e7 1256 int l2;\
2c0262af 1257 gen_update_cc_op(s); \
14ce26e7 1258 l2 = gen_jz_ecx_string(s, next_eip); \
2c0262af 1259 gen_ ## op(s, ot); \
6e0d8677 1260 gen_op_add_reg_im(s->aflag, R_ECX, -1); \
2c0262af 1261 gen_op_set_cc_op(CC_OP_SUBB + ot); \
8e1c85e3 1262 gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2); \
2c0262af 1263 if (!s->jmp_opt) \
6e0d8677 1264 gen_op_jz_ecx(s->aflag, l2); \
2c0262af
FB
1265 gen_jmp(s, cur_eip); \
1266}
1267
1268GEN_REPZ(movs)
1269GEN_REPZ(stos)
1270GEN_REPZ(lods)
1271GEN_REPZ(ins)
1272GEN_REPZ(outs)
1273GEN_REPZ2(scas)
1274GEN_REPZ2(cmps)
1275
a7812ae4
PB
1276static void gen_helper_fp_arith_ST0_FT0(int op)
1277{
1278 switch (op) {
1279 case 0: gen_helper_fadd_ST0_FT0(); break;
1280 case 1: gen_helper_fmul_ST0_FT0(); break;
1281 case 2: gen_helper_fcom_ST0_FT0(); break;
1282 case 3: gen_helper_fcom_ST0_FT0(); break;
1283 case 4: gen_helper_fsub_ST0_FT0(); break;
1284 case 5: gen_helper_fsubr_ST0_FT0(); break;
1285 case 6: gen_helper_fdiv_ST0_FT0(); break;
1286 case 7: gen_helper_fdivr_ST0_FT0(); break;
1287 }
1288}
2c0262af
FB
1289
1290/* NOTE the exception in "r" op ordering */
a7812ae4
PB
1291static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
1292{
1293 TCGv_i32 tmp = tcg_const_i32(opreg);
1294 switch (op) {
1295 case 0: gen_helper_fadd_STN_ST0(tmp); break;
1296 case 1: gen_helper_fmul_STN_ST0(tmp); break;
1297 case 4: gen_helper_fsubr_STN_ST0(tmp); break;
1298 case 5: gen_helper_fsub_STN_ST0(tmp); break;
1299 case 6: gen_helper_fdivr_STN_ST0(tmp); break;
1300 case 7: gen_helper_fdiv_STN_ST0(tmp); break;
1301 }
1302}
2c0262af
FB
1303
1304/* if d == OR_TMP0, it means memory operand (address in A0) */
1305static void gen_op(DisasContext *s1, int op, int ot, int d)
1306{
2c0262af 1307 if (d != OR_TMP0) {
57fec1fe 1308 gen_op_mov_TN_reg(ot, 0, d);
2c0262af 1309 } else {
57fec1fe 1310 gen_op_ld_T0_A0(ot + s1->mem_index);
2c0262af
FB
1311 }
1312 switch(op) {
1313 case OP_ADCL:
cad3a37d
FB
1314 if (s1->cc_op != CC_OP_DYNAMIC)
1315 gen_op_set_cc_op(s1->cc_op);
1316 gen_compute_eflags_c(cpu_tmp4);
1317 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1318 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1319 if (d != OR_TMP0)
1320 gen_op_mov_reg_T0(ot, d);
1321 else
1322 gen_op_st_T0_A0(ot + s1->mem_index);
1323 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1324 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1325 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1326 tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1327 tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1328 s1->cc_op = CC_OP_DYNAMIC;
1329 break;
2c0262af
FB
1330 case OP_SBBL:
1331 if (s1->cc_op != CC_OP_DYNAMIC)
1332 gen_op_set_cc_op(s1->cc_op);
cad3a37d
FB
1333 gen_compute_eflags_c(cpu_tmp4);
1334 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1335 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1336 if (d != OR_TMP0)
57fec1fe 1337 gen_op_mov_reg_T0(ot, d);
cad3a37d
FB
1338 else
1339 gen_op_st_T0_A0(ot + s1->mem_index);
1340 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1341 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1342 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1343 tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1344 tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
2c0262af 1345 s1->cc_op = CC_OP_DYNAMIC;
cad3a37d 1346 break;
2c0262af
FB
1347 case OP_ADDL:
1348 gen_op_addl_T0_T1();
cad3a37d
FB
1349 if (d != OR_TMP0)
1350 gen_op_mov_reg_T0(ot, d);
1351 else
1352 gen_op_st_T0_A0(ot + s1->mem_index);
1353 gen_op_update2_cc();
2c0262af 1354 s1->cc_op = CC_OP_ADDB + ot;
2c0262af
FB
1355 break;
1356 case OP_SUBL:
57fec1fe 1357 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
cad3a37d
FB
1358 if (d != OR_TMP0)
1359 gen_op_mov_reg_T0(ot, d);
1360 else
1361 gen_op_st_T0_A0(ot + s1->mem_index);
1362 gen_op_update2_cc();
2c0262af 1363 s1->cc_op = CC_OP_SUBB + ot;
2c0262af
FB
1364 break;
1365 default:
1366 case OP_ANDL:
57fec1fe 1367 tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
cad3a37d
FB
1368 if (d != OR_TMP0)
1369 gen_op_mov_reg_T0(ot, d);
1370 else
1371 gen_op_st_T0_A0(ot + s1->mem_index);
1372 gen_op_update1_cc();
57fec1fe 1373 s1->cc_op = CC_OP_LOGICB + ot;
57fec1fe 1374 break;
2c0262af 1375 case OP_ORL:
57fec1fe 1376 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
cad3a37d
FB
1377 if (d != OR_TMP0)
1378 gen_op_mov_reg_T0(ot, d);
1379 else
1380 gen_op_st_T0_A0(ot + s1->mem_index);
1381 gen_op_update1_cc();
57fec1fe 1382 s1->cc_op = CC_OP_LOGICB + ot;
57fec1fe 1383 break;
2c0262af 1384 case OP_XORL:
57fec1fe 1385 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
cad3a37d
FB
1386 if (d != OR_TMP0)
1387 gen_op_mov_reg_T0(ot, d);
1388 else
1389 gen_op_st_T0_A0(ot + s1->mem_index);
1390 gen_op_update1_cc();
2c0262af 1391 s1->cc_op = CC_OP_LOGICB + ot;
2c0262af
FB
1392 break;
1393 case OP_CMPL:
1394 gen_op_cmpl_T0_T1_cc();
1395 s1->cc_op = CC_OP_SUBB + ot;
2c0262af
FB
1396 break;
1397 }
b6abf97d
FB
1398}
1399
2c0262af
FB
1400/* if d == OR_TMP0, it means memory operand (address in A0) */
1401static void gen_inc(DisasContext *s1, int ot, int d, int c)
1402{
1403 if (d != OR_TMP0)
57fec1fe 1404 gen_op_mov_TN_reg(ot, 0, d);
2c0262af 1405 else
57fec1fe 1406 gen_op_ld_T0_A0(ot + s1->mem_index);
2c0262af
FB
1407 if (s1->cc_op != CC_OP_DYNAMIC)
1408 gen_op_set_cc_op(s1->cc_op);
1409 if (c > 0) {
b6abf97d 1410 tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
2c0262af
FB
1411 s1->cc_op = CC_OP_INCB + ot;
1412 } else {
b6abf97d 1413 tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
2c0262af
FB
1414 s1->cc_op = CC_OP_DECB + ot;
1415 }
1416 if (d != OR_TMP0)
57fec1fe 1417 gen_op_mov_reg_T0(ot, d);
2c0262af 1418 else
57fec1fe 1419 gen_op_st_T0_A0(ot + s1->mem_index);
b6abf97d 1420 gen_compute_eflags_c(cpu_cc_src);
cd31fefa 1421 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
2c0262af
FB
1422}
1423
b6abf97d
FB
1424static void gen_shift_rm_T1(DisasContext *s, int ot, int op1,
1425 int is_right, int is_arith)
2c0262af 1426{
b6abf97d
FB
1427 target_ulong mask;
1428 int shift_label;
1e4840bf
FB
1429 TCGv t0, t1;
1430
b6abf97d
FB
1431 if (ot == OT_QUAD)
1432 mask = 0x3f;
2c0262af 1433 else
b6abf97d 1434 mask = 0x1f;
3b46e624 1435
b6abf97d
FB
1436 /* load */
1437 if (op1 == OR_TMP0)
1438 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 1439 else
b6abf97d
FB
1440 gen_op_mov_TN_reg(ot, 0, op1);
1441
1442 tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1443
1444 tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1445
1446 if (is_right) {
1447 if (is_arith) {
f484d386 1448 gen_exts(ot, cpu_T[0]);
b6abf97d
FB
1449 tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1450 tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1451 } else {
cad3a37d 1452 gen_extu(ot, cpu_T[0]);
b6abf97d
FB
1453 tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1454 tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1455 }
1456 } else {
1457 tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1458 tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1459 }
1460
1461 /* store */
1462 if (op1 == OR_TMP0)
1463 gen_op_st_T0_A0(ot + s->mem_index);
1464 else
1465 gen_op_mov_reg_T0(ot, op1);
1466
1467 /* update eflags if non zero shift */
1468 if (s->cc_op != CC_OP_DYNAMIC)
1469 gen_op_set_cc_op(s->cc_op);
1470
1e4840bf 1471 /* XXX: inefficient */
a7812ae4
PB
1472 t0 = tcg_temp_local_new();
1473 t1 = tcg_temp_local_new();
1e4840bf
FB
1474
1475 tcg_gen_mov_tl(t0, cpu_T[0]);
1476 tcg_gen_mov_tl(t1, cpu_T3);
1477
b6abf97d 1478 shift_label = gen_new_label();
cb63669a 1479 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label);
b6abf97d 1480
1e4840bf
FB
1481 tcg_gen_mov_tl(cpu_cc_src, t1);
1482 tcg_gen_mov_tl(cpu_cc_dst, t0);
b6abf97d
FB
1483 if (is_right)
1484 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1485 else
1486 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1487
1488 gen_set_label(shift_label);
1489 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1e4840bf
FB
1490
1491 tcg_temp_free(t0);
1492 tcg_temp_free(t1);
b6abf97d
FB
1493}
1494
c1c37968
FB
1495static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
1496 int is_right, int is_arith)
1497{
1498 int mask;
1499
1500 if (ot == OT_QUAD)
1501 mask = 0x3f;
1502 else
1503 mask = 0x1f;
1504
1505 /* load */
1506 if (op1 == OR_TMP0)
1507 gen_op_ld_T0_A0(ot + s->mem_index);
1508 else
1509 gen_op_mov_TN_reg(ot, 0, op1);
1510
1511 op2 &= mask;
1512 if (op2 != 0) {
1513 if (is_right) {
1514 if (is_arith) {
1515 gen_exts(ot, cpu_T[0]);
2a449d14 1516 tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
c1c37968
FB
1517 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
1518 } else {
1519 gen_extu(ot, cpu_T[0]);
2a449d14 1520 tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
c1c37968
FB
1521 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
1522 }
1523 } else {
2a449d14 1524 tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
c1c37968
FB
1525 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
1526 }
1527 }
1528
1529 /* store */
1530 if (op1 == OR_TMP0)
1531 gen_op_st_T0_A0(ot + s->mem_index);
1532 else
1533 gen_op_mov_reg_T0(ot, op1);
1534
1535 /* update eflags if non zero shift */
1536 if (op2 != 0) {
2a449d14 1537 tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
c1c37968
FB
1538 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1539 if (is_right)
1540 s->cc_op = CC_OP_SARB + ot;
1541 else
1542 s->cc_op = CC_OP_SHLB + ot;
1543 }
1544}
1545
b6abf97d
FB
1546static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1547{
1548 if (arg2 >= 0)
1549 tcg_gen_shli_tl(ret, arg1, arg2);
1550 else
1551 tcg_gen_shri_tl(ret, arg1, -arg2);
1552}
1553
1554/* XXX: add faster immediate case */
1555static void gen_rot_rm_T1(DisasContext *s, int ot, int op1,
1556 int is_right)
1557{
1558 target_ulong mask;
1559 int label1, label2, data_bits;
1e4840bf
FB
1560 TCGv t0, t1, t2, a0;
1561
1562 /* XXX: inefficient, but we must use local temps */
a7812ae4
PB
1563 t0 = tcg_temp_local_new();
1564 t1 = tcg_temp_local_new();
1565 t2 = tcg_temp_local_new();
1566 a0 = tcg_temp_local_new();
1e4840bf 1567
b6abf97d
FB
1568 if (ot == OT_QUAD)
1569 mask = 0x3f;
1570 else
1571 mask = 0x1f;
1572
1573 /* load */
1e4840bf
FB
1574 if (op1 == OR_TMP0) {
1575 tcg_gen_mov_tl(a0, cpu_A0);
1576 gen_op_ld_v(ot + s->mem_index, t0, a0);
1577 } else {
1578 gen_op_mov_v_reg(ot, t0, op1);
1579 }
b6abf97d 1580
1e4840bf
FB
1581 tcg_gen_mov_tl(t1, cpu_T[1]);
1582
1583 tcg_gen_andi_tl(t1, t1, mask);
b6abf97d
FB
1584
1585 /* Must test zero case to avoid using undefined behaviour in TCG
1586 shifts. */
1587 label1 = gen_new_label();
1e4840bf 1588 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1);
b6abf97d
FB
1589
1590 if (ot <= OT_WORD)
1e4840bf 1591 tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1);
b6abf97d 1592 else
1e4840bf 1593 tcg_gen_mov_tl(cpu_tmp0, t1);
b6abf97d 1594
1e4840bf
FB
1595 gen_extu(ot, t0);
1596 tcg_gen_mov_tl(t2, t0);
b6abf97d
FB
1597
1598 data_bits = 8 << ot;
1599 /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1600 fix TCG definition) */
1601 if (is_right) {
1e4840bf 1602 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0);
b6abf97d 1603 tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1e4840bf 1604 tcg_gen_shl_tl(t0, t0, cpu_tmp0);
b6abf97d 1605 } else {
1e4840bf 1606 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0);
b6abf97d 1607 tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1e4840bf 1608 tcg_gen_shr_tl(t0, t0, cpu_tmp0);
b6abf97d 1609 }
1e4840bf 1610 tcg_gen_or_tl(t0, t0, cpu_tmp4);
b6abf97d
FB
1611
1612 gen_set_label(label1);
1613 /* store */
1e4840bf
FB
1614 if (op1 == OR_TMP0) {
1615 gen_op_st_v(ot + s->mem_index, t0, a0);
1616 } else {
1617 gen_op_mov_reg_v(ot, op1, t0);
1618 }
b6abf97d
FB
1619
1620 /* update eflags */
1621 if (s->cc_op != CC_OP_DYNAMIC)
1622 gen_op_set_cc_op(s->cc_op);
1623
1624 label2 = gen_new_label();
1e4840bf 1625 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2);
b6abf97d
FB
1626
1627 gen_compute_eflags(cpu_cc_src);
1628 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1e4840bf 1629 tcg_gen_xor_tl(cpu_tmp0, t2, t0);
b6abf97d
FB
1630 tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1631 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1632 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1633 if (is_right) {
1e4840bf 1634 tcg_gen_shri_tl(t0, t0, data_bits - 1);
b6abf97d 1635 }
1e4840bf
FB
1636 tcg_gen_andi_tl(t0, t0, CC_C);
1637 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
b6abf97d
FB
1638
1639 tcg_gen_discard_tl(cpu_cc_dst);
1640 tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1641
1642 gen_set_label(label2);
1643 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1e4840bf
FB
1644
1645 tcg_temp_free(t0);
1646 tcg_temp_free(t1);
1647 tcg_temp_free(t2);
1648 tcg_temp_free(a0);
b6abf97d
FB
1649}
1650
b6abf97d
FB
1651/* XXX: add faster immediate = 1 case */
1652static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1,
1653 int is_right)
1654{
1655 int label1;
1656
1657 if (s->cc_op != CC_OP_DYNAMIC)
1658 gen_op_set_cc_op(s->cc_op);
1659
1660 /* load */
1661 if (op1 == OR_TMP0)
1662 gen_op_ld_T0_A0(ot + s->mem_index);
1663 else
1664 gen_op_mov_TN_reg(ot, 0, op1);
1665
a7812ae4
PB
1666 if (is_right) {
1667 switch (ot) {
1668 case 0: gen_helper_rcrb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1669 case 1: gen_helper_rcrw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1670 case 2: gen_helper_rcrl(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1671#ifdef TARGET_X86_64
1672 case 3: gen_helper_rcrq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1673#endif
1674 }
1675 } else {
1676 switch (ot) {
1677 case 0: gen_helper_rclb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1678 case 1: gen_helper_rclw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1679 case 2: gen_helper_rcll(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1680#ifdef TARGET_X86_64
1681 case 3: gen_helper_rclq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1682#endif
1683 }
1684 }
b6abf97d
FB
1685 /* store */
1686 if (op1 == OR_TMP0)
1687 gen_op_st_T0_A0(ot + s->mem_index);
1688 else
1689 gen_op_mov_reg_T0(ot, op1);
1690
1691 /* update eflags */
1692 label1 = gen_new_label();
1e4840bf 1693 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1);
b6abf97d 1694
1e4840bf 1695 tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp);
b6abf97d
FB
1696 tcg_gen_discard_tl(cpu_cc_dst);
1697 tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1698
1699 gen_set_label(label1);
1700 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1701}
1702
1703/* XXX: add faster immediate case */
1704static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1,
1705 int is_right)
1706{
1707 int label1, label2, data_bits;
1708 target_ulong mask;
1e4840bf
FB
1709 TCGv t0, t1, t2, a0;
1710
a7812ae4
PB
1711 t0 = tcg_temp_local_new();
1712 t1 = tcg_temp_local_new();
1713 t2 = tcg_temp_local_new();
1714 a0 = tcg_temp_local_new();
b6abf97d
FB
1715
1716 if (ot == OT_QUAD)
1717 mask = 0x3f;
1718 else
1719 mask = 0x1f;
1720
1721 /* load */
1e4840bf
FB
1722 if (op1 == OR_TMP0) {
1723 tcg_gen_mov_tl(a0, cpu_A0);
1724 gen_op_ld_v(ot + s->mem_index, t0, a0);
1725 } else {
1726 gen_op_mov_v_reg(ot, t0, op1);
1727 }
b6abf97d
FB
1728
1729 tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1e4840bf
FB
1730
1731 tcg_gen_mov_tl(t1, cpu_T[1]);
1732 tcg_gen_mov_tl(t2, cpu_T3);
1733
b6abf97d
FB
1734 /* Must test zero case to avoid using undefined behaviour in TCG
1735 shifts. */
1736 label1 = gen_new_label();
1e4840bf 1737 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
b6abf97d 1738
1e4840bf 1739 tcg_gen_addi_tl(cpu_tmp5, t2, -1);
b6abf97d
FB
1740 if (ot == OT_WORD) {
1741 /* Note: we implement the Intel behaviour for shift count > 16 */
1742 if (is_right) {
1e4840bf
FB
1743 tcg_gen_andi_tl(t0, t0, 0xffff);
1744 tcg_gen_shli_tl(cpu_tmp0, t1, 16);
1745 tcg_gen_or_tl(t0, t0, cpu_tmp0);
1746 tcg_gen_ext32u_tl(t0, t0);
b6abf97d 1747
1e4840bf 1748 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
b6abf97d
FB
1749
1750 /* only needed if count > 16, but a test would complicate */
1e4840bf
FB
1751 tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2);
1752 tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5);
b6abf97d 1753
1e4840bf 1754 tcg_gen_shr_tl(t0, t0, t2);
b6abf97d 1755
1e4840bf 1756 tcg_gen_or_tl(t0, t0, cpu_tmp0);
b6abf97d
FB
1757 } else {
1758 /* XXX: not optimal */
1e4840bf
FB
1759 tcg_gen_andi_tl(t0, t0, 0xffff);
1760 tcg_gen_shli_tl(t1, t1, 16);
1761 tcg_gen_or_tl(t1, t1, t0);
1762 tcg_gen_ext32u_tl(t1, t1);
b6abf97d 1763
1e4840bf 1764 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
b6abf97d 1765 tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(32), cpu_tmp5);
1e4840bf 1766 tcg_gen_shr_tl(cpu_tmp6, t1, cpu_tmp0);
b6abf97d
FB
1767 tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp6);
1768
1e4840bf
FB
1769 tcg_gen_shl_tl(t0, t0, t2);
1770 tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2);
1771 tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1772 tcg_gen_or_tl(t0, t0, t1);
b6abf97d
FB
1773 }
1774 } else {
1775 data_bits = 8 << ot;
1776 if (is_right) {
1777 if (ot == OT_LONG)
1e4840bf 1778 tcg_gen_ext32u_tl(t0, t0);
b6abf97d 1779
1e4840bf 1780 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
b6abf97d 1781
1e4840bf
FB
1782 tcg_gen_shr_tl(t0, t0, t2);
1783 tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2);
1784 tcg_gen_shl_tl(t1, t1, cpu_tmp5);
1785 tcg_gen_or_tl(t0, t0, t1);
b6abf97d
FB
1786
1787 } else {
1788 if (ot == OT_LONG)
1e4840bf 1789 tcg_gen_ext32u_tl(t1, t1);
b6abf97d 1790
1e4840bf 1791 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
b6abf97d 1792
1e4840bf
FB
1793 tcg_gen_shl_tl(t0, t0, t2);
1794 tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2);
1795 tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1796 tcg_gen_or_tl(t0, t0, t1);
b6abf97d
FB
1797 }
1798 }
1e4840bf 1799 tcg_gen_mov_tl(t1, cpu_tmp4);
b6abf97d
FB
1800
1801 gen_set_label(label1);
1802 /* store */
1e4840bf
FB
1803 if (op1 == OR_TMP0) {
1804 gen_op_st_v(ot + s->mem_index, t0, a0);
1805 } else {
1806 gen_op_mov_reg_v(ot, op1, t0);
1807 }
b6abf97d
FB
1808
1809 /* update eflags */
1810 if (s->cc_op != CC_OP_DYNAMIC)
1811 gen_op_set_cc_op(s->cc_op);
1812
1813 label2 = gen_new_label();
1e4840bf 1814 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2);
b6abf97d 1815
1e4840bf
FB
1816 tcg_gen_mov_tl(cpu_cc_src, t1);
1817 tcg_gen_mov_tl(cpu_cc_dst, t0);
b6abf97d
FB
1818 if (is_right) {
1819 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1820 } else {
1821 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1822 }
1823 gen_set_label(label2);
1824 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1e4840bf
FB
1825
1826 tcg_temp_free(t0);
1827 tcg_temp_free(t1);
1828 tcg_temp_free(t2);
1829 tcg_temp_free(a0);
b6abf97d
FB
1830}
1831
1832static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1833{
1834 if (s != OR_TMP1)
1835 gen_op_mov_TN_reg(ot, 1, s);
1836 switch(op) {
1837 case OP_ROL:
1838 gen_rot_rm_T1(s1, ot, d, 0);
1839 break;
1840 case OP_ROR:
1841 gen_rot_rm_T1(s1, ot, d, 1);
1842 break;
1843 case OP_SHL:
1844 case OP_SHL1:
1845 gen_shift_rm_T1(s1, ot, d, 0, 0);
1846 break;
1847 case OP_SHR:
1848 gen_shift_rm_T1(s1, ot, d, 1, 0);
1849 break;
1850 case OP_SAR:
1851 gen_shift_rm_T1(s1, ot, d, 1, 1);
1852 break;
1853 case OP_RCL:
1854 gen_rotc_rm_T1(s1, ot, d, 0);
1855 break;
1856 case OP_RCR:
1857 gen_rotc_rm_T1(s1, ot, d, 1);
1858 break;
1859 }
2c0262af
FB
1860}
1861
1862static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1863{
c1c37968
FB
1864 switch(op) {
1865 case OP_SHL:
1866 case OP_SHL1:
1867 gen_shift_rm_im(s1, ot, d, c, 0, 0);
1868 break;
1869 case OP_SHR:
1870 gen_shift_rm_im(s1, ot, d, c, 1, 0);
1871 break;
1872 case OP_SAR:
1873 gen_shift_rm_im(s1, ot, d, c, 1, 1);
1874 break;
1875 default:
1876 /* currently not optimized */
1877 gen_op_movl_T1_im(c);
1878 gen_shift(s1, op, ot, d, OR_TMP1);
1879 break;
1880 }
2c0262af
FB
1881}
1882
1883static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1884{
14ce26e7 1885 target_long disp;
2c0262af 1886 int havesib;
14ce26e7 1887 int base;
2c0262af
FB
1888 int index;
1889 int scale;
1890 int opreg;
1891 int mod, rm, code, override, must_add_seg;
1892
1893 override = s->override;
1894 must_add_seg = s->addseg;
1895 if (override >= 0)
1896 must_add_seg = 1;
1897 mod = (modrm >> 6) & 3;
1898 rm = modrm & 7;
1899
1900 if (s->aflag) {
1901
1902 havesib = 0;
1903 base = rm;
1904 index = 0;
1905 scale = 0;
3b46e624 1906
2c0262af
FB
1907 if (base == 4) {
1908 havesib = 1;
61382a50 1909 code = ldub_code(s->pc++);
2c0262af 1910 scale = (code >> 6) & 3;
14ce26e7
FB
1911 index = ((code >> 3) & 7) | REX_X(s);
1912 base = (code & 7);
2c0262af 1913 }
14ce26e7 1914 base |= REX_B(s);
2c0262af
FB
1915
1916 switch (mod) {
1917 case 0:
14ce26e7 1918 if ((base & 7) == 5) {
2c0262af 1919 base = -1;
14ce26e7 1920 disp = (int32_t)ldl_code(s->pc);
2c0262af 1921 s->pc += 4;
14ce26e7
FB
1922 if (CODE64(s) && !havesib) {
1923 disp += s->pc + s->rip_offset;
1924 }
2c0262af
FB
1925 } else {
1926 disp = 0;
1927 }
1928 break;
1929 case 1:
61382a50 1930 disp = (int8_t)ldub_code(s->pc++);
2c0262af
FB
1931 break;
1932 default:
1933 case 2:
61382a50 1934 disp = ldl_code(s->pc);
2c0262af
FB
1935 s->pc += 4;
1936 break;
1937 }
3b46e624 1938
2c0262af
FB
1939 if (base >= 0) {
1940 /* for correct popl handling with esp */
1941 if (base == 4 && s->popl_esp_hack)
1942 disp += s->popl_esp_hack;
14ce26e7
FB
1943#ifdef TARGET_X86_64
1944 if (s->aflag == 2) {
57fec1fe 1945 gen_op_movq_A0_reg(base);
14ce26e7 1946 if (disp != 0) {
57fec1fe 1947 gen_op_addq_A0_im(disp);
14ce26e7 1948 }
5fafdf24 1949 } else
14ce26e7
FB
1950#endif
1951 {
57fec1fe 1952 gen_op_movl_A0_reg(base);
14ce26e7
FB
1953 if (disp != 0)
1954 gen_op_addl_A0_im(disp);
1955 }
2c0262af 1956 } else {
14ce26e7
FB
1957#ifdef TARGET_X86_64
1958 if (s->aflag == 2) {
57fec1fe 1959 gen_op_movq_A0_im(disp);
5fafdf24 1960 } else
14ce26e7
FB
1961#endif
1962 {
1963 gen_op_movl_A0_im(disp);
1964 }
2c0262af
FB
1965 }
1966 /* XXX: index == 4 is always invalid */
1967 if (havesib && (index != 4 || scale != 0)) {
14ce26e7
FB
1968#ifdef TARGET_X86_64
1969 if (s->aflag == 2) {
57fec1fe 1970 gen_op_addq_A0_reg_sN(scale, index);
5fafdf24 1971 } else
14ce26e7
FB
1972#endif
1973 {
57fec1fe 1974 gen_op_addl_A0_reg_sN(scale, index);
14ce26e7 1975 }
2c0262af
FB
1976 }
1977 if (must_add_seg) {
1978 if (override < 0) {
1979 if (base == R_EBP || base == R_ESP)
1980 override = R_SS;
1981 else
1982 override = R_DS;
1983 }
14ce26e7
FB
1984#ifdef TARGET_X86_64
1985 if (s->aflag == 2) {
57fec1fe 1986 gen_op_addq_A0_seg(override);
5fafdf24 1987 } else
14ce26e7
FB
1988#endif
1989 {
57fec1fe 1990 gen_op_addl_A0_seg(override);
14ce26e7 1991 }
2c0262af
FB
1992 }
1993 } else {
1994 switch (mod) {
1995 case 0:
1996 if (rm == 6) {
61382a50 1997 disp = lduw_code(s->pc);
2c0262af
FB
1998 s->pc += 2;
1999 gen_op_movl_A0_im(disp);
2000 rm = 0; /* avoid SS override */
2001 goto no_rm;
2002 } else {
2003 disp = 0;
2004 }
2005 break;
2006 case 1:
61382a50 2007 disp = (int8_t)ldub_code(s->pc++);
2c0262af
FB
2008 break;
2009 default:
2010 case 2:
61382a50 2011 disp = lduw_code(s->pc);
2c0262af
FB
2012 s->pc += 2;
2013 break;
2014 }
2015 switch(rm) {
2016 case 0:
57fec1fe
FB
2017 gen_op_movl_A0_reg(R_EBX);
2018 gen_op_addl_A0_reg_sN(0, R_ESI);
2c0262af
FB
2019 break;
2020 case 1:
57fec1fe
FB
2021 gen_op_movl_A0_reg(R_EBX);
2022 gen_op_addl_A0_reg_sN(0, R_EDI);
2c0262af
FB
2023 break;
2024 case 2:
57fec1fe
FB
2025 gen_op_movl_A0_reg(R_EBP);
2026 gen_op_addl_A0_reg_sN(0, R_ESI);
2c0262af
FB
2027 break;
2028 case 3:
57fec1fe
FB
2029 gen_op_movl_A0_reg(R_EBP);
2030 gen_op_addl_A0_reg_sN(0, R_EDI);
2c0262af
FB
2031 break;
2032 case 4:
57fec1fe 2033 gen_op_movl_A0_reg(R_ESI);
2c0262af
FB
2034 break;
2035 case 5:
57fec1fe 2036 gen_op_movl_A0_reg(R_EDI);
2c0262af
FB
2037 break;
2038 case 6:
57fec1fe 2039 gen_op_movl_A0_reg(R_EBP);
2c0262af
FB
2040 break;
2041 default:
2042 case 7:
57fec1fe 2043 gen_op_movl_A0_reg(R_EBX);
2c0262af
FB
2044 break;
2045 }
2046 if (disp != 0)
2047 gen_op_addl_A0_im(disp);
2048 gen_op_andl_A0_ffff();
2049 no_rm:
2050 if (must_add_seg) {
2051 if (override < 0) {
2052 if (rm == 2 || rm == 3 || rm == 6)
2053 override = R_SS;
2054 else
2055 override = R_DS;
2056 }
57fec1fe 2057 gen_op_addl_A0_seg(override);
2c0262af
FB
2058 }
2059 }
2060
2061 opreg = OR_A0;
2062 disp = 0;
2063 *reg_ptr = opreg;
2064 *offset_ptr = disp;
2065}
2066
e17a36ce
FB
2067static void gen_nop_modrm(DisasContext *s, int modrm)
2068{
2069 int mod, rm, base, code;
2070
2071 mod = (modrm >> 6) & 3;
2072 if (mod == 3)
2073 return;
2074 rm = modrm & 7;
2075
2076 if (s->aflag) {
2077
2078 base = rm;
3b46e624 2079
e17a36ce
FB
2080 if (base == 4) {
2081 code = ldub_code(s->pc++);
2082 base = (code & 7);
2083 }
3b46e624 2084
e17a36ce
FB
2085 switch (mod) {
2086 case 0:
2087 if (base == 5) {
2088 s->pc += 4;
2089 }
2090 break;
2091 case 1:
2092 s->pc++;
2093 break;
2094 default:
2095 case 2:
2096 s->pc += 4;
2097 break;
2098 }
2099 } else {
2100 switch (mod) {
2101 case 0:
2102 if (rm == 6) {
2103 s->pc += 2;
2104 }
2105 break;
2106 case 1:
2107 s->pc++;
2108 break;
2109 default:
2110 case 2:
2111 s->pc += 2;
2112 break;
2113 }
2114 }
2115}
2116
664e0f19
FB
2117/* used for LEA and MOV AX, mem */
2118static void gen_add_A0_ds_seg(DisasContext *s)
2119{
2120 int override, must_add_seg;
2121 must_add_seg = s->addseg;
2122 override = R_DS;
2123 if (s->override >= 0) {
2124 override = s->override;
2125 must_add_seg = 1;
2126 } else {
2127 override = R_DS;
2128 }
2129 if (must_add_seg) {
8f091a59
FB
2130#ifdef TARGET_X86_64
2131 if (CODE64(s)) {
57fec1fe 2132 gen_op_addq_A0_seg(override);
5fafdf24 2133 } else
8f091a59
FB
2134#endif
2135 {
57fec1fe 2136 gen_op_addl_A0_seg(override);
8f091a59 2137 }
664e0f19
FB
2138 }
2139}
2140
222a3336 2141/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
2c0262af
FB
2142 OR_TMP0 */
2143static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
2144{
2145 int mod, rm, opreg, disp;
2146
2147 mod = (modrm >> 6) & 3;
14ce26e7 2148 rm = (modrm & 7) | REX_B(s);
2c0262af
FB
2149 if (mod == 3) {
2150 if (is_store) {
2151 if (reg != OR_TMP0)
57fec1fe
FB
2152 gen_op_mov_TN_reg(ot, 0, reg);
2153 gen_op_mov_reg_T0(ot, rm);
2c0262af 2154 } else {
57fec1fe 2155 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af 2156 if (reg != OR_TMP0)
57fec1fe 2157 gen_op_mov_reg_T0(ot, reg);
2c0262af
FB
2158 }
2159 } else {
2160 gen_lea_modrm(s, modrm, &opreg, &disp);
2161 if (is_store) {
2162 if (reg != OR_TMP0)
57fec1fe
FB
2163 gen_op_mov_TN_reg(ot, 0, reg);
2164 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 2165 } else {
57fec1fe 2166 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 2167 if (reg != OR_TMP0)
57fec1fe 2168 gen_op_mov_reg_T0(ot, reg);
2c0262af
FB
2169 }
2170 }
2171}
2172
2173static inline uint32_t insn_get(DisasContext *s, int ot)
2174{
2175 uint32_t ret;
2176
2177 switch(ot) {
2178 case OT_BYTE:
61382a50 2179 ret = ldub_code(s->pc);
2c0262af
FB
2180 s->pc++;
2181 break;
2182 case OT_WORD:
61382a50 2183 ret = lduw_code(s->pc);
2c0262af
FB
2184 s->pc += 2;
2185 break;
2186 default:
2187 case OT_LONG:
61382a50 2188 ret = ldl_code(s->pc);
2c0262af
FB
2189 s->pc += 4;
2190 break;
2191 }
2192 return ret;
2193}
2194
14ce26e7
FB
2195static inline int insn_const_size(unsigned int ot)
2196{
2197 if (ot <= OT_LONG)
2198 return 1 << ot;
2199 else
2200 return 4;
2201}
2202
6e256c93
FB
2203static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2204{
2205 TranslationBlock *tb;
2206 target_ulong pc;
2207
2208 pc = s->cs_base + eip;
2209 tb = s->tb;
2210 /* NOTE: we handle the case where the TB spans two pages here */
2211 if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2212 (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK)) {
2213 /* jump to same page: we can use a direct jump */
57fec1fe 2214 tcg_gen_goto_tb(tb_num);
6e256c93 2215 gen_jmp_im(eip);
57fec1fe 2216 tcg_gen_exit_tb((long)tb + tb_num);
6e256c93
FB
2217 } else {
2218 /* jump to another page: currently not optimized */
2219 gen_jmp_im(eip);
2220 gen_eob(s);
2221 }
2222}
2223
5fafdf24 2224static inline void gen_jcc(DisasContext *s, int b,
14ce26e7 2225 target_ulong val, target_ulong next_eip)
2c0262af 2226{
8e1c85e3 2227 int l1, l2, cc_op;
3b46e624 2228
8e1c85e3
FB
2229 cc_op = s->cc_op;
2230 if (s->cc_op != CC_OP_DYNAMIC) {
2231 gen_op_set_cc_op(s->cc_op);
2232 s->cc_op = CC_OP_DYNAMIC;
2233 }
2c0262af 2234 if (s->jmp_opt) {
14ce26e7 2235 l1 = gen_new_label();
8e1c85e3
FB
2236 gen_jcc1(s, cc_op, b, l1);
2237
6e256c93 2238 gen_goto_tb(s, 0, next_eip);
14ce26e7
FB
2239
2240 gen_set_label(l1);
6e256c93 2241 gen_goto_tb(s, 1, val);
2c0262af
FB
2242 s->is_jmp = 3;
2243 } else {
14ce26e7 2244
14ce26e7
FB
2245 l1 = gen_new_label();
2246 l2 = gen_new_label();
8e1c85e3
FB
2247 gen_jcc1(s, cc_op, b, l1);
2248
14ce26e7 2249 gen_jmp_im(next_eip);
8e1c85e3
FB
2250 tcg_gen_br(l2);
2251
14ce26e7
FB
2252 gen_set_label(l1);
2253 gen_jmp_im(val);
2254 gen_set_label(l2);
2c0262af
FB
2255 gen_eob(s);
2256 }
2257}
2258
2259static void gen_setcc(DisasContext *s, int b)
2260{
8e1c85e3 2261 int inv, jcc_op, l1;
1e4840bf 2262 TCGv t0;
14ce26e7 2263
8e1c85e3
FB
2264 if (is_fast_jcc_case(s, b)) {
2265 /* nominal case: we use a jump */
1e4840bf 2266 /* XXX: make it faster by adding new instructions in TCG */
a7812ae4 2267 t0 = tcg_temp_local_new();
1e4840bf 2268 tcg_gen_movi_tl(t0, 0);
8e1c85e3
FB
2269 l1 = gen_new_label();
2270 gen_jcc1(s, s->cc_op, b ^ 1, l1);
1e4840bf 2271 tcg_gen_movi_tl(t0, 1);
8e1c85e3 2272 gen_set_label(l1);
1e4840bf
FB
2273 tcg_gen_mov_tl(cpu_T[0], t0);
2274 tcg_temp_free(t0);
8e1c85e3
FB
2275 } else {
2276 /* slow case: it is more efficient not to generate a jump,
2277 although it is questionnable whether this optimization is
2278 worth to */
2279 inv = b & 1;
2280 jcc_op = (b >> 1) & 7;
1e4840bf 2281 gen_setcc_slow_T0(s, jcc_op);
8e1c85e3
FB
2282 if (inv) {
2283 tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1);
2284 }
2c0262af
FB
2285 }
2286}
2287
3bd7da9e
FB
2288static inline void gen_op_movl_T0_seg(int seg_reg)
2289{
2290 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
2291 offsetof(CPUX86State,segs[seg_reg].selector));
2292}
2293
2294static inline void gen_op_movl_seg_T0_vm(int seg_reg)
2295{
2296 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
2297 tcg_gen_st32_tl(cpu_T[0], cpu_env,
2298 offsetof(CPUX86State,segs[seg_reg].selector));
2299 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
2300 tcg_gen_st_tl(cpu_T[0], cpu_env,
2301 offsetof(CPUX86State,segs[seg_reg].base));
2302}
2303
2c0262af
FB
2304/* move T0 to seg_reg and compute if the CPU state may change. Never
2305 call this function with seg_reg == R_CS */
14ce26e7 2306static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2c0262af 2307{
3415a4dd
FB
2308 if (s->pe && !s->vm86) {
2309 /* XXX: optimize by finding processor state dynamically */
2310 if (s->cc_op != CC_OP_DYNAMIC)
2311 gen_op_set_cc_op(s->cc_op);
14ce26e7 2312 gen_jmp_im(cur_eip);
b6abf97d 2313 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 2314 gen_helper_load_seg(tcg_const_i32(seg_reg), cpu_tmp2_i32);
dc196a57
FB
2315 /* abort translation because the addseg value may change or
2316 because ss32 may change. For R_SS, translation must always
2317 stop as a special handling must be done to disable hardware
2318 interrupts for the next instruction */
2319 if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2320 s->is_jmp = 3;
3415a4dd 2321 } else {
3bd7da9e 2322 gen_op_movl_seg_T0_vm(seg_reg);
dc196a57
FB
2323 if (seg_reg == R_SS)
2324 s->is_jmp = 3;
3415a4dd 2325 }
2c0262af
FB
2326}
2327
0573fbfc
TS
2328static inline int svm_is_rep(int prefixes)
2329{
2330 return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2331}
2332
872929aa 2333static inline void
0573fbfc 2334gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
b8b6a50b 2335 uint32_t type, uint64_t param)
0573fbfc 2336{
872929aa
FB
2337 /* no SVM activated; fast case */
2338 if (likely(!(s->flags & HF_SVMI_MASK)))
2339 return;
2340 if (s->cc_op != CC_OP_DYNAMIC)
2341 gen_op_set_cc_op(s->cc_op);
2342 gen_jmp_im(pc_start - s->cs_base);
a7812ae4
PB
2343 gen_helper_svm_check_intercept_param(tcg_const_i32(type),
2344 tcg_const_i64(param));
0573fbfc
TS
2345}
2346
872929aa 2347static inline void
0573fbfc
TS
2348gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2349{
872929aa 2350 gen_svm_check_intercept_param(s, pc_start, type, 0);
0573fbfc
TS
2351}
2352
4f31916f
FB
2353static inline void gen_stack_update(DisasContext *s, int addend)
2354{
14ce26e7
FB
2355#ifdef TARGET_X86_64
2356 if (CODE64(s)) {
6e0d8677 2357 gen_op_add_reg_im(2, R_ESP, addend);
14ce26e7
FB
2358 } else
2359#endif
4f31916f 2360 if (s->ss32) {
6e0d8677 2361 gen_op_add_reg_im(1, R_ESP, addend);
4f31916f 2362 } else {
6e0d8677 2363 gen_op_add_reg_im(0, R_ESP, addend);
4f31916f
FB
2364 }
2365}
2366
2c0262af
FB
2367/* generate a push. It depends on ss32, addseg and dflag */
2368static void gen_push_T0(DisasContext *s)
2369{
14ce26e7
FB
2370#ifdef TARGET_X86_64
2371 if (CODE64(s)) {
57fec1fe 2372 gen_op_movq_A0_reg(R_ESP);
8f091a59 2373 if (s->dflag) {
57fec1fe
FB
2374 gen_op_addq_A0_im(-8);
2375 gen_op_st_T0_A0(OT_QUAD + s->mem_index);
8f091a59 2376 } else {
57fec1fe
FB
2377 gen_op_addq_A0_im(-2);
2378 gen_op_st_T0_A0(OT_WORD + s->mem_index);
8f091a59 2379 }
57fec1fe 2380 gen_op_mov_reg_A0(2, R_ESP);
5fafdf24 2381 } else
14ce26e7
FB
2382#endif
2383 {
57fec1fe 2384 gen_op_movl_A0_reg(R_ESP);
14ce26e7 2385 if (!s->dflag)
57fec1fe 2386 gen_op_addl_A0_im(-2);
14ce26e7 2387 else
57fec1fe 2388 gen_op_addl_A0_im(-4);
14ce26e7
FB
2389 if (s->ss32) {
2390 if (s->addseg) {
bbf662ee 2391 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
57fec1fe 2392 gen_op_addl_A0_seg(R_SS);
14ce26e7
FB
2393 }
2394 } else {
2395 gen_op_andl_A0_ffff();
bbf662ee 2396 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
57fec1fe 2397 gen_op_addl_A0_seg(R_SS);
2c0262af 2398 }
57fec1fe 2399 gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
14ce26e7 2400 if (s->ss32 && !s->addseg)
57fec1fe 2401 gen_op_mov_reg_A0(1, R_ESP);
14ce26e7 2402 else
57fec1fe 2403 gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2c0262af
FB
2404 }
2405}
2406
4f31916f
FB
2407/* generate a push. It depends on ss32, addseg and dflag */
2408/* slower version for T1, only used for call Ev */
2409static void gen_push_T1(DisasContext *s)
2c0262af 2410{
14ce26e7
FB
2411#ifdef TARGET_X86_64
2412 if (CODE64(s)) {
57fec1fe 2413 gen_op_movq_A0_reg(R_ESP);
8f091a59 2414 if (s->dflag) {
57fec1fe
FB
2415 gen_op_addq_A0_im(-8);
2416 gen_op_st_T1_A0(OT_QUAD + s->mem_index);
8f091a59 2417 } else {
57fec1fe
FB
2418 gen_op_addq_A0_im(-2);
2419 gen_op_st_T0_A0(OT_WORD + s->mem_index);
8f091a59 2420 }
57fec1fe 2421 gen_op_mov_reg_A0(2, R_ESP);
5fafdf24 2422 } else
14ce26e7
FB
2423#endif
2424 {
57fec1fe 2425 gen_op_movl_A0_reg(R_ESP);
14ce26e7 2426 if (!s->dflag)
57fec1fe 2427 gen_op_addl_A0_im(-2);
14ce26e7 2428 else
57fec1fe 2429 gen_op_addl_A0_im(-4);
14ce26e7
FB
2430 if (s->ss32) {
2431 if (s->addseg) {
57fec1fe 2432 gen_op_addl_A0_seg(R_SS);
14ce26e7
FB
2433 }
2434 } else {
2435 gen_op_andl_A0_ffff();
57fec1fe 2436 gen_op_addl_A0_seg(R_SS);
2c0262af 2437 }
57fec1fe 2438 gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
3b46e624 2439
14ce26e7 2440 if (s->ss32 && !s->addseg)
57fec1fe 2441 gen_op_mov_reg_A0(1, R_ESP);
14ce26e7
FB
2442 else
2443 gen_stack_update(s, (-2) << s->dflag);
2c0262af
FB
2444 }
2445}
2446
4f31916f
FB
2447/* two step pop is necessary for precise exceptions */
2448static void gen_pop_T0(DisasContext *s)
2c0262af 2449{
14ce26e7
FB
2450#ifdef TARGET_X86_64
2451 if (CODE64(s)) {
57fec1fe
FB
2452 gen_op_movq_A0_reg(R_ESP);
2453 gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
5fafdf24 2454 } else
14ce26e7
FB
2455#endif
2456 {
57fec1fe 2457 gen_op_movl_A0_reg(R_ESP);
14ce26e7
FB
2458 if (s->ss32) {
2459 if (s->addseg)
57fec1fe 2460 gen_op_addl_A0_seg(R_SS);
14ce26e7
FB
2461 } else {
2462 gen_op_andl_A0_ffff();
57fec1fe 2463 gen_op_addl_A0_seg(R_SS);
14ce26e7 2464 }
57fec1fe 2465 gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2c0262af
FB
2466 }
2467}
2468
2469static void gen_pop_update(DisasContext *s)
2470{
14ce26e7 2471#ifdef TARGET_X86_64
8f091a59 2472 if (CODE64(s) && s->dflag) {
14ce26e7
FB
2473 gen_stack_update(s, 8);
2474 } else
2475#endif
2476 {
2477 gen_stack_update(s, 2 << s->dflag);
2478 }
2c0262af
FB
2479}
2480
2481static void gen_stack_A0(DisasContext *s)
2482{
57fec1fe 2483 gen_op_movl_A0_reg(R_ESP);
2c0262af
FB
2484 if (!s->ss32)
2485 gen_op_andl_A0_ffff();
bbf662ee 2486 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2c0262af 2487 if (s->addseg)
57fec1fe 2488 gen_op_addl_A0_seg(R_SS);
2c0262af
FB
2489}
2490
2491/* NOTE: wrap around in 16 bit not fully handled */
2492static void gen_pusha(DisasContext *s)
2493{
2494 int i;
57fec1fe 2495 gen_op_movl_A0_reg(R_ESP);
2c0262af
FB
2496 gen_op_addl_A0_im(-16 << s->dflag);
2497 if (!s->ss32)
2498 gen_op_andl_A0_ffff();
bbf662ee 2499 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2c0262af 2500 if (s->addseg)
57fec1fe 2501 gen_op_addl_A0_seg(R_SS);
2c0262af 2502 for(i = 0;i < 8; i++) {
57fec1fe
FB
2503 gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2504 gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2c0262af
FB
2505 gen_op_addl_A0_im(2 << s->dflag);
2506 }
57fec1fe 2507 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2c0262af
FB
2508}
2509
2510/* NOTE: wrap around in 16 bit not fully handled */
2511static void gen_popa(DisasContext *s)
2512{
2513 int i;
57fec1fe 2514 gen_op_movl_A0_reg(R_ESP);
2c0262af
FB
2515 if (!s->ss32)
2516 gen_op_andl_A0_ffff();
bbf662ee
FB
2517 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2518 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 << s->dflag);
2c0262af 2519 if (s->addseg)
57fec1fe 2520 gen_op_addl_A0_seg(R_SS);
2c0262af
FB
2521 for(i = 0;i < 8; i++) {
2522 /* ESP is not reloaded */
2523 if (i != 3) {
57fec1fe
FB
2524 gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2525 gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2c0262af
FB
2526 }
2527 gen_op_addl_A0_im(2 << s->dflag);
2528 }
57fec1fe 2529 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2c0262af
FB
2530}
2531
2c0262af
FB
2532static void gen_enter(DisasContext *s, int esp_addend, int level)
2533{
61a8c4ec 2534 int ot, opsize;
2c0262af 2535
2c0262af 2536 level &= 0x1f;
8f091a59
FB
2537#ifdef TARGET_X86_64
2538 if (CODE64(s)) {
2539 ot = s->dflag ? OT_QUAD : OT_WORD;
2540 opsize = 1 << ot;
3b46e624 2541
57fec1fe 2542 gen_op_movl_A0_reg(R_ESP);
8f091a59 2543 gen_op_addq_A0_im(-opsize);
bbf662ee 2544 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
8f091a59
FB
2545
2546 /* push bp */
57fec1fe
FB
2547 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2548 gen_op_st_T0_A0(ot + s->mem_index);
8f091a59 2549 if (level) {
b5b38f61 2550 /* XXX: must save state */
a7812ae4
PB
2551 gen_helper_enter64_level(tcg_const_i32(level),
2552 tcg_const_i32((ot == OT_QUAD)),
2553 cpu_T[1]);
8f091a59 2554 }
57fec1fe 2555 gen_op_mov_reg_T1(ot, R_EBP);
bbf662ee 2556 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
57fec1fe 2557 gen_op_mov_reg_T1(OT_QUAD, R_ESP);
5fafdf24 2558 } else
8f091a59
FB
2559#endif
2560 {
2561 ot = s->dflag + OT_WORD;
2562 opsize = 2 << s->dflag;
3b46e624 2563
57fec1fe 2564 gen_op_movl_A0_reg(R_ESP);
8f091a59
FB
2565 gen_op_addl_A0_im(-opsize);
2566 if (!s->ss32)
2567 gen_op_andl_A0_ffff();
bbf662ee 2568 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
8f091a59 2569 if (s->addseg)
57fec1fe 2570 gen_op_addl_A0_seg(R_SS);
8f091a59 2571 /* push bp */
57fec1fe
FB
2572 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2573 gen_op_st_T0_A0(ot + s->mem_index);
8f091a59 2574 if (level) {
b5b38f61 2575 /* XXX: must save state */
a7812ae4
PB
2576 gen_helper_enter_level(tcg_const_i32(level),
2577 tcg_const_i32(s->dflag),
2578 cpu_T[1]);
8f091a59 2579 }
57fec1fe 2580 gen_op_mov_reg_T1(ot, R_EBP);
bbf662ee 2581 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
57fec1fe 2582 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2c0262af 2583 }
2c0262af
FB
2584}
2585
14ce26e7 2586static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2c0262af
FB
2587{
2588 if (s->cc_op != CC_OP_DYNAMIC)
2589 gen_op_set_cc_op(s->cc_op);
14ce26e7 2590 gen_jmp_im(cur_eip);
a7812ae4 2591 gen_helper_raise_exception(tcg_const_i32(trapno));
2c0262af
FB
2592 s->is_jmp = 3;
2593}
2594
2595/* an interrupt is different from an exception because of the
7f75ffd3 2596 privilege checks */
5fafdf24 2597static void gen_interrupt(DisasContext *s, int intno,
14ce26e7 2598 target_ulong cur_eip, target_ulong next_eip)
2c0262af
FB
2599{
2600 if (s->cc_op != CC_OP_DYNAMIC)
2601 gen_op_set_cc_op(s->cc_op);
14ce26e7 2602 gen_jmp_im(cur_eip);
a7812ae4
PB
2603 gen_helper_raise_interrupt(tcg_const_i32(intno),
2604 tcg_const_i32(next_eip - cur_eip));
2c0262af
FB
2605 s->is_jmp = 3;
2606}
2607
14ce26e7 2608static void gen_debug(DisasContext *s, target_ulong cur_eip)
2c0262af
FB
2609{
2610 if (s->cc_op != CC_OP_DYNAMIC)
2611 gen_op_set_cc_op(s->cc_op);
14ce26e7 2612 gen_jmp_im(cur_eip);
a7812ae4 2613 gen_helper_debug();
2c0262af
FB
2614 s->is_jmp = 3;
2615}
2616
2617/* generate a generic end of block. Trace exception is also generated
2618 if needed */
2619static void gen_eob(DisasContext *s)
2620{
2621 if (s->cc_op != CC_OP_DYNAMIC)
2622 gen_op_set_cc_op(s->cc_op);
a2cc3b24 2623 if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
a7812ae4 2624 gen_helper_reset_inhibit_irq();
a2cc3b24 2625 }
34865134 2626 if (s->singlestep_enabled) {
a7812ae4 2627 gen_helper_debug();
34865134 2628 } else if (s->tf) {
a7812ae4 2629 gen_helper_single_step();
2c0262af 2630 } else {
57fec1fe 2631 tcg_gen_exit_tb(0);
2c0262af
FB
2632 }
2633 s->is_jmp = 3;
2634}
2635
2636/* generate a jump to eip. No segment change must happen before as a
2637 direct call to the next block may occur */
14ce26e7 2638static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2c0262af 2639{
2c0262af 2640 if (s->jmp_opt) {
6e256c93 2641 if (s->cc_op != CC_OP_DYNAMIC) {
2c0262af 2642 gen_op_set_cc_op(s->cc_op);
6e256c93
FB
2643 s->cc_op = CC_OP_DYNAMIC;
2644 }
2645 gen_goto_tb(s, tb_num, eip);
2c0262af
FB
2646 s->is_jmp = 3;
2647 } else {
14ce26e7 2648 gen_jmp_im(eip);
2c0262af
FB
2649 gen_eob(s);
2650 }
2651}
2652
14ce26e7
FB
2653static void gen_jmp(DisasContext *s, target_ulong eip)
2654{
2655 gen_jmp_tb(s, eip, 0);
2656}
2657
8686c490
FB
2658static inline void gen_ldq_env_A0(int idx, int offset)
2659{
2660 int mem_index = (idx >> 2) - 1;
b6abf97d
FB
2661 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2662 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
8686c490 2663}
664e0f19 2664
8686c490
FB
2665static inline void gen_stq_env_A0(int idx, int offset)
2666{
2667 int mem_index = (idx >> 2) - 1;
b6abf97d
FB
2668 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2669 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
8686c490 2670}
664e0f19 2671
8686c490
FB
2672static inline void gen_ldo_env_A0(int idx, int offset)
2673{
2674 int mem_index = (idx >> 2) - 1;
b6abf97d
FB
2675 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2676 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
8686c490 2677 tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
b6abf97d
FB
2678 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2679 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
8686c490 2680}
14ce26e7 2681
8686c490
FB
2682static inline void gen_sto_env_A0(int idx, int offset)
2683{
2684 int mem_index = (idx >> 2) - 1;
b6abf97d
FB
2685 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2686 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
8686c490 2687 tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
b6abf97d
FB
2688 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2689 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
8686c490 2690}
14ce26e7 2691
5af45186
FB
2692static inline void gen_op_movo(int d_offset, int s_offset)
2693{
b6abf97d
FB
2694 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2695 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2696 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2697 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
5af45186
FB
2698}
2699
2700static inline void gen_op_movq(int d_offset, int s_offset)
2701{
b6abf97d
FB
2702 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2703 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
5af45186
FB
2704}
2705
2706static inline void gen_op_movl(int d_offset, int s_offset)
2707{
b6abf97d
FB
2708 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2709 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
5af45186
FB
2710}
2711
2712static inline void gen_op_movq_env_0(int d_offset)
2713{
b6abf97d
FB
2714 tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2715 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
5af45186 2716}
664e0f19 2717
5af45186
FB
2718#define SSE_SPECIAL ((void *)1)
2719#define SSE_DUMMY ((void *)2)
664e0f19 2720
a7812ae4
PB
2721#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
2722#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
2723 gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
5af45186
FB
2724
2725static void *sse_op_table1[256][4] = {
a35f3ec7
AJ
2726 /* 3DNow! extensions */
2727 [0x0e] = { SSE_DUMMY }, /* femms */
2728 [0x0f] = { SSE_DUMMY }, /* pf... */
664e0f19
FB
2729 /* pure SSE operations */
2730 [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2731 [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
465e9838 2732 [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
664e0f19 2733 [0x13] = { SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd */
a7812ae4
PB
2734 [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
2735 [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
664e0f19
FB
2736 [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd, movshdup */
2737 [0x17] = { SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd */
2738
2739 [0x28] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */
2740 [0x29] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */
2741 [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2742 [0x2b] = { SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd */
2743 [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2744 [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
a7812ae4
PB
2745 [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
2746 [0x2f] = { gen_helper_comiss, gen_helper_comisd },
664e0f19
FB
2747 [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2748 [0x51] = SSE_FOP(sqrt),
a7812ae4
PB
2749 [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
2750 [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
2751 [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
2752 [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
2753 [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
2754 [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
664e0f19
FB
2755 [0x58] = SSE_FOP(add),
2756 [0x59] = SSE_FOP(mul),
a7812ae4
PB
2757 [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
2758 gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
2759 [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
664e0f19
FB
2760 [0x5c] = SSE_FOP(sub),
2761 [0x5d] = SSE_FOP(min),
2762 [0x5e] = SSE_FOP(div),
2763 [0x5f] = SSE_FOP(max),
2764
2765 [0xc2] = SSE_FOP(cmpeq),
a7812ae4 2766 [0xc6] = { gen_helper_shufps, gen_helper_shufpd },
664e0f19 2767
222a3336
AZ
2768 [0x38] = { SSE_SPECIAL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2769 [0x3a] = { SSE_SPECIAL, SSE_SPECIAL }, /* SSSE3/SSE4 */
4242b1bd 2770
664e0f19
FB
2771 /* MMX ops and their SSE extensions */
2772 [0x60] = MMX_OP2(punpcklbw),
2773 [0x61] = MMX_OP2(punpcklwd),
2774 [0x62] = MMX_OP2(punpckldq),
2775 [0x63] = MMX_OP2(packsswb),
2776 [0x64] = MMX_OP2(pcmpgtb),
2777 [0x65] = MMX_OP2(pcmpgtw),
2778 [0x66] = MMX_OP2(pcmpgtl),
2779 [0x67] = MMX_OP2(packuswb),
2780 [0x68] = MMX_OP2(punpckhbw),
2781 [0x69] = MMX_OP2(punpckhwd),
2782 [0x6a] = MMX_OP2(punpckhdq),
2783 [0x6b] = MMX_OP2(packssdw),
a7812ae4
PB
2784 [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
2785 [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
664e0f19
FB
2786 [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2787 [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
a7812ae4
PB
2788 [0x70] = { gen_helper_pshufw_mmx,
2789 gen_helper_pshufd_xmm,
2790 gen_helper_pshufhw_xmm,
2791 gen_helper_pshuflw_xmm },
664e0f19
FB
2792 [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2793 [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2794 [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2795 [0x74] = MMX_OP2(pcmpeqb),
2796 [0x75] = MMX_OP2(pcmpeqw),
2797 [0x76] = MMX_OP2(pcmpeql),
a35f3ec7 2798 [0x77] = { SSE_DUMMY }, /* emms */
a7812ae4
PB
2799 [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
2800 [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
664e0f19
FB
2801 [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2802 [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2803 [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2804 [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
a7812ae4 2805 [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
664e0f19
FB
2806 [0xd1] = MMX_OP2(psrlw),
2807 [0xd2] = MMX_OP2(psrld),
2808 [0xd3] = MMX_OP2(psrlq),
2809 [0xd4] = MMX_OP2(paddq),
2810 [0xd5] = MMX_OP2(pmullw),
2811 [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2812 [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2813 [0xd8] = MMX_OP2(psubusb),
2814 [0xd9] = MMX_OP2(psubusw),
2815 [0xda] = MMX_OP2(pminub),
2816 [0xdb] = MMX_OP2(pand),
2817 [0xdc] = MMX_OP2(paddusb),
2818 [0xdd] = MMX_OP2(paddusw),
2819 [0xde] = MMX_OP2(pmaxub),
2820 [0xdf] = MMX_OP2(pandn),
2821 [0xe0] = MMX_OP2(pavgb),
2822 [0xe1] = MMX_OP2(psraw),
2823 [0xe2] = MMX_OP2(psrad),
2824 [0xe3] = MMX_OP2(pavgw),
2825 [0xe4] = MMX_OP2(pmulhuw),
2826 [0xe5] = MMX_OP2(pmulhw),
a7812ae4 2827 [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
664e0f19
FB
2828 [0xe7] = { SSE_SPECIAL , SSE_SPECIAL }, /* movntq, movntq */
2829 [0xe8] = MMX_OP2(psubsb),
2830 [0xe9] = MMX_OP2(psubsw),
2831 [0xea] = MMX_OP2(pminsw),
2832 [0xeb] = MMX_OP2(por),
2833 [0xec] = MMX_OP2(paddsb),
2834 [0xed] = MMX_OP2(paddsw),
2835 [0xee] = MMX_OP2(pmaxsw),
2836 [0xef] = MMX_OP2(pxor),
465e9838 2837 [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
664e0f19
FB
2838 [0xf1] = MMX_OP2(psllw),
2839 [0xf2] = MMX_OP2(pslld),
2840 [0xf3] = MMX_OP2(psllq),
2841 [0xf4] = MMX_OP2(pmuludq),
2842 [0xf5] = MMX_OP2(pmaddwd),
2843 [0xf6] = MMX_OP2(psadbw),
2844 [0xf7] = MMX_OP2(maskmov),
2845 [0xf8] = MMX_OP2(psubb),
2846 [0xf9] = MMX_OP2(psubw),
2847 [0xfa] = MMX_OP2(psubl),
2848 [0xfb] = MMX_OP2(psubq),
2849 [0xfc] = MMX_OP2(paddb),
2850 [0xfd] = MMX_OP2(paddw),
2851 [0xfe] = MMX_OP2(paddl),
2852};
2853
5af45186 2854static void *sse_op_table2[3 * 8][2] = {
664e0f19
FB
2855 [0 + 2] = MMX_OP2(psrlw),
2856 [0 + 4] = MMX_OP2(psraw),
2857 [0 + 6] = MMX_OP2(psllw),
2858 [8 + 2] = MMX_OP2(psrld),
2859 [8 + 4] = MMX_OP2(psrad),
2860 [8 + 6] = MMX_OP2(pslld),
2861 [16 + 2] = MMX_OP2(psrlq),
a7812ae4 2862 [16 + 3] = { NULL, gen_helper_psrldq_xmm },
664e0f19 2863 [16 + 6] = MMX_OP2(psllq),
a7812ae4 2864 [16 + 7] = { NULL, gen_helper_pslldq_xmm },
664e0f19
FB
2865};
2866
5af45186 2867static void *sse_op_table3[4 * 3] = {
a7812ae4
PB
2868 gen_helper_cvtsi2ss,
2869 gen_helper_cvtsi2sd,
2870 X86_64_ONLY(gen_helper_cvtsq2ss),
2871 X86_64_ONLY(gen_helper_cvtsq2sd),
2872
2873 gen_helper_cvttss2si,
2874 gen_helper_cvttsd2si,
2875 X86_64_ONLY(gen_helper_cvttss2sq),
2876 X86_64_ONLY(gen_helper_cvttsd2sq),
2877
2878 gen_helper_cvtss2si,
2879 gen_helper_cvtsd2si,
2880 X86_64_ONLY(gen_helper_cvtss2sq),
2881 X86_64_ONLY(gen_helper_cvtsd2sq),
664e0f19 2882};
3b46e624 2883
5af45186 2884static void *sse_op_table4[8][4] = {
664e0f19
FB
2885 SSE_FOP(cmpeq),
2886 SSE_FOP(cmplt),
2887 SSE_FOP(cmple),
2888 SSE_FOP(cmpunord),
2889 SSE_FOP(cmpneq),
2890 SSE_FOP(cmpnlt),
2891 SSE_FOP(cmpnle),
2892 SSE_FOP(cmpord),
2893};
3b46e624 2894
5af45186 2895static void *sse_op_table5[256] = {
a7812ae4
PB
2896 [0x0c] = gen_helper_pi2fw,
2897 [0x0d] = gen_helper_pi2fd,
2898 [0x1c] = gen_helper_pf2iw,
2899 [0x1d] = gen_helper_pf2id,
2900 [0x8a] = gen_helper_pfnacc,
2901 [0x8e] = gen_helper_pfpnacc,
2902 [0x90] = gen_helper_pfcmpge,
2903 [0x94] = gen_helper_pfmin,
2904 [0x96] = gen_helper_pfrcp,
2905 [0x97] = gen_helper_pfrsqrt,
2906 [0x9a] = gen_helper_pfsub,
2907 [0x9e] = gen_helper_pfadd,
2908 [0xa0] = gen_helper_pfcmpgt,
2909 [0xa4] = gen_helper_pfmax,
2910 [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
2911 [0xa7] = gen_helper_movq, /* pfrsqit1 */
2912 [0xaa] = gen_helper_pfsubr,
2913 [0xae] = gen_helper_pfacc,
2914 [0xb0] = gen_helper_pfcmpeq,
2915 [0xb4] = gen_helper_pfmul,
2916 [0xb6] = gen_helper_movq, /* pfrcpit2 */
2917 [0xb7] = gen_helper_pmulhrw_mmx,
2918 [0xbb] = gen_helper_pswapd,
2919 [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
a35f3ec7
AJ
2920};
2921
222a3336
AZ
2922struct sse_op_helper_s {
2923 void *op[2]; uint32_t ext_mask;
2924};
2925#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
a7812ae4
PB
2926#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
2927#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
222a3336
AZ
2928#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
2929static struct sse_op_helper_s sse_op_table6[256] = {
2930 [0x00] = SSSE3_OP(pshufb),
2931 [0x01] = SSSE3_OP(phaddw),
2932 [0x02] = SSSE3_OP(phaddd),
2933 [0x03] = SSSE3_OP(phaddsw),
2934 [0x04] = SSSE3_OP(pmaddubsw),
2935 [0x05] = SSSE3_OP(phsubw),
2936 [0x06] = SSSE3_OP(phsubd),
2937 [0x07] = SSSE3_OP(phsubsw),
2938 [0x08] = SSSE3_OP(psignb),
2939 [0x09] = SSSE3_OP(psignw),
2940 [0x0a] = SSSE3_OP(psignd),
2941 [0x0b] = SSSE3_OP(pmulhrsw),
2942 [0x10] = SSE41_OP(pblendvb),
2943 [0x14] = SSE41_OP(blendvps),
2944 [0x15] = SSE41_OP(blendvpd),
2945 [0x17] = SSE41_OP(ptest),
2946 [0x1c] = SSSE3_OP(pabsb),
2947 [0x1d] = SSSE3_OP(pabsw),
2948 [0x1e] = SSSE3_OP(pabsd),
2949 [0x20] = SSE41_OP(pmovsxbw),
2950 [0x21] = SSE41_OP(pmovsxbd),
2951 [0x22] = SSE41_OP(pmovsxbq),
2952 [0x23] = SSE41_OP(pmovsxwd),
2953 [0x24] = SSE41_OP(pmovsxwq),
2954 [0x25] = SSE41_OP(pmovsxdq),
2955 [0x28] = SSE41_OP(pmuldq),
2956 [0x29] = SSE41_OP(pcmpeqq),
2957 [0x2a] = SSE41_SPECIAL, /* movntqda */
2958 [0x2b] = SSE41_OP(packusdw),
2959 [0x30] = SSE41_OP(pmovzxbw),
2960 [0x31] = SSE41_OP(pmovzxbd),
2961 [0x32] = SSE41_OP(pmovzxbq),
2962 [0x33] = SSE41_OP(pmovzxwd),
2963 [0x34] = SSE41_OP(pmovzxwq),
2964 [0x35] = SSE41_OP(pmovzxdq),
2965 [0x37] = SSE42_OP(pcmpgtq),
2966 [0x38] = SSE41_OP(pminsb),
2967 [0x39] = SSE41_OP(pminsd),
2968 [0x3a] = SSE41_OP(pminuw),
2969 [0x3b] = SSE41_OP(pminud),
2970 [0x3c] = SSE41_OP(pmaxsb),
2971 [0x3d] = SSE41_OP(pmaxsd),
2972 [0x3e] = SSE41_OP(pmaxuw),
2973 [0x3f] = SSE41_OP(pmaxud),
2974 [0x40] = SSE41_OP(pmulld),
2975 [0x41] = SSE41_OP(phminposuw),
4242b1bd
AZ
2976};
2977
222a3336
AZ
2978static struct sse_op_helper_s sse_op_table7[256] = {
2979 [0x08] = SSE41_OP(roundps),
2980 [0x09] = SSE41_OP(roundpd),
2981 [0x0a] = SSE41_OP(roundss),
2982 [0x0b] = SSE41_OP(roundsd),
2983 [0x0c] = SSE41_OP(blendps),
2984 [0x0d] = SSE41_OP(blendpd),
2985 [0x0e] = SSE41_OP(pblendw),
2986 [0x0f] = SSSE3_OP(palignr),
2987 [0x14] = SSE41_SPECIAL, /* pextrb */
2988 [0x15] = SSE41_SPECIAL, /* pextrw */
2989 [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
2990 [0x17] = SSE41_SPECIAL, /* extractps */
2991 [0x20] = SSE41_SPECIAL, /* pinsrb */
2992 [0x21] = SSE41_SPECIAL, /* insertps */
2993 [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
2994 [0x40] = SSE41_OP(dpps),
2995 [0x41] = SSE41_OP(dppd),
2996 [0x42] = SSE41_OP(mpsadbw),
2997 [0x60] = SSE42_OP(pcmpestrm),
2998 [0x61] = SSE42_OP(pcmpestri),
2999 [0x62] = SSE42_OP(pcmpistrm),
3000 [0x63] = SSE42_OP(pcmpistri),
4242b1bd
AZ
3001};
3002
664e0f19
FB
3003static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
3004{
3005 int b1, op1_offset, op2_offset, is_xmm, val, ot;
3006 int modrm, mod, rm, reg, reg_addr, offset_addr;
5af45186 3007 void *sse_op2;
664e0f19
FB
3008
3009 b &= 0xff;
5fafdf24 3010 if (s->prefix & PREFIX_DATA)
664e0f19 3011 b1 = 1;
5fafdf24 3012 else if (s->prefix & PREFIX_REPZ)
664e0f19 3013 b1 = 2;
5fafdf24 3014 else if (s->prefix & PREFIX_REPNZ)
664e0f19
FB
3015 b1 = 3;
3016 else
3017 b1 = 0;
3018 sse_op2 = sse_op_table1[b][b1];
5fafdf24 3019 if (!sse_op2)
664e0f19 3020 goto illegal_op;
a35f3ec7 3021 if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
664e0f19
FB
3022 is_xmm = 1;
3023 } else {
3024 if (b1 == 0) {
3025 /* MMX case */
3026 is_xmm = 0;
3027 } else {
3028 is_xmm = 1;
3029 }
3030 }
3031 /* simple MMX/SSE operation */
3032 if (s->flags & HF_TS_MASK) {
3033 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3034 return;
3035 }
3036 if (s->flags & HF_EM_MASK) {
3037 illegal_op:
3038 gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
3039 return;
3040 }
3041 if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
4242b1bd
AZ
3042 if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
3043 goto illegal_op;
e771edab
AJ
3044 if (b == 0x0e) {
3045 if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3046 goto illegal_op;
3047 /* femms */
a7812ae4 3048 gen_helper_emms();
e771edab
AJ
3049 return;
3050 }
3051 if (b == 0x77) {
3052 /* emms */
a7812ae4 3053 gen_helper_emms();
664e0f19
FB
3054 return;
3055 }
3056 /* prepare MMX state (XXX: optimize by storing fptt and fptags in
3057 the static cpu state) */
3058 if (!is_xmm) {
a7812ae4 3059 gen_helper_enter_mmx();
664e0f19
FB
3060 }
3061
3062 modrm = ldub_code(s->pc++);
3063 reg = ((modrm >> 3) & 7);
3064 if (is_xmm)
3065 reg |= rex_r;
3066 mod = (modrm >> 6) & 3;
3067 if (sse_op2 == SSE_SPECIAL) {
3068 b |= (b1 << 8);
3069 switch(b) {
3070 case 0x0e7: /* movntq */
5fafdf24 3071 if (mod == 3)
664e0f19
FB
3072 goto illegal_op;
3073 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3074 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
664e0f19
FB
3075 break;
3076 case 0x1e7: /* movntdq */
3077 case 0x02b: /* movntps */
3078 case 0x12b: /* movntps */
465e9838
FB
3079 case 0x3f0: /* lddqu */
3080 if (mod == 3)
664e0f19
FB
3081 goto illegal_op;
3082 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3083 gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
664e0f19
FB
3084 break;
3085 case 0x6e: /* movd mm, ea */
dabd98dd
FB
3086#ifdef TARGET_X86_64
3087 if (s->dflag == 2) {
3088 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
5af45186 3089 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
5fafdf24 3090 } else
dabd98dd
FB
3091#endif
3092 {
3093 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
5af45186
FB
3094 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3095 offsetof(CPUX86State,fpregs[reg].mmx));
a7812ae4
PB
3096 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3097 gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
dabd98dd 3098 }
664e0f19
FB
3099 break;
3100 case 0x16e: /* movd xmm, ea */
dabd98dd
FB
3101#ifdef TARGET_X86_64
3102 if (s->dflag == 2) {
3103 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
5af45186
FB
3104 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3105 offsetof(CPUX86State,xmm_regs[reg]));
a7812ae4 3106 gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
5fafdf24 3107 } else
dabd98dd
FB
3108#endif
3109 {
3110 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
5af45186
FB
3111 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3112 offsetof(CPUX86State,xmm_regs[reg]));
b6abf97d 3113 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 3114 gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
dabd98dd 3115 }
664e0f19
FB
3116 break;
3117 case 0x6f: /* movq mm, ea */
3118 if (mod != 3) {
3119 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3120 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
664e0f19
FB
3121 } else {
3122 rm = (modrm & 7);
b6abf97d 3123 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
5af45186 3124 offsetof(CPUX86State,fpregs[rm].mmx));
b6abf97d 3125 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
5af45186 3126 offsetof(CPUX86State,fpregs[reg].mmx));
664e0f19
FB
3127 }
3128 break;
3129 case 0x010: /* movups */
3130 case 0x110: /* movupd */
3131 case 0x028: /* movaps */
3132 case 0x128: /* movapd */
3133 case 0x16f: /* movdqa xmm, ea */
3134 case 0x26f: /* movdqu xmm, ea */
3135 if (mod != 3) {
3136 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3137 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
664e0f19
FB
3138 } else {
3139 rm = (modrm & 7) | REX_B(s);
3140 gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3141 offsetof(CPUX86State,xmm_regs[rm]));
3142 }
3143 break;
3144 case 0x210: /* movss xmm, ea */
3145 if (mod != 3) {
3146 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 3147 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
651ba608 3148 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
664e0f19 3149 gen_op_movl_T0_0();
651ba608
FB
3150 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3151 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3152 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
664e0f19
FB
3153 } else {
3154 rm = (modrm & 7) | REX_B(s);
3155 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3156 offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3157 }
3158 break;
3159 case 0x310: /* movsd xmm, ea */
3160 if (mod != 3) {
3161 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3162 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19 3163 gen_op_movl_T0_0();
651ba608
FB
3164 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3165 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
664e0f19
FB
3166 } else {
3167 rm = (modrm & 7) | REX_B(s);
3168 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3169 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3170 }
3171 break;
3172 case 0x012: /* movlps */
3173 case 0x112: /* movlpd */
3174 if (mod != 3) {
3175 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3176 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19
FB
3177 } else {
3178 /* movhlps */
3179 rm = (modrm & 7) | REX_B(s);
3180 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3181 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3182 }
3183 break;
465e9838
FB
3184 case 0x212: /* movsldup */
3185 if (mod != 3) {
3186 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3187 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
465e9838
FB
3188 } else {
3189 rm = (modrm & 7) | REX_B(s);
3190 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3191 offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3192 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3193 offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3194 }
3195 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3196 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3197 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3198 offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3199 break;
3200 case 0x312: /* movddup */
3201 if (mod != 3) {
3202 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3203 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
465e9838
FB
3204 } else {
3205 rm = (modrm & 7) | REX_B(s);
3206 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3207 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3208 }
3209 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
ba6526df 3210 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
465e9838 3211 break;
664e0f19
FB
3212 case 0x016: /* movhps */
3213 case 0x116: /* movhpd */
3214 if (mod != 3) {
3215 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3216 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
664e0f19
FB
3217 } else {
3218 /* movlhps */
3219 rm = (modrm & 7) | REX_B(s);
3220 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3221 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3222 }
3223 break;
3224 case 0x216: /* movshdup */
3225 if (mod != 3) {
3226 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3227 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
664e0f19
FB
3228 } else {
3229 rm = (modrm & 7) | REX_B(s);
3230 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3231 offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3232 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3233 offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3234 }
3235 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3236 offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3237 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3238 offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3239 break;
3240 case 0x7e: /* movd ea, mm */
dabd98dd
FB
3241#ifdef TARGET_X86_64
3242 if (s->dflag == 2) {
5af45186
FB
3243 tcg_gen_ld_i64(cpu_T[0], cpu_env,
3244 offsetof(CPUX86State,fpregs[reg].mmx));
dabd98dd 3245 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
5fafdf24 3246 } else
dabd98dd
FB
3247#endif
3248 {
5af45186
FB
3249 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
3250 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
dabd98dd
FB
3251 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3252 }
664e0f19
FB
3253 break;
3254 case 0x17e: /* movd ea, xmm */
dabd98dd
FB
3255#ifdef TARGET_X86_64
3256 if (s->dflag == 2) {
5af45186
FB
3257 tcg_gen_ld_i64(cpu_T[0], cpu_env,
3258 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
dabd98dd 3259 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
5fafdf24 3260 } else
dabd98dd
FB
3261#endif
3262 {
5af45186
FB
3263 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
3264 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
dabd98dd
FB
3265 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3266 }
664e0f19
FB
3267 break;
3268 case 0x27e: /* movq xmm, ea */
3269 if (mod != 3) {
3270 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3271 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19
FB
3272 } else {
3273 rm = (modrm & 7) | REX_B(s);
3274 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3275 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3276 }
3277 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3278 break;
3279 case 0x7f: /* movq ea, mm */
3280 if (mod != 3) {
3281 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3282 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
664e0f19
FB
3283 } else {
3284 rm = (modrm & 7);
3285 gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3286 offsetof(CPUX86State,fpregs[reg].mmx));
3287 }
3288 break;
3289 case 0x011: /* movups */
3290 case 0x111: /* movupd */
3291 case 0x029: /* movaps */
3292 case 0x129: /* movapd */
3293 case 0x17f: /* movdqa ea, xmm */
3294 case 0x27f: /* movdqu ea, xmm */
3295 if (mod != 3) {
3296 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3297 gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
664e0f19
FB
3298 } else {
3299 rm = (modrm & 7) | REX_B(s);
3300 gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3301 offsetof(CPUX86State,xmm_regs[reg]));
3302 }
3303 break;
3304 case 0x211: /* movss ea, xmm */
3305 if (mod != 3) {
3306 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
651ba608 3307 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
57fec1fe 3308 gen_op_st_T0_A0(OT_LONG + s->mem_index);
664e0f19
FB
3309 } else {
3310 rm = (modrm & 7) | REX_B(s);
3311 gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3312 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3313 }
3314 break;
3315 case 0x311: /* movsd ea, xmm */
3316 if (mod != 3) {
3317 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3318 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19
FB
3319 } else {
3320 rm = (modrm & 7) | REX_B(s);
3321 gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3322 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3323 }
3324 break;
3325 case 0x013: /* movlps */
3326 case 0x113: /* movlpd */
3327 if (mod != 3) {
3328 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3329 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19
FB
3330 } else {
3331 goto illegal_op;
3332 }
3333 break;
3334 case 0x017: /* movhps */
3335 case 0x117: /* movhpd */
3336 if (mod != 3) {
3337 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3338 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
664e0f19
FB
3339 } else {
3340 goto illegal_op;
3341 }
3342 break;
3343 case 0x71: /* shift mm, im */
3344 case 0x72:
3345 case 0x73:
3346 case 0x171: /* shift xmm, im */
3347 case 0x172:
3348 case 0x173:
3349 val = ldub_code(s->pc++);
3350 if (is_xmm) {
3351 gen_op_movl_T0_im(val);
651ba608 3352 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
664e0f19 3353 gen_op_movl_T0_0();
651ba608 3354 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
664e0f19
FB
3355 op1_offset = offsetof(CPUX86State,xmm_t0);
3356 } else {
3357 gen_op_movl_T0_im(val);
651ba608 3358 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
664e0f19 3359 gen_op_movl_T0_0();
651ba608 3360 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
664e0f19
FB
3361 op1_offset = offsetof(CPUX86State,mmx_t0);
3362 }
3363 sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3364 if (!sse_op2)
3365 goto illegal_op;
3366 if (is_xmm) {
3367 rm = (modrm & 7) | REX_B(s);
3368 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3369 } else {
3370 rm = (modrm & 7);
3371 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3372 }
5af45186
FB
3373 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3374 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
a7812ae4 3375 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3376 break;
3377 case 0x050: /* movmskps */
664e0f19 3378 rm = (modrm & 7) | REX_B(s);
5af45186
FB
3379 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3380 offsetof(CPUX86State,xmm_regs[rm]));
a7812ae4 3381 gen_helper_movmskps(cpu_tmp2_i32, cpu_ptr0);
b6abf97d 3382 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
57fec1fe 3383 gen_op_mov_reg_T0(OT_LONG, reg);
664e0f19
FB
3384 break;
3385 case 0x150: /* movmskpd */
664e0f19 3386 rm = (modrm & 7) | REX_B(s);
5af45186
FB
3387 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3388 offsetof(CPUX86State,xmm_regs[rm]));
a7812ae4 3389 gen_helper_movmskpd(cpu_tmp2_i32, cpu_ptr0);
b6abf97d 3390 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
57fec1fe 3391 gen_op_mov_reg_T0(OT_LONG, reg);
664e0f19
FB
3392 break;
3393 case 0x02a: /* cvtpi2ps */
3394 case 0x12a: /* cvtpi2pd */
a7812ae4 3395 gen_helper_enter_mmx();
664e0f19
FB
3396 if (mod != 3) {
3397 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3398 op2_offset = offsetof(CPUX86State,mmx_t0);
8686c490 3399 gen_ldq_env_A0(s->mem_index, op2_offset);
664e0f19
FB
3400 } else {
3401 rm = (modrm & 7);
3402 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3403 }
3404 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
5af45186
FB
3405 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3406 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
664e0f19
FB
3407 switch(b >> 8) {
3408 case 0x0:
a7812ae4 3409 gen_helper_cvtpi2ps(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3410 break;
3411 default:
3412 case 0x1:
a7812ae4 3413 gen_helper_cvtpi2pd(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3414 break;
3415 }
3416 break;
3417 case 0x22a: /* cvtsi2ss */
3418 case 0x32a: /* cvtsi2sd */
3419 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3420 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3421 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
5af45186
FB
3422 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3423 sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
28e10711
FB
3424 if (ot == OT_LONG) {
3425 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 3426 ((void (*)(TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_tmp2_i32);
28e10711 3427 } else {
a7812ae4 3428 ((void (*)(TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_T[0]);
28e10711 3429 }
664e0f19
FB
3430 break;
3431 case 0x02c: /* cvttps2pi */
3432 case 0x12c: /* cvttpd2pi */
3433 case 0x02d: /* cvtps2pi */
3434 case 0x12d: /* cvtpd2pi */
a7812ae4 3435 gen_helper_enter_mmx();
664e0f19
FB
3436 if (mod != 3) {
3437 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3438 op2_offset = offsetof(CPUX86State,xmm_t0);
8686c490 3439 gen_ldo_env_A0(s->mem_index, op2_offset);
664e0f19
FB
3440 } else {
3441 rm = (modrm & 7) | REX_B(s);
3442 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3443 }
3444 op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
5af45186
FB
3445 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3446 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
664e0f19
FB
3447 switch(b) {
3448 case 0x02c:
a7812ae4 3449 gen_helper_cvttps2pi(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3450 break;
3451 case 0x12c:
a7812ae4 3452 gen_helper_cvttpd2pi(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3453 break;
3454 case 0x02d:
a7812ae4 3455 gen_helper_cvtps2pi(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3456 break;
3457 case 0x12d:
a7812ae4 3458 gen_helper_cvtpd2pi(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3459 break;
3460 }
3461 break;
3462 case 0x22c: /* cvttss2si */
3463 case 0x32c: /* cvttsd2si */
3464 case 0x22d: /* cvtss2si */
3465 case 0x32d: /* cvtsd2si */
3466 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
31313213
FB
3467 if (mod != 3) {
3468 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3469 if ((b >> 8) & 1) {
8686c490 3470 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
31313213 3471 } else {
57fec1fe 3472 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
651ba608 3473 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
31313213
FB
3474 }
3475 op2_offset = offsetof(CPUX86State,xmm_t0);
3476 } else {
3477 rm = (modrm & 7) | REX_B(s);
3478 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3479 }
5af45186
FB
3480 sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3481 (b & 1) * 4];
3482 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3483 if (ot == OT_LONG) {
a7812ae4 3484 ((void (*)(TCGv_i32, TCGv_ptr))sse_op2)(cpu_tmp2_i32, cpu_ptr0);
b6abf97d 3485 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5af45186 3486 } else {
a7812ae4 3487 ((void (*)(TCGv, TCGv_ptr))sse_op2)(cpu_T[0], cpu_ptr0);
5af45186 3488 }
57fec1fe 3489 gen_op_mov_reg_T0(ot, reg);
664e0f19
FB
3490 break;
3491 case 0xc4: /* pinsrw */
5fafdf24 3492 case 0x1c4:
d1e42c5c 3493 s->rip_offset = 1;
664e0f19
FB
3494 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3495 val = ldub_code(s->pc++);
3496 if (b1) {
3497 val &= 7;
5af45186
FB
3498 tcg_gen_st16_tl(cpu_T[0], cpu_env,
3499 offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
664e0f19
FB
3500 } else {
3501 val &= 3;
5af45186
FB
3502 tcg_gen_st16_tl(cpu_T[0], cpu_env,
3503 offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
664e0f19
FB
3504 }
3505 break;
3506 case 0xc5: /* pextrw */
5fafdf24 3507 case 0x1c5:
664e0f19
FB
3508 if (mod != 3)
3509 goto illegal_op;
6dc2d0da 3510 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
664e0f19
FB
3511 val = ldub_code(s->pc++);
3512 if (b1) {
3513 val &= 7;
3514 rm = (modrm & 7) | REX_B(s);
5af45186
FB
3515 tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3516 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
664e0f19
FB
3517 } else {
3518 val &= 3;
3519 rm = (modrm & 7);
5af45186
FB
3520 tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3521 offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
664e0f19
FB
3522 }
3523 reg = ((modrm >> 3) & 7) | rex_r;
6dc2d0da 3524 gen_op_mov_reg_T0(ot, reg);
664e0f19
FB
3525 break;
3526 case 0x1d6: /* movq ea, xmm */
3527 if (mod != 3) {
3528 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
8686c490 3529 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
664e0f19
FB
3530 } else {
3531 rm = (modrm & 7) | REX_B(s);
3532 gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3533 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3534 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3535 }
3536 break;
3537 case 0x2d6: /* movq2dq */
a7812ae4 3538 gen_helper_enter_mmx();
480c1cdb
FB
3539 rm = (modrm & 7);
3540 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3541 offsetof(CPUX86State,fpregs[rm].mmx));
3542 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
664e0f19
FB
3543 break;
3544 case 0x3d6: /* movdq2q */
a7812ae4 3545 gen_helper_enter_mmx();
480c1cdb
FB
3546 rm = (modrm & 7) | REX_B(s);
3547 gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3548 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
664e0f19
FB
3549 break;
3550 case 0xd7: /* pmovmskb */
3551 case 0x1d7:
3552 if (mod != 3)
3553 goto illegal_op;
3554 if (b1) {
3555 rm = (modrm & 7) | REX_B(s);
5af45186 3556 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
a7812ae4 3557 gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_ptr0);
664e0f19
FB
3558 } else {
3559 rm = (modrm & 7);
5af45186 3560 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
a7812ae4 3561 gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_ptr0);
664e0f19 3562 }
b6abf97d 3563 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
664e0f19 3564 reg = ((modrm >> 3) & 7) | rex_r;
57fec1fe 3565 gen_op_mov_reg_T0(OT_LONG, reg);
664e0f19 3566 break;
4242b1bd 3567 case 0x138:
000cacf6
AZ
3568 if (s->prefix & PREFIX_REPNZ)
3569 goto crc32;
3570 case 0x038:
4242b1bd
AZ
3571 b = modrm;
3572 modrm = ldub_code(s->pc++);
3573 rm = modrm & 7;
3574 reg = ((modrm >> 3) & 7) | rex_r;
3575 mod = (modrm >> 6) & 3;
3576
222a3336 3577 sse_op2 = sse_op_table6[b].op[b1];
4242b1bd
AZ
3578 if (!sse_op2)
3579 goto illegal_op;
222a3336
AZ
3580 if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
3581 goto illegal_op;
4242b1bd
AZ
3582
3583 if (b1) {
3584 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3585 if (mod == 3) {
3586 op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3587 } else {
3588 op2_offset = offsetof(CPUX86State,xmm_t0);
3589 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
222a3336
AZ
3590 switch (b) {
3591 case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
3592 case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
3593 case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3594 gen_ldq_env_A0(s->mem_index, op2_offset +
3595 offsetof(XMMReg, XMM_Q(0)));
3596 break;
3597 case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
3598 case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
a7812ae4 3599 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
222a3336 3600 (s->mem_index >> 2) - 1);
a7812ae4 3601 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
222a3336
AZ
3602 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
3603 offsetof(XMMReg, XMM_L(0)));
3604 break;
3605 case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3606 tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
3607 (s->mem_index >> 2) - 1);
3608 tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
3609 offsetof(XMMReg, XMM_W(0)));
3610 break;
3611 case 0x2a: /* movntqda */
3612 gen_ldo_env_A0(s->mem_index, op1_offset);
3613 return;
3614 default:
3615 gen_ldo_env_A0(s->mem_index, op2_offset);
3616 }
4242b1bd
AZ
3617 }
3618 } else {
3619 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3620 if (mod == 3) {
3621 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3622 } else {
3623 op2_offset = offsetof(CPUX86State,mmx_t0);
3624 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3625 gen_ldq_env_A0(s->mem_index, op2_offset);
3626 }
3627 }
222a3336
AZ
3628 if (sse_op2 == SSE_SPECIAL)
3629 goto illegal_op;
3630
4242b1bd
AZ
3631 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3632 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3633 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
222a3336
AZ
3634
3635 if (b == 0x17)
3636 s->cc_op = CC_OP_EFLAGS;
4242b1bd 3637 break;
222a3336
AZ
3638 case 0x338: /* crc32 */
3639 crc32:
3640 b = modrm;
3641 modrm = ldub_code(s->pc++);
3642 reg = ((modrm >> 3) & 7) | rex_r;
3643
3644 if (b != 0xf0 && b != 0xf1)
3645 goto illegal_op;
3646 if (!(s->cpuid_ext_features & CPUID_EXT_SSE42))
4242b1bd
AZ
3647 goto illegal_op;
3648
222a3336
AZ
3649 if (b == 0xf0)
3650 ot = OT_BYTE;
3651 else if (b == 0xf1 && s->dflag != 2)
3652 if (s->prefix & PREFIX_DATA)
3653 ot = OT_WORD;
3654 else
3655 ot = OT_LONG;
3656 else
3657 ot = OT_QUAD;
3658
3659 gen_op_mov_TN_reg(OT_LONG, 0, reg);
3660 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3661 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
a7812ae4
PB
3662 gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
3663 cpu_T[0], tcg_const_i32(8 << ot));
222a3336
AZ
3664
3665 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3666 gen_op_mov_reg_T0(ot, reg);
3667 break;
3668 case 0x03a:
3669 case 0x13a:
4242b1bd
AZ
3670 b = modrm;
3671 modrm = ldub_code(s->pc++);
3672 rm = modrm & 7;
3673 reg = ((modrm >> 3) & 7) | rex_r;
3674 mod = (modrm >> 6) & 3;
3675
222a3336 3676 sse_op2 = sse_op_table7[b].op[b1];
4242b1bd
AZ
3677 if (!sse_op2)
3678 goto illegal_op;
222a3336
AZ
3679 if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
3680 goto illegal_op;
3681
3682 if (sse_op2 == SSE_SPECIAL) {
3683 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3684 rm = (modrm & 7) | REX_B(s);
3685 if (mod != 3)
3686 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3687 reg = ((modrm >> 3) & 7) | rex_r;
3688 val = ldub_code(s->pc++);
3689 switch (b) {
3690 case 0x14: /* pextrb */
3691 tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3692 xmm_regs[reg].XMM_B(val & 15)));
3693 if (mod == 3)
3694 gen_op_mov_reg_T0(ot, rm);
3695 else
3696 tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
3697 (s->mem_index >> 2) - 1);
3698 break;
3699 case 0x15: /* pextrw */
3700 tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3701 xmm_regs[reg].XMM_W(val & 7)));
3702 if (mod == 3)
3703 gen_op_mov_reg_T0(ot, rm);
3704 else
3705 tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
3706 (s->mem_index >> 2) - 1);
3707 break;
3708 case 0x16:
3709 if (ot == OT_LONG) { /* pextrd */
3710 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3711 offsetof(CPUX86State,
3712 xmm_regs[reg].XMM_L(val & 3)));
a7812ae4 3713 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
222a3336 3714 if (mod == 3)
a7812ae4 3715 gen_op_mov_reg_v(ot, rm, cpu_T[0]);
222a3336 3716 else
a7812ae4 3717 tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
222a3336
AZ
3718 (s->mem_index >> 2) - 1);
3719 } else { /* pextrq */
a7812ae4 3720#ifdef TARGET_X86_64
222a3336
AZ
3721 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3722 offsetof(CPUX86State,
3723 xmm_regs[reg].XMM_Q(val & 1)));
3724 if (mod == 3)
3725 gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
3726 else
3727 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
3728 (s->mem_index >> 2) - 1);
a7812ae4
PB
3729#else
3730 goto illegal_op;
3731#endif
222a3336
AZ
3732 }
3733 break;
3734 case 0x17: /* extractps */
3735 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3736 xmm_regs[reg].XMM_L(val & 3)));
3737 if (mod == 3)
3738 gen_op_mov_reg_T0(ot, rm);
3739 else
3740 tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3741 (s->mem_index >> 2) - 1);
3742 break;
3743 case 0x20: /* pinsrb */
3744 if (mod == 3)
3745 gen_op_mov_TN_reg(OT_LONG, 0, rm);
3746 else
a7812ae4 3747 tcg_gen_qemu_ld8u(cpu_tmp0, cpu_A0,
222a3336 3748 (s->mem_index >> 2) - 1);
a7812ae4 3749 tcg_gen_st8_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State,
222a3336
AZ
3750 xmm_regs[reg].XMM_B(val & 15)));
3751 break;
3752 case 0x21: /* insertps */
a7812ae4 3753 if (mod == 3) {
222a3336
AZ
3754 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3755 offsetof(CPUX86State,xmm_regs[rm]
3756 .XMM_L((val >> 6) & 3)));
a7812ae4
PB
3757 } else {
3758 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
222a3336 3759 (s->mem_index >> 2) - 1);
a7812ae4
PB
3760 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3761 }
222a3336
AZ
3762 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3763 offsetof(CPUX86State,xmm_regs[reg]
3764 .XMM_L((val >> 4) & 3)));
3765 if ((val >> 0) & 1)
3766 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3767 cpu_env, offsetof(CPUX86State,
3768 xmm_regs[reg].XMM_L(0)));
3769 if ((val >> 1) & 1)
3770 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3771 cpu_env, offsetof(CPUX86State,
3772 xmm_regs[reg].XMM_L(1)));
3773 if ((val >> 2) & 1)
3774 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3775 cpu_env, offsetof(CPUX86State,
3776 xmm_regs[reg].XMM_L(2)));
3777 if ((val >> 3) & 1)
3778 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3779 cpu_env, offsetof(CPUX86State,
3780 xmm_regs[reg].XMM_L(3)));
3781 break;
3782 case 0x22:
3783 if (ot == OT_LONG) { /* pinsrd */
3784 if (mod == 3)
a7812ae4 3785 gen_op_mov_v_reg(ot, cpu_tmp0, rm);
222a3336 3786 else
a7812ae4 3787 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
222a3336 3788 (s->mem_index >> 2) - 1);
a7812ae4 3789 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
222a3336
AZ
3790 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3791 offsetof(CPUX86State,
3792 xmm_regs[reg].XMM_L(val & 3)));
3793 } else { /* pinsrq */
a7812ae4 3794#ifdef TARGET_X86_64
222a3336
AZ
3795 if (mod == 3)
3796 gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
3797 else
3798 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
3799 (s->mem_index >> 2) - 1);
3800 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3801 offsetof(CPUX86State,
3802 xmm_regs[reg].XMM_Q(val & 1)));
a7812ae4
PB
3803#else
3804 goto illegal_op;
3805#endif
222a3336
AZ
3806 }
3807 break;
3808 }
3809 return;
3810 }
4242b1bd
AZ
3811
3812 if (b1) {
3813 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3814 if (mod == 3) {
3815 op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3816 } else {
3817 op2_offset = offsetof(CPUX86State,xmm_t0);
3818 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3819 gen_ldo_env_A0(s->mem_index, op2_offset);
3820 }
3821 } else {
3822 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3823 if (mod == 3) {
3824 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3825 } else {
3826 op2_offset = offsetof(CPUX86State,mmx_t0);
3827 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3828 gen_ldq_env_A0(s->mem_index, op2_offset);
3829 }
3830 }
3831 val = ldub_code(s->pc++);
3832
222a3336
AZ
3833 if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
3834 s->cc_op = CC_OP_EFLAGS;
3835
3836 if (s->dflag == 2)
3837 /* The helper must use entire 64-bit gp registers */
3838 val |= 1 << 8;
3839 }
3840
4242b1bd
AZ
3841 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3842 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3843 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
4242b1bd 3844 break;
664e0f19
FB
3845 default:
3846 goto illegal_op;
3847 }
3848 } else {
3849 /* generic MMX or SSE operation */
d1e42c5c 3850 switch(b) {
d1e42c5c
FB
3851 case 0x70: /* pshufx insn */
3852 case 0xc6: /* pshufx insn */
3853 case 0xc2: /* compare insns */
3854 s->rip_offset = 1;
3855 break;
3856 default:
3857 break;
664e0f19
FB
3858 }
3859 if (is_xmm) {
3860 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3861 if (mod != 3) {
3862 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3863 op2_offset = offsetof(CPUX86State,xmm_t0);
480c1cdb 3864 if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
664e0f19
FB
3865 b == 0xc2)) {
3866 /* specific case for SSE single instructions */
3867 if (b1 == 2) {
3868 /* 32 bit access */
57fec1fe 3869 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
651ba608 3870 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
664e0f19
FB
3871 } else {
3872 /* 64 bit access */
8686c490 3873 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
664e0f19
FB
3874 }
3875 } else {
8686c490 3876 gen_ldo_env_A0(s->mem_index, op2_offset);
664e0f19
FB
3877 }
3878 } else {
3879 rm = (modrm & 7) | REX_B(s);
3880 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3881 }
3882 } else {
3883 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3884 if (mod != 3) {
3885 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3886 op2_offset = offsetof(CPUX86State,mmx_t0);
8686c490 3887 gen_ldq_env_A0(s->mem_index, op2_offset);
664e0f19
FB
3888 } else {
3889 rm = (modrm & 7);
3890 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3891 }
3892 }
3893 switch(b) {
a35f3ec7 3894 case 0x0f: /* 3DNow! data insns */
e771edab
AJ
3895 if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3896 goto illegal_op;
a35f3ec7
AJ
3897 val = ldub_code(s->pc++);
3898 sse_op2 = sse_op_table5[val];
3899 if (!sse_op2)
3900 goto illegal_op;
5af45186
FB
3901 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3902 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3903 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
a35f3ec7 3904 break;
664e0f19
FB
3905 case 0x70: /* pshufx insn */
3906 case 0xc6: /* pshufx insn */
3907 val = ldub_code(s->pc++);
5af45186
FB
3908 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3909 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3910 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
664e0f19
FB
3911 break;
3912 case 0xc2:
3913 /* compare insns */
3914 val = ldub_code(s->pc++);
3915 if (val >= 8)
3916 goto illegal_op;
3917 sse_op2 = sse_op_table4[val][b1];
5af45186
FB
3918 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3919 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3920 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
664e0f19 3921 break;
b8b6a50b
FB
3922 case 0xf7:
3923 /* maskmov : we must prepare A0 */
3924 if (mod != 3)
3925 goto illegal_op;
3926#ifdef TARGET_X86_64
3927 if (s->aflag == 2) {
3928 gen_op_movq_A0_reg(R_EDI);
3929 } else
3930#endif
3931 {
3932 gen_op_movl_A0_reg(R_EDI);
3933 if (s->aflag == 0)
3934 gen_op_andl_A0_ffff();
3935 }
3936 gen_add_A0_ds_seg(s);
3937
3938 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3939 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3940 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_ptr1, cpu_A0);
b8b6a50b 3941 break;
664e0f19 3942 default:
5af45186
FB
3943 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3944 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
a7812ae4 3945 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
664e0f19
FB
3946 break;
3947 }
3948 if (b == 0x2e || b == 0x2f) {
3949 s->cc_op = CC_OP_EFLAGS;
3950 }
3951 }
3952}
3953
2c0262af
FB
3954/* convert one instruction. s->is_jmp is set if the translation must
3955 be stopped. Return the next pc value */
14ce26e7 3956static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
2c0262af
FB
3957{
3958 int b, prefixes, aflag, dflag;
3959 int shift, ot;
3960 int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
14ce26e7
FB
3961 target_ulong next_eip, tval;
3962 int rex_w, rex_r;
2c0262af 3963
70cff25e
FB
3964 if (unlikely(loglevel & CPU_LOG_TB_OP))
3965 tcg_gen_debug_insn_start(pc_start);
2c0262af
FB
3966 s->pc = pc_start;
3967 prefixes = 0;
3968 aflag = s->code32;
3969 dflag = s->code32;
3970 s->override = -1;
14ce26e7
FB
3971 rex_w = -1;
3972 rex_r = 0;
3973#ifdef TARGET_X86_64
3974 s->rex_x = 0;
3975 s->rex_b = 0;
5fafdf24 3976 x86_64_hregs = 0;
14ce26e7
FB
3977#endif
3978 s->rip_offset = 0; /* for relative ip address */
2c0262af 3979 next_byte:
61382a50 3980 b = ldub_code(s->pc);
2c0262af
FB
3981 s->pc++;
3982 /* check prefixes */
14ce26e7
FB
3983#ifdef TARGET_X86_64
3984 if (CODE64(s)) {
3985 switch (b) {
3986 case 0xf3:
3987 prefixes |= PREFIX_REPZ;
3988 goto next_byte;
3989 case 0xf2:
3990 prefixes |= PREFIX_REPNZ;
3991 goto next_byte;
3992 case 0xf0:
3993 prefixes |= PREFIX_LOCK;
3994 goto next_byte;
3995 case 0x2e:
3996 s->override = R_CS;
3997 goto next_byte;
3998 case 0x36:
3999 s->override = R_SS;
4000 goto next_byte;
4001 case 0x3e:
4002 s->override = R_DS;
4003 goto next_byte;
4004 case 0x26:
4005 s->override = R_ES;
4006 goto next_byte;
4007 case 0x64:
4008 s->override = R_FS;
4009 goto next_byte;
4010 case 0x65:
4011 s->override = R_GS;
4012 goto next_byte;
4013 case 0x66:
4014 prefixes |= PREFIX_DATA;
4015 goto next_byte;
4016 case 0x67:
4017 prefixes |= PREFIX_ADR;
4018 goto next_byte;
4019 case 0x40 ... 0x4f:
4020 /* REX prefix */
4021 rex_w = (b >> 3) & 1;
4022 rex_r = (b & 0x4) << 1;
4023 s->rex_x = (b & 0x2) << 2;
4024 REX_B(s) = (b & 0x1) << 3;
4025 x86_64_hregs = 1; /* select uniform byte register addressing */
4026 goto next_byte;
4027 }
4028 if (rex_w == 1) {
4029 /* 0x66 is ignored if rex.w is set */
4030 dflag = 2;
4031 } else {
4032 if (prefixes & PREFIX_DATA)
4033 dflag ^= 1;
4034 }
4035 if (!(prefixes & PREFIX_ADR))
4036 aflag = 2;
5fafdf24 4037 } else
14ce26e7
FB
4038#endif
4039 {
4040 switch (b) {
4041 case 0xf3:
4042 prefixes |= PREFIX_REPZ;
4043 goto next_byte;
4044 case 0xf2:
4045 prefixes |= PREFIX_REPNZ;
4046 goto next_byte;
4047 case 0xf0:
4048 prefixes |= PREFIX_LOCK;
4049 goto next_byte;
4050 case 0x2e:
4051 s->override = R_CS;
4052 goto next_byte;
4053 case 0x36:
4054 s->override = R_SS;
4055 goto next_byte;
4056 case 0x3e:
4057 s->override = R_DS;
4058 goto next_byte;
4059 case 0x26:
4060 s->override = R_ES;
4061 goto next_byte;
4062 case 0x64:
4063 s->override = R_FS;
4064 goto next_byte;
4065 case 0x65:
4066 s->override = R_GS;
4067 goto next_byte;
4068 case 0x66:
4069 prefixes |= PREFIX_DATA;
4070 goto next_byte;
4071 case 0x67:
4072 prefixes |= PREFIX_ADR;
4073 goto next_byte;
4074 }
4075 if (prefixes & PREFIX_DATA)
4076 dflag ^= 1;
4077 if (prefixes & PREFIX_ADR)
4078 aflag ^= 1;
2c0262af
FB
4079 }
4080
2c0262af
FB
4081 s->prefix = prefixes;
4082 s->aflag = aflag;
4083 s->dflag = dflag;
4084
4085 /* lock generation */
4086 if (prefixes & PREFIX_LOCK)
a7812ae4 4087 gen_helper_lock();
2c0262af
FB
4088
4089 /* now check op code */
4090 reswitch:
4091 switch(b) {
4092 case 0x0f:
4093 /**************************/
4094 /* extended op code */
61382a50 4095 b = ldub_code(s->pc++) | 0x100;
2c0262af 4096 goto reswitch;
3b46e624 4097
2c0262af
FB
4098 /**************************/
4099 /* arith & logic */
4100 case 0x00 ... 0x05:
4101 case 0x08 ... 0x0d:
4102 case 0x10 ... 0x15:
4103 case 0x18 ... 0x1d:
4104 case 0x20 ... 0x25:
4105 case 0x28 ... 0x2d:
4106 case 0x30 ... 0x35:
4107 case 0x38 ... 0x3d:
4108 {
4109 int op, f, val;
4110 op = (b >> 3) & 7;
4111 f = (b >> 1) & 3;
4112
4113 if ((b & 1) == 0)
4114 ot = OT_BYTE;
4115 else
14ce26e7 4116 ot = dflag + OT_WORD;
3b46e624 4117
2c0262af
FB
4118 switch(f) {
4119 case 0: /* OP Ev, Gv */
61382a50 4120 modrm = ldub_code(s->pc++);
14ce26e7 4121 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af 4122 mod = (modrm >> 6) & 3;
14ce26e7 4123 rm = (modrm & 7) | REX_B(s);
2c0262af
FB
4124 if (mod != 3) {
4125 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4126 opreg = OR_TMP0;
4127 } else if (op == OP_XORL && rm == reg) {
4128 xor_zero:
4129 /* xor reg, reg optimisation */
4130 gen_op_movl_T0_0();
4131 s->cc_op = CC_OP_LOGICB + ot;
57fec1fe 4132 gen_op_mov_reg_T0(ot, reg);
2c0262af
FB
4133 gen_op_update1_cc();
4134 break;
4135 } else {
4136 opreg = rm;
4137 }
57fec1fe 4138 gen_op_mov_TN_reg(ot, 1, reg);
2c0262af
FB
4139 gen_op(s, op, ot, opreg);
4140 break;
4141 case 1: /* OP Gv, Ev */
61382a50 4142 modrm = ldub_code(s->pc++);
2c0262af 4143 mod = (modrm >> 6) & 3;
14ce26e7
FB
4144 reg = ((modrm >> 3) & 7) | rex_r;
4145 rm = (modrm & 7) | REX_B(s);
2c0262af
FB
4146 if (mod != 3) {
4147 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 4148 gen_op_ld_T1_A0(ot + s->mem_index);
2c0262af
FB
4149 } else if (op == OP_XORL && rm == reg) {
4150 goto xor_zero;
4151 } else {
57fec1fe 4152 gen_op_mov_TN_reg(ot, 1, rm);
2c0262af
FB
4153 }
4154 gen_op(s, op, ot, reg);
4155 break;
4156 case 2: /* OP A, Iv */
4157 val = insn_get(s, ot);
4158 gen_op_movl_T1_im(val);
4159 gen_op(s, op, ot, OR_EAX);
4160 break;
4161 }
4162 }
4163 break;
4164
ec9d6075
FB
4165 case 0x82:
4166 if (CODE64(s))
4167 goto illegal_op;
2c0262af
FB
4168 case 0x80: /* GRP1 */
4169 case 0x81:
4170 case 0x83:
4171 {
4172 int val;
4173
4174 if ((b & 1) == 0)
4175 ot = OT_BYTE;
4176 else
14ce26e7 4177 ot = dflag + OT_WORD;
3b46e624 4178
61382a50 4179 modrm = ldub_code(s->pc++);
2c0262af 4180 mod = (modrm >> 6) & 3;
14ce26e7 4181 rm = (modrm & 7) | REX_B(s);
2c0262af 4182 op = (modrm >> 3) & 7;
3b46e624 4183
2c0262af 4184 if (mod != 3) {
14ce26e7
FB
4185 if (b == 0x83)
4186 s->rip_offset = 1;
4187 else
4188 s->rip_offset = insn_const_size(ot);
2c0262af
FB
4189 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4190 opreg = OR_TMP0;
4191 } else {
14ce26e7 4192 opreg = rm;
2c0262af
FB
4193 }
4194
4195 switch(b) {
4196 default:
4197 case 0x80:
4198 case 0x81:
d64477af 4199 case 0x82:
2c0262af
FB
4200 val = insn_get(s, ot);
4201 break;
4202 case 0x83:
4203 val = (int8_t)insn_get(s, OT_BYTE);
4204 break;
4205 }
4206 gen_op_movl_T1_im(val);
4207 gen_op(s, op, ot, opreg);
4208 }
4209 break;
4210
4211 /**************************/
4212 /* inc, dec, and other misc arith */
4213 case 0x40 ... 0x47: /* inc Gv */
4214 ot = dflag ? OT_LONG : OT_WORD;
4215 gen_inc(s, ot, OR_EAX + (b & 7), 1);
4216 break;
4217 case 0x48 ... 0x4f: /* dec Gv */
4218 ot = dflag ? OT_LONG : OT_WORD;
4219 gen_inc(s, ot, OR_EAX + (b & 7), -1);
4220 break;
4221 case 0xf6: /* GRP3 */
4222 case 0xf7:
4223 if ((b & 1) == 0)
4224 ot = OT_BYTE;
4225 else
14ce26e7 4226 ot = dflag + OT_WORD;
2c0262af 4227
61382a50 4228 modrm = ldub_code(s->pc++);
2c0262af 4229 mod = (modrm >> 6) & 3;
14ce26e7 4230 rm = (modrm & 7) | REX_B(s);
2c0262af
FB
4231 op = (modrm >> 3) & 7;
4232 if (mod != 3) {
14ce26e7
FB
4233 if (op == 0)
4234 s->rip_offset = insn_const_size(ot);
2c0262af 4235 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 4236 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 4237 } else {
57fec1fe 4238 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af
FB
4239 }
4240
4241 switch(op) {
4242 case 0: /* test */
4243 val = insn_get(s, ot);
4244 gen_op_movl_T1_im(val);
4245 gen_op_testl_T0_T1_cc();
4246 s->cc_op = CC_OP_LOGICB + ot;
4247 break;
4248 case 2: /* not */
b6abf97d 4249 tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
2c0262af 4250 if (mod != 3) {
57fec1fe 4251 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 4252 } else {
57fec1fe 4253 gen_op_mov_reg_T0(ot, rm);
2c0262af
FB
4254 }
4255 break;
4256 case 3: /* neg */
b6abf97d 4257 tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
2c0262af 4258 if (mod != 3) {
57fec1fe 4259 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 4260 } else {
57fec1fe 4261 gen_op_mov_reg_T0(ot, rm);
2c0262af
FB
4262 }
4263 gen_op_update_neg_cc();
4264 s->cc_op = CC_OP_SUBB + ot;
4265 break;
4266 case 4: /* mul */
4267 switch(ot) {
4268 case OT_BYTE:
0211e5af
FB
4269 gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4270 tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
4271 tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
4272 /* XXX: use 32 bit mul which could be faster */
4273 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4274 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4275 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4276 tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
d36cd60e 4277 s->cc_op = CC_OP_MULB;
2c0262af
FB
4278 break;
4279 case OT_WORD:
0211e5af
FB
4280 gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4281 tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
4282 tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
4283 /* XXX: use 32 bit mul which could be faster */
4284 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4285 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4286 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4287 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4288 gen_op_mov_reg_T0(OT_WORD, R_EDX);
4289 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
d36cd60e 4290 s->cc_op = CC_OP_MULW;
2c0262af
FB
4291 break;
4292 default:
4293 case OT_LONG:
0211e5af
FB
4294#ifdef TARGET_X86_64
4295 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4296 tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
4297 tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
4298 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4299 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4300 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4301 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4302 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4303 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4304#else
4305 {
a7812ae4
PB
4306 TCGv_i64 t0, t1;
4307 t0 = tcg_temp_new_i64();
4308 t1 = tcg_temp_new_i64();
0211e5af
FB
4309 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4310 tcg_gen_extu_i32_i64(t0, cpu_T[0]);
4311 tcg_gen_extu_i32_i64(t1, cpu_T[1]);
4312 tcg_gen_mul_i64(t0, t0, t1);
4313 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4314 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4315 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4316 tcg_gen_shri_i64(t0, t0, 32);
4317 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4318 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4319 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4320 }
4321#endif
d36cd60e 4322 s->cc_op = CC_OP_MULL;
2c0262af 4323 break;
14ce26e7
FB
4324#ifdef TARGET_X86_64
4325 case OT_QUAD:
a7812ae4 4326 gen_helper_mulq_EAX_T0(cpu_T[0]);
14ce26e7
FB
4327 s->cc_op = CC_OP_MULQ;
4328 break;
4329#endif
2c0262af 4330 }
2c0262af
FB
4331 break;
4332 case 5: /* imul */
4333 switch(ot) {
4334 case OT_BYTE:
0211e5af
FB
4335 gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4336 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4337 tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
4338 /* XXX: use 32 bit mul which could be faster */
4339 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4340 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4341 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4342 tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
4343 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
d36cd60e 4344 s->cc_op = CC_OP_MULB;
2c0262af
FB
4345 break;
4346 case OT_WORD:
0211e5af
FB
4347 gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4348 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4349 tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4350 /* XXX: use 32 bit mul which could be faster */
4351 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4352 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4353 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4354 tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4355 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4356 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4357 gen_op_mov_reg_T0(OT_WORD, R_EDX);
d36cd60e 4358 s->cc_op = CC_OP_MULW;
2c0262af
FB
4359 break;
4360 default:
4361 case OT_LONG:
0211e5af
FB
4362#ifdef TARGET_X86_64
4363 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4364 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4365 tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4366 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4367 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4368 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4369 tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4370 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4371 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4372 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4373#else
4374 {
a7812ae4
PB
4375 TCGv_i64 t0, t1;
4376 t0 = tcg_temp_new_i64();
4377 t1 = tcg_temp_new_i64();
0211e5af
FB
4378 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4379 tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4380 tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4381 tcg_gen_mul_i64(t0, t0, t1);
4382 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4383 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4384 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4385 tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4386 tcg_gen_shri_i64(t0, t0, 32);
4387 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4388 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4389 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4390 }
4391#endif
d36cd60e 4392 s->cc_op = CC_OP_MULL;
2c0262af 4393 break;
14ce26e7
FB
4394#ifdef TARGET_X86_64
4395 case OT_QUAD:
a7812ae4 4396 gen_helper_imulq_EAX_T0(cpu_T[0]);
14ce26e7
FB
4397 s->cc_op = CC_OP_MULQ;
4398 break;
4399#endif
2c0262af 4400 }
2c0262af
FB
4401 break;
4402 case 6: /* div */
4403 switch(ot) {
4404 case OT_BYTE:
14ce26e7 4405 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4406 gen_helper_divb_AL(cpu_T[0]);
2c0262af
FB
4407 break;
4408 case OT_WORD:
14ce26e7 4409 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4410 gen_helper_divw_AX(cpu_T[0]);
2c0262af
FB
4411 break;
4412 default:
4413 case OT_LONG:
14ce26e7 4414 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4415 gen_helper_divl_EAX(cpu_T[0]);
14ce26e7
FB
4416 break;
4417#ifdef TARGET_X86_64
4418 case OT_QUAD:
4419 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4420 gen_helper_divq_EAX(cpu_T[0]);
2c0262af 4421 break;
14ce26e7 4422#endif
2c0262af
FB
4423 }
4424 break;
4425 case 7: /* idiv */
4426 switch(ot) {
4427 case OT_BYTE:
14ce26e7 4428 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4429 gen_helper_idivb_AL(cpu_T[0]);
2c0262af
FB
4430 break;
4431 case OT_WORD:
14ce26e7 4432 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4433 gen_helper_idivw_AX(cpu_T[0]);
2c0262af
FB
4434 break;
4435 default:
4436 case OT_LONG:
14ce26e7 4437 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4438 gen_helper_idivl_EAX(cpu_T[0]);
14ce26e7
FB
4439 break;
4440#ifdef TARGET_X86_64
4441 case OT_QUAD:
4442 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 4443 gen_helper_idivq_EAX(cpu_T[0]);
2c0262af 4444 break;
14ce26e7 4445#endif
2c0262af
FB
4446 }
4447 break;
4448 default:
4449 goto illegal_op;
4450 }
4451 break;
4452
4453 case 0xfe: /* GRP4 */
4454 case 0xff: /* GRP5 */
4455 if ((b & 1) == 0)
4456 ot = OT_BYTE;
4457 else
14ce26e7 4458 ot = dflag + OT_WORD;
2c0262af 4459
61382a50 4460 modrm = ldub_code(s->pc++);
2c0262af 4461 mod = (modrm >> 6) & 3;
14ce26e7 4462 rm = (modrm & 7) | REX_B(s);
2c0262af
FB
4463 op = (modrm >> 3) & 7;
4464 if (op >= 2 && b == 0xfe) {
4465 goto illegal_op;
4466 }
14ce26e7 4467 if (CODE64(s)) {
aba9d61e 4468 if (op == 2 || op == 4) {
14ce26e7
FB
4469 /* operand size for jumps is 64 bit */
4470 ot = OT_QUAD;
aba9d61e
FB
4471 } else if (op == 3 || op == 5) {
4472 /* for call calls, the operand is 16 or 32 bit, even
4473 in long mode */
4474 ot = dflag ? OT_LONG : OT_WORD;
14ce26e7
FB
4475 } else if (op == 6) {
4476 /* default push size is 64 bit */
4477 ot = dflag ? OT_QUAD : OT_WORD;
4478 }
4479 }
2c0262af
FB
4480 if (mod != 3) {
4481 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4482 if (op >= 2 && op != 3 && op != 5)
57fec1fe 4483 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 4484 } else {
57fec1fe 4485 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af
FB
4486 }
4487
4488 switch(op) {
4489 case 0: /* inc Ev */
4490 if (mod != 3)
4491 opreg = OR_TMP0;
4492 else
4493 opreg = rm;
4494 gen_inc(s, ot, opreg, 1);
4495 break;
4496 case 1: /* dec Ev */
4497 if (mod != 3)
4498 opreg = OR_TMP0;
4499 else
4500 opreg = rm;
4501 gen_inc(s, ot, opreg, -1);
4502 break;
4503 case 2: /* call Ev */
4f31916f 4504 /* XXX: optimize if memory (no 'and' is necessary) */
2c0262af
FB
4505 if (s->dflag == 0)
4506 gen_op_andl_T0_ffff();
2c0262af 4507 next_eip = s->pc - s->cs_base;
1ef38687 4508 gen_movtl_T1_im(next_eip);
4f31916f
FB
4509 gen_push_T1(s);
4510 gen_op_jmp_T0();
2c0262af
FB
4511 gen_eob(s);
4512 break;
61382a50 4513 case 3: /* lcall Ev */
57fec1fe 4514 gen_op_ld_T1_A0(ot + s->mem_index);
aba9d61e 4515 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
57fec1fe 4516 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
4517 do_lcall:
4518 if (s->pe && !s->vm86) {
4519 if (s->cc_op != CC_OP_DYNAMIC)
4520 gen_op_set_cc_op(s->cc_op);
14ce26e7 4521 gen_jmp_im(pc_start - s->cs_base);
b6abf97d 4522 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4
PB
4523 gen_helper_lcall_protected(cpu_tmp2_i32, cpu_T[1],
4524 tcg_const_i32(dflag),
4525 tcg_const_i32(s->pc - pc_start));
2c0262af 4526 } else {
b6abf97d 4527 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4
PB
4528 gen_helper_lcall_real(cpu_tmp2_i32, cpu_T[1],
4529 tcg_const_i32(dflag),
4530 tcg_const_i32(s->pc - s->cs_base));
2c0262af
FB
4531 }
4532 gen_eob(s);
4533 break;
4534 case 4: /* jmp Ev */
4535 if (s->dflag == 0)
4536 gen_op_andl_T0_ffff();
4537 gen_op_jmp_T0();
4538 gen_eob(s);
4539 break;
4540 case 5: /* ljmp Ev */
57fec1fe 4541 gen_op_ld_T1_A0(ot + s->mem_index);
aba9d61e 4542 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
57fec1fe 4543 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
4544 do_ljmp:
4545 if (s->pe && !s->vm86) {
4546 if (s->cc_op != CC_OP_DYNAMIC)
4547 gen_op_set_cc_op(s->cc_op);
14ce26e7 4548 gen_jmp_im(pc_start - s->cs_base);
b6abf97d 4549 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4
PB
4550 gen_helper_ljmp_protected(cpu_tmp2_i32, cpu_T[1],
4551 tcg_const_i32(s->pc - pc_start));
2c0262af 4552 } else {
3bd7da9e 4553 gen_op_movl_seg_T0_vm(R_CS);
2c0262af
FB
4554 gen_op_movl_T0_T1();
4555 gen_op_jmp_T0();
4556 }
4557 gen_eob(s);
4558 break;
4559 case 6: /* push Ev */
4560 gen_push_T0(s);
4561 break;
4562 default:
4563 goto illegal_op;
4564 }
4565 break;
4566
4567 case 0x84: /* test Ev, Gv */
5fafdf24 4568 case 0x85:
2c0262af
FB
4569 if ((b & 1) == 0)
4570 ot = OT_BYTE;
4571 else
14ce26e7 4572 ot = dflag + OT_WORD;
2c0262af 4573
61382a50 4574 modrm = ldub_code(s->pc++);
2c0262af 4575 mod = (modrm >> 6) & 3;
14ce26e7
FB
4576 rm = (modrm & 7) | REX_B(s);
4577 reg = ((modrm >> 3) & 7) | rex_r;
3b46e624 4578
2c0262af 4579 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
57fec1fe 4580 gen_op_mov_TN_reg(ot, 1, reg);
2c0262af
FB
4581 gen_op_testl_T0_T1_cc();
4582 s->cc_op = CC_OP_LOGICB + ot;
4583 break;
3b46e624 4584
2c0262af
FB
4585 case 0xa8: /* test eAX, Iv */
4586 case 0xa9:
4587 if ((b & 1) == 0)
4588 ot = OT_BYTE;
4589 else
14ce26e7 4590 ot = dflag + OT_WORD;
2c0262af
FB
4591 val = insn_get(s, ot);
4592
57fec1fe 4593 gen_op_mov_TN_reg(ot, 0, OR_EAX);
2c0262af
FB
4594 gen_op_movl_T1_im(val);
4595 gen_op_testl_T0_T1_cc();
4596 s->cc_op = CC_OP_LOGICB + ot;
4597 break;
3b46e624 4598
2c0262af 4599 case 0x98: /* CWDE/CBW */
14ce26e7
FB
4600#ifdef TARGET_X86_64
4601 if (dflag == 2) {
e108dd01
FB
4602 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4603 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4604 gen_op_mov_reg_T0(OT_QUAD, R_EAX);
14ce26e7
FB
4605 } else
4606#endif
e108dd01
FB
4607 if (dflag == 1) {
4608 gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4609 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4610 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4611 } else {
4612 gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
4613 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4614 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4615 }
2c0262af
FB
4616 break;
4617 case 0x99: /* CDQ/CWD */
14ce26e7
FB
4618#ifdef TARGET_X86_64
4619 if (dflag == 2) {
e108dd01
FB
4620 gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
4621 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
4622 gen_op_mov_reg_T0(OT_QUAD, R_EDX);
14ce26e7
FB
4623 } else
4624#endif
e108dd01
FB
4625 if (dflag == 1) {
4626 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4627 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4628 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
4629 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4630 } else {
4631 gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4632 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4633 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
4634 gen_op_mov_reg_T0(OT_WORD, R_EDX);
4635 }
2c0262af
FB
4636 break;
4637 case 0x1af: /* imul Gv, Ev */
4638 case 0x69: /* imul Gv, Ev, I */
4639 case 0x6b:
14ce26e7 4640 ot = dflag + OT_WORD;
61382a50 4641 modrm = ldub_code(s->pc++);
14ce26e7
FB
4642 reg = ((modrm >> 3) & 7) | rex_r;
4643 if (b == 0x69)
4644 s->rip_offset = insn_const_size(ot);
4645 else if (b == 0x6b)
4646 s->rip_offset = 1;
2c0262af
FB
4647 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4648 if (b == 0x69) {
4649 val = insn_get(s, ot);
4650 gen_op_movl_T1_im(val);
4651 } else if (b == 0x6b) {
d64477af 4652 val = (int8_t)insn_get(s, OT_BYTE);
2c0262af
FB
4653 gen_op_movl_T1_im(val);
4654 } else {
57fec1fe 4655 gen_op_mov_TN_reg(ot, 1, reg);
2c0262af
FB
4656 }
4657
14ce26e7
FB
4658#ifdef TARGET_X86_64
4659 if (ot == OT_QUAD) {
a7812ae4 4660 gen_helper_imulq_T0_T1(cpu_T[0], cpu_T[0], cpu_T[1]);
14ce26e7
FB
4661 } else
4662#endif
2c0262af 4663 if (ot == OT_LONG) {
0211e5af
FB
4664#ifdef TARGET_X86_64
4665 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4666 tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4667 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4668 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4669 tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4670 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4671#else
4672 {
a7812ae4
PB
4673 TCGv_i64 t0, t1;
4674 t0 = tcg_temp_new_i64();
4675 t1 = tcg_temp_new_i64();
0211e5af
FB
4676 tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4677 tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4678 tcg_gen_mul_i64(t0, t0, t1);
4679 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4680 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4681 tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4682 tcg_gen_shri_i64(t0, t0, 32);
4683 tcg_gen_trunc_i64_i32(cpu_T[1], t0);
4684 tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0);
4685 }
4686#endif
2c0262af 4687 } else {
0211e5af
FB
4688 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4689 tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4690 /* XXX: use 32 bit mul which could be faster */
4691 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4692 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4693 tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4694 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
2c0262af 4695 }
57fec1fe 4696 gen_op_mov_reg_T0(ot, reg);
d36cd60e 4697 s->cc_op = CC_OP_MULB + ot;
2c0262af
FB
4698 break;
4699 case 0x1c0:
4700 case 0x1c1: /* xadd Ev, Gv */
4701 if ((b & 1) == 0)
4702 ot = OT_BYTE;
4703 else
14ce26e7 4704 ot = dflag + OT_WORD;
61382a50 4705 modrm = ldub_code(s->pc++);
14ce26e7 4706 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af
FB
4707 mod = (modrm >> 6) & 3;
4708 if (mod == 3) {
14ce26e7 4709 rm = (modrm & 7) | REX_B(s);
57fec1fe
FB
4710 gen_op_mov_TN_reg(ot, 0, reg);
4711 gen_op_mov_TN_reg(ot, 1, rm);
2c0262af 4712 gen_op_addl_T0_T1();
57fec1fe
FB
4713 gen_op_mov_reg_T1(ot, reg);
4714 gen_op_mov_reg_T0(ot, rm);
2c0262af
FB
4715 } else {
4716 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe
FB
4717 gen_op_mov_TN_reg(ot, 0, reg);
4718 gen_op_ld_T1_A0(ot + s->mem_index);
2c0262af 4719 gen_op_addl_T0_T1();
57fec1fe
FB
4720 gen_op_st_T0_A0(ot + s->mem_index);
4721 gen_op_mov_reg_T1(ot, reg);
2c0262af
FB
4722 }
4723 gen_op_update2_cc();
4724 s->cc_op = CC_OP_ADDB + ot;
4725 break;
4726 case 0x1b0:
4727 case 0x1b1: /* cmpxchg Ev, Gv */
cad3a37d 4728 {
1130328e 4729 int label1, label2;
1e4840bf 4730 TCGv t0, t1, t2, a0;
cad3a37d
FB
4731
4732 if ((b & 1) == 0)
4733 ot = OT_BYTE;
4734 else
4735 ot = dflag + OT_WORD;
4736 modrm = ldub_code(s->pc++);
4737 reg = ((modrm >> 3) & 7) | rex_r;
4738 mod = (modrm >> 6) & 3;
a7812ae4
PB
4739 t0 = tcg_temp_local_new();
4740 t1 = tcg_temp_local_new();
4741 t2 = tcg_temp_local_new();
4742 a0 = tcg_temp_local_new();
1e4840bf 4743 gen_op_mov_v_reg(ot, t1, reg);
cad3a37d
FB
4744 if (mod == 3) {
4745 rm = (modrm & 7) | REX_B(s);
1e4840bf 4746 gen_op_mov_v_reg(ot, t0, rm);
cad3a37d
FB
4747 } else {
4748 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1e4840bf
FB
4749 tcg_gen_mov_tl(a0, cpu_A0);
4750 gen_op_ld_v(ot + s->mem_index, t0, a0);
cad3a37d
FB
4751 rm = 0; /* avoid warning */
4752 }
4753 label1 = gen_new_label();
1e4840bf
FB
4754 tcg_gen_ld_tl(t2, cpu_env, offsetof(CPUState, regs[R_EAX]));
4755 tcg_gen_sub_tl(t2, t2, t0);
4756 gen_extu(ot, t2);
4757 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
cad3a37d 4758 if (mod == 3) {
1130328e 4759 label2 = gen_new_label();
1e4840bf 4760 gen_op_mov_reg_v(ot, R_EAX, t0);
1130328e
FB
4761 tcg_gen_br(label2);
4762 gen_set_label(label1);
1e4840bf 4763 gen_op_mov_reg_v(ot, rm, t1);
1130328e 4764 gen_set_label(label2);
cad3a37d 4765 } else {
1e4840bf
FB
4766 tcg_gen_mov_tl(t1, t0);
4767 gen_op_mov_reg_v(ot, R_EAX, t0);
1130328e
FB
4768 gen_set_label(label1);
4769 /* always store */
1e4840bf 4770 gen_op_st_v(ot + s->mem_index, t1, a0);
cad3a37d 4771 }
1e4840bf
FB
4772 tcg_gen_mov_tl(cpu_cc_src, t0);
4773 tcg_gen_mov_tl(cpu_cc_dst, t2);
cad3a37d 4774 s->cc_op = CC_OP_SUBB + ot;
1e4840bf
FB
4775 tcg_temp_free(t0);
4776 tcg_temp_free(t1);
4777 tcg_temp_free(t2);
4778 tcg_temp_free(a0);
2c0262af 4779 }
2c0262af
FB
4780 break;
4781 case 0x1c7: /* cmpxchg8b */
61382a50 4782 modrm = ldub_code(s->pc++);
2c0262af 4783 mod = (modrm >> 6) & 3;
71c3558e 4784 if ((mod == 3) || ((modrm & 0x38) != 0x8))
2c0262af 4785 goto illegal_op;
1b9d9ebb
FB
4786#ifdef TARGET_X86_64
4787 if (dflag == 2) {
4788 if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
4789 goto illegal_op;
4790 gen_jmp_im(pc_start - s->cs_base);
4791 if (s->cc_op != CC_OP_DYNAMIC)
4792 gen_op_set_cc_op(s->cc_op);
4793 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
a7812ae4 4794 gen_helper_cmpxchg16b(cpu_A0);
1b9d9ebb
FB
4795 } else
4796#endif
4797 {
4798 if (!(s->cpuid_features & CPUID_CX8))
4799 goto illegal_op;
4800 gen_jmp_im(pc_start - s->cs_base);
4801 if (s->cc_op != CC_OP_DYNAMIC)
4802 gen_op_set_cc_op(s->cc_op);
4803 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
a7812ae4 4804 gen_helper_cmpxchg8b(cpu_A0);
1b9d9ebb 4805 }
2c0262af
FB
4806 s->cc_op = CC_OP_EFLAGS;
4807 break;
3b46e624 4808
2c0262af
FB
4809 /**************************/
4810 /* push/pop */
4811 case 0x50 ... 0x57: /* push */
57fec1fe 4812 gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
2c0262af
FB
4813 gen_push_T0(s);
4814 break;
4815 case 0x58 ... 0x5f: /* pop */
14ce26e7
FB
4816 if (CODE64(s)) {
4817 ot = dflag ? OT_QUAD : OT_WORD;
4818 } else {
4819 ot = dflag + OT_WORD;
4820 }
2c0262af 4821 gen_pop_T0(s);
77729c24 4822 /* NOTE: order is important for pop %sp */
2c0262af 4823 gen_pop_update(s);
57fec1fe 4824 gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
2c0262af
FB
4825 break;
4826 case 0x60: /* pusha */
14ce26e7
FB
4827 if (CODE64(s))
4828 goto illegal_op;
2c0262af
FB
4829 gen_pusha(s);
4830 break;
4831 case 0x61: /* popa */
14ce26e7
FB
4832 if (CODE64(s))
4833 goto illegal_op;
2c0262af
FB
4834 gen_popa(s);
4835 break;
4836 case 0x68: /* push Iv */
4837 case 0x6a:
14ce26e7
FB
4838 if (CODE64(s)) {
4839 ot = dflag ? OT_QUAD : OT_WORD;
4840 } else {
4841 ot = dflag + OT_WORD;
4842 }
2c0262af
FB
4843 if (b == 0x68)
4844 val = insn_get(s, ot);
4845 else
4846 val = (int8_t)insn_get(s, OT_BYTE);
4847 gen_op_movl_T0_im(val);
4848 gen_push_T0(s);
4849 break;
4850 case 0x8f: /* pop Ev */
14ce26e7
FB
4851 if (CODE64(s)) {
4852 ot = dflag ? OT_QUAD : OT_WORD;
4853 } else {
4854 ot = dflag + OT_WORD;
4855 }
61382a50 4856 modrm = ldub_code(s->pc++);
77729c24 4857 mod = (modrm >> 6) & 3;
2c0262af 4858 gen_pop_T0(s);
77729c24
FB
4859 if (mod == 3) {
4860 /* NOTE: order is important for pop %sp */
4861 gen_pop_update(s);
14ce26e7 4862 rm = (modrm & 7) | REX_B(s);
57fec1fe 4863 gen_op_mov_reg_T0(ot, rm);
77729c24
FB
4864 } else {
4865 /* NOTE: order is important too for MMU exceptions */
14ce26e7 4866 s->popl_esp_hack = 1 << ot;
77729c24
FB
4867 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4868 s->popl_esp_hack = 0;
4869 gen_pop_update(s);
4870 }
2c0262af
FB
4871 break;
4872 case 0xc8: /* enter */
4873 {
4874 int level;
61382a50 4875 val = lduw_code(s->pc);
2c0262af 4876 s->pc += 2;
61382a50 4877 level = ldub_code(s->pc++);
2c0262af
FB
4878 gen_enter(s, val, level);
4879 }
4880 break;
4881 case 0xc9: /* leave */
4882 /* XXX: exception not precise (ESP is updated before potential exception) */
14ce26e7 4883 if (CODE64(s)) {
57fec1fe
FB
4884 gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
4885 gen_op_mov_reg_T0(OT_QUAD, R_ESP);
14ce26e7 4886 } else if (s->ss32) {
57fec1fe
FB
4887 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
4888 gen_op_mov_reg_T0(OT_LONG, R_ESP);
2c0262af 4889 } else {
57fec1fe
FB
4890 gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
4891 gen_op_mov_reg_T0(OT_WORD, R_ESP);
2c0262af
FB
4892 }
4893 gen_pop_T0(s);
14ce26e7
FB
4894 if (CODE64(s)) {
4895 ot = dflag ? OT_QUAD : OT_WORD;
4896 } else {
4897 ot = dflag + OT_WORD;
4898 }
57fec1fe 4899 gen_op_mov_reg_T0(ot, R_EBP);
2c0262af
FB
4900 gen_pop_update(s);
4901 break;
4902 case 0x06: /* push es */
4903 case 0x0e: /* push cs */
4904 case 0x16: /* push ss */
4905 case 0x1e: /* push ds */
14ce26e7
FB
4906 if (CODE64(s))
4907 goto illegal_op;
2c0262af
FB
4908 gen_op_movl_T0_seg(b >> 3);
4909 gen_push_T0(s);
4910 break;
4911 case 0x1a0: /* push fs */
4912 case 0x1a8: /* push gs */
4913 gen_op_movl_T0_seg((b >> 3) & 7);
4914 gen_push_T0(s);
4915 break;
4916 case 0x07: /* pop es */
4917 case 0x17: /* pop ss */
4918 case 0x1f: /* pop ds */
14ce26e7
FB
4919 if (CODE64(s))
4920 goto illegal_op;
2c0262af
FB
4921 reg = b >> 3;
4922 gen_pop_T0(s);
4923 gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
4924 gen_pop_update(s);
4925 if (reg == R_SS) {
a2cc3b24
FB
4926 /* if reg == SS, inhibit interrupts/trace. */
4927 /* If several instructions disable interrupts, only the
4928 _first_ does it */
4929 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
a7812ae4 4930 gen_helper_set_inhibit_irq();
2c0262af
FB
4931 s->tf = 0;
4932 }
4933 if (s->is_jmp) {
14ce26e7 4934 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
4935 gen_eob(s);
4936 }
4937 break;
4938 case 0x1a1: /* pop fs */
4939 case 0x1a9: /* pop gs */
4940 gen_pop_T0(s);
4941 gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
4942 gen_pop_update(s);
4943 if (s->is_jmp) {
14ce26e7 4944 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
4945 gen_eob(s);
4946 }
4947 break;
4948
4949 /**************************/
4950 /* mov */
4951 case 0x88:
4952 case 0x89: /* mov Gv, Ev */
4953 if ((b & 1) == 0)
4954 ot = OT_BYTE;
4955 else
14ce26e7 4956 ot = dflag + OT_WORD;
61382a50 4957 modrm = ldub_code(s->pc++);
14ce26e7 4958 reg = ((modrm >> 3) & 7) | rex_r;
3b46e624 4959
2c0262af 4960 /* generate a generic store */
14ce26e7 4961 gen_ldst_modrm(s, modrm, ot, reg, 1);
2c0262af
FB
4962 break;
4963 case 0xc6:
4964 case 0xc7: /* mov Ev, Iv */
4965 if ((b & 1) == 0)
4966 ot = OT_BYTE;
4967 else
14ce26e7 4968 ot = dflag + OT_WORD;
61382a50 4969 modrm = ldub_code(s->pc++);
2c0262af 4970 mod = (modrm >> 6) & 3;
14ce26e7
FB
4971 if (mod != 3) {
4972 s->rip_offset = insn_const_size(ot);
2c0262af 4973 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
14ce26e7 4974 }
2c0262af
FB
4975 val = insn_get(s, ot);
4976 gen_op_movl_T0_im(val);
4977 if (mod != 3)
57fec1fe 4978 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 4979 else
57fec1fe 4980 gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
2c0262af
FB
4981 break;
4982 case 0x8a:
4983 case 0x8b: /* mov Ev, Gv */
4984 if ((b & 1) == 0)
4985 ot = OT_BYTE;
4986 else
14ce26e7 4987 ot = OT_WORD + dflag;
61382a50 4988 modrm = ldub_code(s->pc++);
14ce26e7 4989 reg = ((modrm >> 3) & 7) | rex_r;
3b46e624 4990
2c0262af 4991 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
57fec1fe 4992 gen_op_mov_reg_T0(ot, reg);
2c0262af
FB
4993 break;
4994 case 0x8e: /* mov seg, Gv */
61382a50 4995 modrm = ldub_code(s->pc++);
2c0262af
FB
4996 reg = (modrm >> 3) & 7;
4997 if (reg >= 6 || reg == R_CS)
4998 goto illegal_op;
4999 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
5000 gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5001 if (reg == R_SS) {
5002 /* if reg == SS, inhibit interrupts/trace */
a2cc3b24
FB
5003 /* If several instructions disable interrupts, only the
5004 _first_ does it */
5005 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
a7812ae4 5006 gen_helper_set_inhibit_irq();
2c0262af
FB
5007 s->tf = 0;
5008 }
5009 if (s->is_jmp) {
14ce26e7 5010 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
5011 gen_eob(s);
5012 }
5013 break;
5014 case 0x8c: /* mov Gv, seg */
61382a50 5015 modrm = ldub_code(s->pc++);
2c0262af
FB
5016 reg = (modrm >> 3) & 7;
5017 mod = (modrm >> 6) & 3;
5018 if (reg >= 6)
5019 goto illegal_op;
5020 gen_op_movl_T0_seg(reg);
14ce26e7
FB
5021 if (mod == 3)
5022 ot = OT_WORD + dflag;
5023 else
5024 ot = OT_WORD;
2c0262af
FB
5025 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
5026 break;
5027
5028 case 0x1b6: /* movzbS Gv, Eb */
5029 case 0x1b7: /* movzwS Gv, Eb */
5030 case 0x1be: /* movsbS Gv, Eb */
5031 case 0x1bf: /* movswS Gv, Eb */
5032 {
5033 int d_ot;
5034 /* d_ot is the size of destination */
5035 d_ot = dflag + OT_WORD;
5036 /* ot is the size of source */
5037 ot = (b & 1) + OT_BYTE;
61382a50 5038 modrm = ldub_code(s->pc++);
14ce26e7 5039 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af 5040 mod = (modrm >> 6) & 3;
14ce26e7 5041 rm = (modrm & 7) | REX_B(s);
3b46e624 5042
2c0262af 5043 if (mod == 3) {
57fec1fe 5044 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af
FB
5045 switch(ot | (b & 8)) {
5046 case OT_BYTE:
e108dd01 5047 tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
2c0262af
FB
5048 break;
5049 case OT_BYTE | 8:
e108dd01 5050 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
2c0262af
FB
5051 break;
5052 case OT_WORD:
e108dd01 5053 tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
2c0262af
FB
5054 break;
5055 default:
5056 case OT_WORD | 8:
e108dd01 5057 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
2c0262af
FB
5058 break;
5059 }
57fec1fe 5060 gen_op_mov_reg_T0(d_ot, reg);
2c0262af
FB
5061 } else {
5062 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5063 if (b & 8) {
57fec1fe 5064 gen_op_lds_T0_A0(ot + s->mem_index);
2c0262af 5065 } else {
57fec1fe 5066 gen_op_ldu_T0_A0(ot + s->mem_index);
2c0262af 5067 }
57fec1fe 5068 gen_op_mov_reg_T0(d_ot, reg);
2c0262af
FB
5069 }
5070 }
5071 break;
5072
5073 case 0x8d: /* lea */
14ce26e7 5074 ot = dflag + OT_WORD;
61382a50 5075 modrm = ldub_code(s->pc++);
3a1d9b8b
FB
5076 mod = (modrm >> 6) & 3;
5077 if (mod == 3)
5078 goto illegal_op;
14ce26e7 5079 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af
FB
5080 /* we must ensure that no segment is added */
5081 s->override = -1;
5082 val = s->addseg;
5083 s->addseg = 0;
5084 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5085 s->addseg = val;
57fec1fe 5086 gen_op_mov_reg_A0(ot - OT_WORD, reg);
2c0262af 5087 break;
3b46e624 5088
2c0262af
FB
5089 case 0xa0: /* mov EAX, Ov */
5090 case 0xa1:
5091 case 0xa2: /* mov Ov, EAX */
5092 case 0xa3:
2c0262af 5093 {
14ce26e7
FB
5094 target_ulong offset_addr;
5095
5096 if ((b & 1) == 0)
5097 ot = OT_BYTE;
5098 else
5099 ot = dflag + OT_WORD;
5100#ifdef TARGET_X86_64
8f091a59 5101 if (s->aflag == 2) {
14ce26e7
FB
5102 offset_addr = ldq_code(s->pc);
5103 s->pc += 8;
57fec1fe 5104 gen_op_movq_A0_im(offset_addr);
5fafdf24 5105 } else
14ce26e7
FB
5106#endif
5107 {
5108 if (s->aflag) {
5109 offset_addr = insn_get(s, OT_LONG);
5110 } else {
5111 offset_addr = insn_get(s, OT_WORD);
5112 }
5113 gen_op_movl_A0_im(offset_addr);
5114 }
664e0f19 5115 gen_add_A0_ds_seg(s);
14ce26e7 5116 if ((b & 2) == 0) {
57fec1fe
FB
5117 gen_op_ld_T0_A0(ot + s->mem_index);
5118 gen_op_mov_reg_T0(ot, R_EAX);
14ce26e7 5119 } else {
57fec1fe
FB
5120 gen_op_mov_TN_reg(ot, 0, R_EAX);
5121 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af
FB
5122 }
5123 }
2c0262af
FB
5124 break;
5125 case 0xd7: /* xlat */
14ce26e7 5126#ifdef TARGET_X86_64
8f091a59 5127 if (s->aflag == 2) {
57fec1fe 5128 gen_op_movq_A0_reg(R_EBX);
bbf662ee
FB
5129 gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
5130 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5131 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5fafdf24 5132 } else
14ce26e7
FB
5133#endif
5134 {
57fec1fe 5135 gen_op_movl_A0_reg(R_EBX);
bbf662ee
FB
5136 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
5137 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5138 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
14ce26e7
FB
5139 if (s->aflag == 0)
5140 gen_op_andl_A0_ffff();
bbf662ee
FB
5141 else
5142 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
14ce26e7 5143 }
664e0f19 5144 gen_add_A0_ds_seg(s);
57fec1fe
FB
5145 gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
5146 gen_op_mov_reg_T0(OT_BYTE, R_EAX);
2c0262af
FB
5147 break;
5148 case 0xb0 ... 0xb7: /* mov R, Ib */
5149 val = insn_get(s, OT_BYTE);
5150 gen_op_movl_T0_im(val);
57fec1fe 5151 gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
2c0262af
FB
5152 break;
5153 case 0xb8 ... 0xbf: /* mov R, Iv */
14ce26e7
FB
5154#ifdef TARGET_X86_64
5155 if (dflag == 2) {
5156 uint64_t tmp;
5157 /* 64 bit case */
5158 tmp = ldq_code(s->pc);
5159 s->pc += 8;
5160 reg = (b & 7) | REX_B(s);
5161 gen_movtl_T0_im(tmp);
57fec1fe 5162 gen_op_mov_reg_T0(OT_QUAD, reg);
5fafdf24 5163 } else
14ce26e7
FB
5164#endif
5165 {
5166 ot = dflag ? OT_LONG : OT_WORD;
5167 val = insn_get(s, ot);
5168 reg = (b & 7) | REX_B(s);
5169 gen_op_movl_T0_im(val);
57fec1fe 5170 gen_op_mov_reg_T0(ot, reg);
14ce26e7 5171 }
2c0262af
FB
5172 break;
5173
5174 case 0x91 ... 0x97: /* xchg R, EAX */
14ce26e7
FB
5175 ot = dflag + OT_WORD;
5176 reg = (b & 7) | REX_B(s);
2c0262af
FB
5177 rm = R_EAX;
5178 goto do_xchg_reg;
5179 case 0x86:
5180 case 0x87: /* xchg Ev, Gv */
5181 if ((b & 1) == 0)
5182 ot = OT_BYTE;
5183 else
14ce26e7 5184 ot = dflag + OT_WORD;
61382a50 5185 modrm = ldub_code(s->pc++);
14ce26e7 5186 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af
FB
5187 mod = (modrm >> 6) & 3;
5188 if (mod == 3) {
14ce26e7 5189 rm = (modrm & 7) | REX_B(s);
2c0262af 5190 do_xchg_reg:
57fec1fe
FB
5191 gen_op_mov_TN_reg(ot, 0, reg);
5192 gen_op_mov_TN_reg(ot, 1, rm);
5193 gen_op_mov_reg_T0(ot, rm);
5194 gen_op_mov_reg_T1(ot, reg);
2c0262af
FB
5195 } else {
5196 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 5197 gen_op_mov_TN_reg(ot, 0, reg);
2c0262af
FB
5198 /* for xchg, lock is implicit */
5199 if (!(prefixes & PREFIX_LOCK))
a7812ae4 5200 gen_helper_lock();
57fec1fe
FB
5201 gen_op_ld_T1_A0(ot + s->mem_index);
5202 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 5203 if (!(prefixes & PREFIX_LOCK))
a7812ae4 5204 gen_helper_unlock();
57fec1fe 5205 gen_op_mov_reg_T1(ot, reg);
2c0262af
FB
5206 }
5207 break;
5208 case 0xc4: /* les Gv */
14ce26e7
FB
5209 if (CODE64(s))
5210 goto illegal_op;
2c0262af
FB
5211 op = R_ES;
5212 goto do_lxx;
5213 case 0xc5: /* lds Gv */
14ce26e7
FB
5214 if (CODE64(s))
5215 goto illegal_op;
2c0262af
FB
5216 op = R_DS;
5217 goto do_lxx;
5218 case 0x1b2: /* lss Gv */
5219 op = R_SS;
5220 goto do_lxx;
5221 case 0x1b4: /* lfs Gv */
5222 op = R_FS;
5223 goto do_lxx;
5224 case 0x1b5: /* lgs Gv */
5225 op = R_GS;
5226 do_lxx:
5227 ot = dflag ? OT_LONG : OT_WORD;
61382a50 5228 modrm = ldub_code(s->pc++);
14ce26e7 5229 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af
FB
5230 mod = (modrm >> 6) & 3;
5231 if (mod == 3)
5232 goto illegal_op;
5233 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 5234 gen_op_ld_T1_A0(ot + s->mem_index);
aba9d61e 5235 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
2c0262af 5236 /* load the segment first to handle exceptions properly */
57fec1fe 5237 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
5238 gen_movl_seg_T0(s, op, pc_start - s->cs_base);
5239 /* then put the data */
57fec1fe 5240 gen_op_mov_reg_T1(ot, reg);
2c0262af 5241 if (s->is_jmp) {
14ce26e7 5242 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
5243 gen_eob(s);
5244 }
5245 break;
3b46e624 5246
2c0262af
FB
5247 /************************/
5248 /* shifts */
5249 case 0xc0:
5250 case 0xc1:
5251 /* shift Ev,Ib */
5252 shift = 2;
5253 grp2:
5254 {
5255 if ((b & 1) == 0)
5256 ot = OT_BYTE;
5257 else
14ce26e7 5258 ot = dflag + OT_WORD;
3b46e624 5259
61382a50 5260 modrm = ldub_code(s->pc++);
2c0262af 5261 mod = (modrm >> 6) & 3;
2c0262af 5262 op = (modrm >> 3) & 7;
3b46e624 5263
2c0262af 5264 if (mod != 3) {
14ce26e7
FB
5265 if (shift == 2) {
5266 s->rip_offset = 1;
5267 }
2c0262af
FB
5268 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5269 opreg = OR_TMP0;
5270 } else {
14ce26e7 5271 opreg = (modrm & 7) | REX_B(s);
2c0262af
FB
5272 }
5273
5274 /* simpler op */
5275 if (shift == 0) {
5276 gen_shift(s, op, ot, opreg, OR_ECX);
5277 } else {
5278 if (shift == 2) {
61382a50 5279 shift = ldub_code(s->pc++);
2c0262af
FB
5280 }
5281 gen_shifti(s, op, ot, opreg, shift);
5282 }
5283 }
5284 break;
5285 case 0xd0:
5286 case 0xd1:
5287 /* shift Ev,1 */
5288 shift = 1;
5289 goto grp2;
5290 case 0xd2:
5291 case 0xd3:
5292 /* shift Ev,cl */
5293 shift = 0;
5294 goto grp2;
5295
5296 case 0x1a4: /* shld imm */
5297 op = 0;
5298 shift = 1;
5299 goto do_shiftd;
5300 case 0x1a5: /* shld cl */
5301 op = 0;
5302 shift = 0;
5303 goto do_shiftd;
5304 case 0x1ac: /* shrd imm */
5305 op = 1;
5306 shift = 1;
5307 goto do_shiftd;
5308 case 0x1ad: /* shrd cl */
5309 op = 1;
5310 shift = 0;
5311 do_shiftd:
14ce26e7 5312 ot = dflag + OT_WORD;
61382a50 5313 modrm = ldub_code(s->pc++);
2c0262af 5314 mod = (modrm >> 6) & 3;
14ce26e7
FB
5315 rm = (modrm & 7) | REX_B(s);
5316 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af
FB
5317 if (mod != 3) {
5318 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
b6abf97d 5319 opreg = OR_TMP0;
2c0262af 5320 } else {
b6abf97d 5321 opreg = rm;
2c0262af 5322 }
57fec1fe 5323 gen_op_mov_TN_reg(ot, 1, reg);
3b46e624 5324
2c0262af 5325 if (shift) {
61382a50 5326 val = ldub_code(s->pc++);
b6abf97d 5327 tcg_gen_movi_tl(cpu_T3, val);
2c0262af 5328 } else {
b6abf97d 5329 tcg_gen_ld_tl(cpu_T3, cpu_env, offsetof(CPUState, regs[R_ECX]));
2c0262af 5330 }
b6abf97d 5331 gen_shiftd_rm_T1_T3(s, ot, opreg, op);
2c0262af
FB
5332 break;
5333
5334 /************************/
5335 /* floats */
5fafdf24 5336 case 0xd8 ... 0xdf:
7eee2a50
FB
5337 if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
5338 /* if CR0.EM or CR0.TS are set, generate an FPU exception */
5339 /* XXX: what to do if illegal op ? */
5340 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5341 break;
5342 }
61382a50 5343 modrm = ldub_code(s->pc++);
2c0262af
FB
5344 mod = (modrm >> 6) & 3;
5345 rm = modrm & 7;
5346 op = ((b & 7) << 3) | ((modrm >> 3) & 7);
2c0262af
FB
5347 if (mod != 3) {
5348 /* memory op */
5349 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5350 switch(op) {
5351 case 0x00 ... 0x07: /* fxxxs */
5352 case 0x10 ... 0x17: /* fixxxl */
5353 case 0x20 ... 0x27: /* fxxxl */
5354 case 0x30 ... 0x37: /* fixxx */
5355 {
5356 int op1;
5357 op1 = op & 7;
5358
5359 switch(op >> 4) {
5360 case 0:
ba7cd150 5361 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
b6abf97d 5362 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5363 gen_helper_flds_FT0(cpu_tmp2_i32);
2c0262af
FB
5364 break;
5365 case 1:
ba7cd150 5366 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
b6abf97d 5367 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5368 gen_helper_fildl_FT0(cpu_tmp2_i32);
2c0262af
FB
5369 break;
5370 case 2:
b6abf97d 5371 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5372 (s->mem_index >> 2) - 1);
a7812ae4 5373 gen_helper_fldl_FT0(cpu_tmp1_i64);
2c0262af
FB
5374 break;
5375 case 3:
5376 default:
ba7cd150 5377 gen_op_lds_T0_A0(OT_WORD + s->mem_index);
b6abf97d 5378 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5379 gen_helper_fildl_FT0(cpu_tmp2_i32);
2c0262af
FB
5380 break;
5381 }
3b46e624 5382
a7812ae4 5383 gen_helper_fp_arith_ST0_FT0(op1);
2c0262af
FB
5384 if (op1 == 3) {
5385 /* fcomp needs pop */
a7812ae4 5386 gen_helper_fpop();
2c0262af
FB
5387 }
5388 }
5389 break;
5390 case 0x08: /* flds */
5391 case 0x0a: /* fsts */
5392 case 0x0b: /* fstps */
465e9838
FB
5393 case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
5394 case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
5395 case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
2c0262af
FB
5396 switch(op & 7) {
5397 case 0:
5398 switch(op >> 4) {
5399 case 0:
ba7cd150 5400 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
b6abf97d 5401 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5402 gen_helper_flds_ST0(cpu_tmp2_i32);
2c0262af
FB
5403 break;
5404 case 1:
ba7cd150 5405 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
b6abf97d 5406 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5407 gen_helper_fildl_ST0(cpu_tmp2_i32);
2c0262af
FB
5408 break;
5409 case 2:
b6abf97d 5410 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5411 (s->mem_index >> 2) - 1);
a7812ae4 5412 gen_helper_fldl_ST0(cpu_tmp1_i64);
2c0262af
FB
5413 break;
5414 case 3:
5415 default:
ba7cd150 5416 gen_op_lds_T0_A0(OT_WORD + s->mem_index);
b6abf97d 5417 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5418 gen_helper_fildl_ST0(cpu_tmp2_i32);
2c0262af
FB
5419 break;
5420 }
5421 break;
465e9838 5422 case 1:
19e6c4b8 5423 /* XXX: the corresponding CPUID bit must be tested ! */
465e9838
FB
5424 switch(op >> 4) {
5425 case 1:
a7812ae4 5426 gen_helper_fisttl_ST0(cpu_tmp2_i32);
b6abf97d 5427 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
ba7cd150 5428 gen_op_st_T0_A0(OT_LONG + s->mem_index);
465e9838
FB
5429 break;
5430 case 2:
a7812ae4 5431 gen_helper_fisttll_ST0(cpu_tmp1_i64);
b6abf97d 5432 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5433 (s->mem_index >> 2) - 1);
465e9838
FB
5434 break;
5435 case 3:
5436 default:
a7812ae4 5437 gen_helper_fistt_ST0(cpu_tmp2_i32);
b6abf97d 5438 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
ba7cd150 5439 gen_op_st_T0_A0(OT_WORD + s->mem_index);
19e6c4b8 5440 break;
465e9838 5441 }
a7812ae4 5442 gen_helper_fpop();
465e9838 5443 break;
2c0262af
FB
5444 default:
5445 switch(op >> 4) {
5446 case 0:
a7812ae4 5447 gen_helper_fsts_ST0(cpu_tmp2_i32);
b6abf97d 5448 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
ba7cd150 5449 gen_op_st_T0_A0(OT_LONG + s->mem_index);
2c0262af
FB
5450 break;
5451 case 1:
a7812ae4 5452 gen_helper_fistl_ST0(cpu_tmp2_i32);
b6abf97d 5453 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
ba7cd150 5454 gen_op_st_T0_A0(OT_LONG + s->mem_index);
2c0262af
FB
5455 break;
5456 case 2:
a7812ae4 5457 gen_helper_fstl_ST0(cpu_tmp1_i64);
b6abf97d 5458 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5459 (s->mem_index >> 2) - 1);
2c0262af
FB
5460 break;
5461 case 3:
5462 default:
a7812ae4 5463 gen_helper_fist_ST0(cpu_tmp2_i32);
b6abf97d 5464 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
ba7cd150 5465 gen_op_st_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
5466 break;
5467 }
5468 if ((op & 7) == 3)
a7812ae4 5469 gen_helper_fpop();
2c0262af
FB
5470 break;
5471 }
5472 break;
5473 case 0x0c: /* fldenv mem */
19e6c4b8
FB
5474 if (s->cc_op != CC_OP_DYNAMIC)
5475 gen_op_set_cc_op(s->cc_op);
5476 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5477 gen_helper_fldenv(
19e6c4b8 5478 cpu_A0, tcg_const_i32(s->dflag));
2c0262af
FB
5479 break;
5480 case 0x0d: /* fldcw mem */
19e6c4b8 5481 gen_op_ld_T0_A0(OT_WORD + s->mem_index);
b6abf97d 5482 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5483 gen_helper_fldcw(cpu_tmp2_i32);
2c0262af
FB
5484 break;
5485 case 0x0e: /* fnstenv mem */
19e6c4b8
FB
5486 if (s->cc_op != CC_OP_DYNAMIC)
5487 gen_op_set_cc_op(s->cc_op);
5488 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5489 gen_helper_fstenv(cpu_A0, tcg_const_i32(s->dflag));
2c0262af
FB
5490 break;
5491 case 0x0f: /* fnstcw mem */
a7812ae4 5492 gen_helper_fnstcw(cpu_tmp2_i32);
b6abf97d 5493 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
19e6c4b8 5494 gen_op_st_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
5495 break;
5496 case 0x1d: /* fldt mem */
19e6c4b8
FB
5497 if (s->cc_op != CC_OP_DYNAMIC)
5498 gen_op_set_cc_op(s->cc_op);
5499 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5500 gen_helper_fldt_ST0(cpu_A0);
2c0262af
FB
5501 break;
5502 case 0x1f: /* fstpt mem */
19e6c4b8
FB
5503 if (s->cc_op != CC_OP_DYNAMIC)
5504 gen_op_set_cc_op(s->cc_op);
5505 gen_jmp_im(pc_start - s->cs_base);
a7812ae4
PB
5506 gen_helper_fstt_ST0(cpu_A0);
5507 gen_helper_fpop();
2c0262af
FB
5508 break;
5509 case 0x2c: /* frstor mem */
19e6c4b8
FB
5510 if (s->cc_op != CC_OP_DYNAMIC)
5511 gen_op_set_cc_op(s->cc_op);
5512 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5513 gen_helper_frstor(cpu_A0, tcg_const_i32(s->dflag));
2c0262af
FB
5514 break;
5515 case 0x2e: /* fnsave mem */
19e6c4b8
FB
5516 if (s->cc_op != CC_OP_DYNAMIC)
5517 gen_op_set_cc_op(s->cc_op);
5518 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5519 gen_helper_fsave(cpu_A0, tcg_const_i32(s->dflag));
2c0262af
FB
5520 break;
5521 case 0x2f: /* fnstsw mem */
a7812ae4 5522 gen_helper_fnstsw(cpu_tmp2_i32);
b6abf97d 5523 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
19e6c4b8 5524 gen_op_st_T0_A0(OT_WORD + s->mem_index);
2c0262af
FB
5525 break;
5526 case 0x3c: /* fbld */
19e6c4b8
FB
5527 if (s->cc_op != CC_OP_DYNAMIC)
5528 gen_op_set_cc_op(s->cc_op);
5529 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5530 gen_helper_fbld_ST0(cpu_A0);
2c0262af
FB
5531 break;
5532 case 0x3e: /* fbstp */
19e6c4b8
FB
5533 if (s->cc_op != CC_OP_DYNAMIC)
5534 gen_op_set_cc_op(s->cc_op);
5535 gen_jmp_im(pc_start - s->cs_base);
a7812ae4
PB
5536 gen_helper_fbst_ST0(cpu_A0);
5537 gen_helper_fpop();
2c0262af
FB
5538 break;
5539 case 0x3d: /* fildll */
b6abf97d 5540 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5541 (s->mem_index >> 2) - 1);
a7812ae4 5542 gen_helper_fildll_ST0(cpu_tmp1_i64);
2c0262af
FB
5543 break;
5544 case 0x3f: /* fistpll */
a7812ae4 5545 gen_helper_fistll_ST0(cpu_tmp1_i64);
b6abf97d 5546 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
19e6c4b8 5547 (s->mem_index >> 2) - 1);
a7812ae4 5548 gen_helper_fpop();
2c0262af
FB
5549 break;
5550 default:
5551 goto illegal_op;
5552 }
5553 } else {
5554 /* register float ops */
5555 opreg = rm;
5556
5557 switch(op) {
5558 case 0x08: /* fld sti */
a7812ae4
PB
5559 gen_helper_fpush();
5560 gen_helper_fmov_ST0_STN(tcg_const_i32((opreg + 1) & 7));
2c0262af
FB
5561 break;
5562 case 0x09: /* fxchg sti */
c169c906
FB
5563 case 0x29: /* fxchg4 sti, undocumented op */
5564 case 0x39: /* fxchg7 sti, undocumented op */
a7812ae4 5565 gen_helper_fxchg_ST0_STN(tcg_const_i32(opreg));
2c0262af
FB
5566 break;
5567 case 0x0a: /* grp d9/2 */
5568 switch(rm) {
5569 case 0: /* fnop */
023fe10d
FB
5570 /* check exceptions (FreeBSD FPU probe) */
5571 if (s->cc_op != CC_OP_DYNAMIC)
5572 gen_op_set_cc_op(s->cc_op);
14ce26e7 5573 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 5574 gen_helper_fwait();
2c0262af
FB
5575 break;
5576 default:
5577 goto illegal_op;
5578 }
5579 break;
5580 case 0x0c: /* grp d9/4 */
5581 switch(rm) {
5582 case 0: /* fchs */
a7812ae4 5583 gen_helper_fchs_ST0();
2c0262af
FB
5584 break;
5585 case 1: /* fabs */
a7812ae4 5586 gen_helper_fabs_ST0();
2c0262af
FB
5587 break;
5588 case 4: /* ftst */
a7812ae4
PB
5589 gen_helper_fldz_FT0();
5590 gen_helper_fcom_ST0_FT0();
2c0262af
FB
5591 break;
5592 case 5: /* fxam */
a7812ae4 5593 gen_helper_fxam_ST0();
2c0262af
FB
5594 break;
5595 default:
5596 goto illegal_op;
5597 }
5598 break;
5599 case 0x0d: /* grp d9/5 */
5600 {
5601 switch(rm) {
5602 case 0:
a7812ae4
PB
5603 gen_helper_fpush();
5604 gen_helper_fld1_ST0();
2c0262af
FB
5605 break;
5606 case 1:
a7812ae4
PB
5607 gen_helper_fpush();
5608 gen_helper_fldl2t_ST0();
2c0262af
FB
5609 break;
5610 case 2:
a7812ae4
PB
5611 gen_helper_fpush();
5612 gen_helper_fldl2e_ST0();
2c0262af
FB
5613 break;
5614 case 3:
a7812ae4
PB
5615 gen_helper_fpush();
5616 gen_helper_fldpi_ST0();
2c0262af
FB
5617 break;
5618 case 4:
a7812ae4
PB
5619 gen_helper_fpush();
5620 gen_helper_fldlg2_ST0();
2c0262af
FB
5621 break;
5622 case 5:
a7812ae4
PB
5623 gen_helper_fpush();
5624 gen_helper_fldln2_ST0();
2c0262af
FB
5625 break;
5626 case 6:
a7812ae4
PB
5627 gen_helper_fpush();
5628 gen_helper_fldz_ST0();
2c0262af
FB
5629 break;
5630 default:
5631 goto illegal_op;
5632 }
5633 }
5634 break;
5635 case 0x0e: /* grp d9/6 */
5636 switch(rm) {
5637 case 0: /* f2xm1 */
a7812ae4 5638 gen_helper_f2xm1();
2c0262af
FB
5639 break;
5640 case 1: /* fyl2x */
a7812ae4 5641 gen_helper_fyl2x();
2c0262af
FB
5642 break;
5643 case 2: /* fptan */
a7812ae4 5644 gen_helper_fptan();
2c0262af
FB
5645 break;
5646 case 3: /* fpatan */
a7812ae4 5647 gen_helper_fpatan();
2c0262af
FB
5648 break;
5649 case 4: /* fxtract */
a7812ae4 5650 gen_helper_fxtract();
2c0262af
FB
5651 break;
5652 case 5: /* fprem1 */
a7812ae4 5653 gen_helper_fprem1();
2c0262af
FB
5654 break;
5655 case 6: /* fdecstp */
a7812ae4 5656 gen_helper_fdecstp();
2c0262af
FB
5657 break;
5658 default:
5659 case 7: /* fincstp */
a7812ae4 5660 gen_helper_fincstp();
2c0262af
FB
5661 break;
5662 }
5663 break;
5664 case 0x0f: /* grp d9/7 */
5665 switch(rm) {
5666 case 0: /* fprem */
a7812ae4 5667 gen_helper_fprem();
2c0262af
FB
5668 break;
5669 case 1: /* fyl2xp1 */
a7812ae4 5670 gen_helper_fyl2xp1();
2c0262af
FB
5671 break;
5672 case 2: /* fsqrt */
a7812ae4 5673 gen_helper_fsqrt();
2c0262af
FB
5674 break;
5675 case 3: /* fsincos */
a7812ae4 5676 gen_helper_fsincos();
2c0262af
FB
5677 break;
5678 case 5: /* fscale */
a7812ae4 5679 gen_helper_fscale();
2c0262af
FB
5680 break;
5681 case 4: /* frndint */
a7812ae4 5682 gen_helper_frndint();
2c0262af
FB
5683 break;
5684 case 6: /* fsin */
a7812ae4 5685 gen_helper_fsin();
2c0262af
FB
5686 break;
5687 default:
5688 case 7: /* fcos */
a7812ae4 5689 gen_helper_fcos();
2c0262af
FB
5690 break;
5691 }
5692 break;
5693 case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5694 case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5695 case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5696 {
5697 int op1;
3b46e624 5698
2c0262af
FB
5699 op1 = op & 7;
5700 if (op >= 0x20) {
a7812ae4 5701 gen_helper_fp_arith_STN_ST0(op1, opreg);
2c0262af 5702 if (op >= 0x30)
a7812ae4 5703 gen_helper_fpop();
2c0262af 5704 } else {
a7812ae4
PB
5705 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5706 gen_helper_fp_arith_ST0_FT0(op1);
2c0262af
FB
5707 }
5708 }
5709 break;
5710 case 0x02: /* fcom */
c169c906 5711 case 0x22: /* fcom2, undocumented op */
a7812ae4
PB
5712 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5713 gen_helper_fcom_ST0_FT0();
2c0262af
FB
5714 break;
5715 case 0x03: /* fcomp */
c169c906
FB
5716 case 0x23: /* fcomp3, undocumented op */
5717 case 0x32: /* fcomp5, undocumented op */
a7812ae4
PB
5718 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5719 gen_helper_fcom_ST0_FT0();
5720 gen_helper_fpop();
2c0262af
FB
5721 break;
5722 case 0x15: /* da/5 */
5723 switch(rm) {
5724 case 1: /* fucompp */
a7812ae4
PB
5725 gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5726 gen_helper_fucom_ST0_FT0();
5727 gen_helper_fpop();
5728 gen_helper_fpop();
2c0262af
FB
5729 break;
5730 default:
5731 goto illegal_op;
5732 }
5733 break;
5734 case 0x1c:
5735 switch(rm) {
5736 case 0: /* feni (287 only, just do nop here) */
5737 break;
5738 case 1: /* fdisi (287 only, just do nop here) */
5739 break;
5740 case 2: /* fclex */
a7812ae4 5741 gen_helper_fclex();
2c0262af
FB
5742 break;
5743 case 3: /* fninit */
a7812ae4 5744 gen_helper_fninit();
2c0262af
FB
5745 break;
5746 case 4: /* fsetpm (287 only, just do nop here) */
5747 break;
5748 default:
5749 goto illegal_op;
5750 }
5751 break;
5752 case 0x1d: /* fucomi */
5753 if (s->cc_op != CC_OP_DYNAMIC)
5754 gen_op_set_cc_op(s->cc_op);
a7812ae4
PB
5755 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5756 gen_helper_fucomi_ST0_FT0();
2c0262af
FB
5757 s->cc_op = CC_OP_EFLAGS;
5758 break;
5759 case 0x1e: /* fcomi */
5760 if (s->cc_op != CC_OP_DYNAMIC)
5761 gen_op_set_cc_op(s->cc_op);
a7812ae4
PB
5762 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5763 gen_helper_fcomi_ST0_FT0();
2c0262af
FB
5764 s->cc_op = CC_OP_EFLAGS;
5765 break;
658c8bda 5766 case 0x28: /* ffree sti */
a7812ae4 5767 gen_helper_ffree_STN(tcg_const_i32(opreg));
5fafdf24 5768 break;
2c0262af 5769 case 0x2a: /* fst sti */
a7812ae4 5770 gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
2c0262af
FB
5771 break;
5772 case 0x2b: /* fstp sti */
c169c906
FB
5773 case 0x0b: /* fstp1 sti, undocumented op */
5774 case 0x3a: /* fstp8 sti, undocumented op */
5775 case 0x3b: /* fstp9 sti, undocumented op */
a7812ae4
PB
5776 gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5777 gen_helper_fpop();
2c0262af
FB
5778 break;
5779 case 0x2c: /* fucom st(i) */
a7812ae4
PB
5780 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5781 gen_helper_fucom_ST0_FT0();
2c0262af
FB
5782 break;
5783 case 0x2d: /* fucomp st(i) */
a7812ae4
PB
5784 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5785 gen_helper_fucom_ST0_FT0();
5786 gen_helper_fpop();
2c0262af
FB
5787 break;
5788 case 0x33: /* de/3 */
5789 switch(rm) {
5790 case 1: /* fcompp */
a7812ae4
PB
5791 gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5792 gen_helper_fcom_ST0_FT0();
5793 gen_helper_fpop();
5794 gen_helper_fpop();
2c0262af
FB
5795 break;
5796 default:
5797 goto illegal_op;
5798 }
5799 break;
c169c906 5800 case 0x38: /* ffreep sti, undocumented op */
a7812ae4
PB
5801 gen_helper_ffree_STN(tcg_const_i32(opreg));
5802 gen_helper_fpop();
c169c906 5803 break;
2c0262af
FB
5804 case 0x3c: /* df/4 */
5805 switch(rm) {
5806 case 0:
a7812ae4 5807 gen_helper_fnstsw(cpu_tmp2_i32);
b6abf97d 5808 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
19e6c4b8 5809 gen_op_mov_reg_T0(OT_WORD, R_EAX);
2c0262af
FB
5810 break;
5811 default:
5812 goto illegal_op;
5813 }
5814 break;
5815 case 0x3d: /* fucomip */
5816 if (s->cc_op != CC_OP_DYNAMIC)
5817 gen_op_set_cc_op(s->cc_op);
a7812ae4
PB
5818 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5819 gen_helper_fucomi_ST0_FT0();
5820 gen_helper_fpop();
2c0262af
FB
5821 s->cc_op = CC_OP_EFLAGS;
5822 break;
5823 case 0x3e: /* fcomip */
5824 if (s->cc_op != CC_OP_DYNAMIC)
5825 gen_op_set_cc_op(s->cc_op);
a7812ae4
PB
5826 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5827 gen_helper_fcomi_ST0_FT0();
5828 gen_helper_fpop();
2c0262af
FB
5829 s->cc_op = CC_OP_EFLAGS;
5830 break;
a2cc3b24
FB
5831 case 0x10 ... 0x13: /* fcmovxx */
5832 case 0x18 ... 0x1b:
5833 {
19e6c4b8 5834 int op1, l1;
d70040bc 5835 static const uint8_t fcmov_cc[8] = {
a2cc3b24
FB
5836 (JCC_B << 1),
5837 (JCC_Z << 1),
5838 (JCC_BE << 1),
5839 (JCC_P << 1),
5840 };
1e4840bf 5841 op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
19e6c4b8 5842 l1 = gen_new_label();
1e4840bf 5843 gen_jcc1(s, s->cc_op, op1, l1);
a7812ae4 5844 gen_helper_fmov_ST0_STN(tcg_const_i32(opreg));
19e6c4b8 5845 gen_set_label(l1);
a2cc3b24
FB
5846 }
5847 break;
2c0262af
FB
5848 default:
5849 goto illegal_op;
5850 }
5851 }
5852 break;
5853 /************************/
5854 /* string ops */
5855
5856 case 0xa4: /* movsS */
5857 case 0xa5:
5858 if ((b & 1) == 0)
5859 ot = OT_BYTE;
5860 else
14ce26e7 5861 ot = dflag + OT_WORD;
2c0262af
FB
5862
5863 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5864 gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5865 } else {
5866 gen_movs(s, ot);
5867 }
5868 break;
3b46e624 5869
2c0262af
FB
5870 case 0xaa: /* stosS */
5871 case 0xab:
5872 if ((b & 1) == 0)
5873 ot = OT_BYTE;
5874 else
14ce26e7 5875 ot = dflag + OT_WORD;
2c0262af
FB
5876
5877 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5878 gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5879 } else {
5880 gen_stos(s, ot);
5881 }
5882 break;
5883 case 0xac: /* lodsS */
5884 case 0xad:
5885 if ((b & 1) == 0)
5886 ot = OT_BYTE;
5887 else
14ce26e7 5888 ot = dflag + OT_WORD;
2c0262af
FB
5889 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5890 gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5891 } else {
5892 gen_lods(s, ot);
5893 }
5894 break;
5895 case 0xae: /* scasS */
5896 case 0xaf:
5897 if ((b & 1) == 0)
5898 ot = OT_BYTE;
5899 else
14ce26e7 5900 ot = dflag + OT_WORD;
2c0262af
FB
5901 if (prefixes & PREFIX_REPNZ) {
5902 gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5903 } else if (prefixes & PREFIX_REPZ) {
5904 gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5905 } else {
5906 gen_scas(s, ot);
5907 s->cc_op = CC_OP_SUBB + ot;
5908 }
5909 break;
5910
5911 case 0xa6: /* cmpsS */
5912 case 0xa7:
5913 if ((b & 1) == 0)
5914 ot = OT_BYTE;
5915 else
14ce26e7 5916 ot = dflag + OT_WORD;
2c0262af
FB
5917 if (prefixes & PREFIX_REPNZ) {
5918 gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5919 } else if (prefixes & PREFIX_REPZ) {
5920 gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5921 } else {
5922 gen_cmps(s, ot);
5923 s->cc_op = CC_OP_SUBB + ot;
5924 }
5925 break;
5926 case 0x6c: /* insS */
5927 case 0x6d:
f115e911
FB
5928 if ((b & 1) == 0)
5929 ot = OT_BYTE;
5930 else
5931 ot = dflag ? OT_LONG : OT_WORD;
57fec1fe 5932 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
0573fbfc 5933 gen_op_andl_T0_ffff();
b8b6a50b
FB
5934 gen_check_io(s, ot, pc_start - s->cs_base,
5935 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
f115e911
FB
5936 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5937 gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
2c0262af 5938 } else {
f115e911 5939 gen_ins(s, ot);
2e70f6ef
PB
5940 if (use_icount) {
5941 gen_jmp(s, s->pc - s->cs_base);
5942 }
2c0262af
FB
5943 }
5944 break;
5945 case 0x6e: /* outsS */
5946 case 0x6f:
f115e911
FB
5947 if ((b & 1) == 0)
5948 ot = OT_BYTE;
5949 else
5950 ot = dflag ? OT_LONG : OT_WORD;
57fec1fe 5951 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
0573fbfc 5952 gen_op_andl_T0_ffff();
b8b6a50b
FB
5953 gen_check_io(s, ot, pc_start - s->cs_base,
5954 svm_is_rep(prefixes) | 4);
f115e911
FB
5955 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5956 gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
2c0262af 5957 } else {
f115e911 5958 gen_outs(s, ot);
2e70f6ef
PB
5959 if (use_icount) {
5960 gen_jmp(s, s->pc - s->cs_base);
5961 }
2c0262af
FB
5962 }
5963 break;
5964
5965 /************************/
5966 /* port I/O */
0573fbfc 5967
2c0262af
FB
5968 case 0xe4:
5969 case 0xe5:
f115e911
FB
5970 if ((b & 1) == 0)
5971 ot = OT_BYTE;
5972 else
5973 ot = dflag ? OT_LONG : OT_WORD;
5974 val = ldub_code(s->pc++);
5975 gen_op_movl_T0_im(val);
b8b6a50b
FB
5976 gen_check_io(s, ot, pc_start - s->cs_base,
5977 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
2e70f6ef
PB
5978 if (use_icount)
5979 gen_io_start();
b6abf97d 5980 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 5981 gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
57fec1fe 5982 gen_op_mov_reg_T1(ot, R_EAX);
2e70f6ef
PB
5983 if (use_icount) {
5984 gen_io_end();
5985 gen_jmp(s, s->pc - s->cs_base);
5986 }
2c0262af
FB
5987 break;
5988 case 0xe6:
5989 case 0xe7:
f115e911
FB
5990 if ((b & 1) == 0)
5991 ot = OT_BYTE;
5992 else
5993 ot = dflag ? OT_LONG : OT_WORD;
5994 val = ldub_code(s->pc++);
5995 gen_op_movl_T0_im(val);
b8b6a50b
FB
5996 gen_check_io(s, ot, pc_start - s->cs_base,
5997 svm_is_rep(prefixes));
57fec1fe 5998 gen_op_mov_TN_reg(ot, 1, R_EAX);
b8b6a50b 5999
2e70f6ef
PB
6000 if (use_icount)
6001 gen_io_start();
b6abf97d
FB
6002 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6003 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6004 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
a7812ae4 6005 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
2e70f6ef
PB
6006 if (use_icount) {
6007 gen_io_end();
6008 gen_jmp(s, s->pc - s->cs_base);
6009 }
2c0262af
FB
6010 break;
6011 case 0xec:
6012 case 0xed:
f115e911
FB
6013 if ((b & 1) == 0)
6014 ot = OT_BYTE;
6015 else
6016 ot = dflag ? OT_LONG : OT_WORD;
57fec1fe 6017 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
4f31916f 6018 gen_op_andl_T0_ffff();
b8b6a50b
FB
6019 gen_check_io(s, ot, pc_start - s->cs_base,
6020 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
2e70f6ef
PB
6021 if (use_icount)
6022 gen_io_start();
b6abf97d 6023 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 6024 gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
57fec1fe 6025 gen_op_mov_reg_T1(ot, R_EAX);
2e70f6ef
PB
6026 if (use_icount) {
6027 gen_io_end();
6028 gen_jmp(s, s->pc - s->cs_base);
6029 }
2c0262af
FB
6030 break;
6031 case 0xee:
6032 case 0xef:
f115e911
FB
6033 if ((b & 1) == 0)
6034 ot = OT_BYTE;
6035 else
6036 ot = dflag ? OT_LONG : OT_WORD;
57fec1fe 6037 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
4f31916f 6038 gen_op_andl_T0_ffff();
b8b6a50b
FB
6039 gen_check_io(s, ot, pc_start - s->cs_base,
6040 svm_is_rep(prefixes));
57fec1fe 6041 gen_op_mov_TN_reg(ot, 1, R_EAX);
b8b6a50b 6042
2e70f6ef
PB
6043 if (use_icount)
6044 gen_io_start();
b6abf97d
FB
6045 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6046 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6047 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
a7812ae4 6048 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
2e70f6ef
PB
6049 if (use_icount) {
6050 gen_io_end();
6051 gen_jmp(s, s->pc - s->cs_base);
6052 }
2c0262af
FB
6053 break;
6054
6055 /************************/
6056 /* control */
6057 case 0xc2: /* ret im */
61382a50 6058 val = ldsw_code(s->pc);
2c0262af
FB
6059 s->pc += 2;
6060 gen_pop_T0(s);
8f091a59
FB
6061 if (CODE64(s) && s->dflag)
6062 s->dflag = 2;
2c0262af
FB
6063 gen_stack_update(s, val + (2 << s->dflag));
6064 if (s->dflag == 0)
6065 gen_op_andl_T0_ffff();
6066 gen_op_jmp_T0();
6067 gen_eob(s);
6068 break;
6069 case 0xc3: /* ret */
6070 gen_pop_T0(s);
6071 gen_pop_update(s);
6072 if (s->dflag == 0)
6073 gen_op_andl_T0_ffff();
6074 gen_op_jmp_T0();
6075 gen_eob(s);
6076 break;
6077 case 0xca: /* lret im */
61382a50 6078 val = ldsw_code(s->pc);
2c0262af
FB
6079 s->pc += 2;
6080 do_lret:
6081 if (s->pe && !s->vm86) {
6082 if (s->cc_op != CC_OP_DYNAMIC)
6083 gen_op_set_cc_op(s->cc_op);
14ce26e7 6084 gen_jmp_im(pc_start - s->cs_base);
a7812ae4
PB
6085 gen_helper_lret_protected(tcg_const_i32(s->dflag),
6086 tcg_const_i32(val));
2c0262af
FB
6087 } else {
6088 gen_stack_A0(s);
6089 /* pop offset */
57fec1fe 6090 gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
2c0262af
FB
6091 if (s->dflag == 0)
6092 gen_op_andl_T0_ffff();
6093 /* NOTE: keeping EIP updated is not a problem in case of
6094 exception */
6095 gen_op_jmp_T0();
6096 /* pop selector */
6097 gen_op_addl_A0_im(2 << s->dflag);
57fec1fe 6098 gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
3bd7da9e 6099 gen_op_movl_seg_T0_vm(R_CS);
2c0262af
FB
6100 /* add stack offset */
6101 gen_stack_update(s, val + (4 << s->dflag));
6102 }
6103 gen_eob(s);
6104 break;
6105 case 0xcb: /* lret */
6106 val = 0;
6107 goto do_lret;
6108 case 0xcf: /* iret */
872929aa 6109 gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
2c0262af
FB
6110 if (!s->pe) {
6111 /* real mode */
a7812ae4 6112 gen_helper_iret_real(tcg_const_i32(s->dflag));
2c0262af 6113 s->cc_op = CC_OP_EFLAGS;
f115e911
FB
6114 } else if (s->vm86) {
6115 if (s->iopl != 3) {
6116 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6117 } else {
a7812ae4 6118 gen_helper_iret_real(tcg_const_i32(s->dflag));
f115e911
FB
6119 s->cc_op = CC_OP_EFLAGS;
6120 }
2c0262af
FB
6121 } else {
6122 if (s->cc_op != CC_OP_DYNAMIC)
6123 gen_op_set_cc_op(s->cc_op);
14ce26e7 6124 gen_jmp_im(pc_start - s->cs_base);
a7812ae4
PB
6125 gen_helper_iret_protected(tcg_const_i32(s->dflag),
6126 tcg_const_i32(s->pc - s->cs_base));
2c0262af
FB
6127 s->cc_op = CC_OP_EFLAGS;
6128 }
6129 gen_eob(s);
6130 break;
6131 case 0xe8: /* call im */
6132 {
14ce26e7
FB
6133 if (dflag)
6134 tval = (int32_t)insn_get(s, OT_LONG);
6135 else
6136 tval = (int16_t)insn_get(s, OT_WORD);
2c0262af 6137 next_eip = s->pc - s->cs_base;
14ce26e7 6138 tval += next_eip;
2c0262af 6139 if (s->dflag == 0)
14ce26e7
FB
6140 tval &= 0xffff;
6141 gen_movtl_T0_im(next_eip);
2c0262af 6142 gen_push_T0(s);
14ce26e7 6143 gen_jmp(s, tval);
2c0262af
FB
6144 }
6145 break;
6146 case 0x9a: /* lcall im */
6147 {
6148 unsigned int selector, offset;
3b46e624 6149
14ce26e7
FB
6150 if (CODE64(s))
6151 goto illegal_op;
2c0262af
FB
6152 ot = dflag ? OT_LONG : OT_WORD;
6153 offset = insn_get(s, ot);
6154 selector = insn_get(s, OT_WORD);
3b46e624 6155
2c0262af 6156 gen_op_movl_T0_im(selector);
14ce26e7 6157 gen_op_movl_T1_imu(offset);
2c0262af
FB
6158 }
6159 goto do_lcall;
ecada8a2 6160 case 0xe9: /* jmp im */
14ce26e7
FB
6161 if (dflag)
6162 tval = (int32_t)insn_get(s, OT_LONG);
6163 else
6164 tval = (int16_t)insn_get(s, OT_WORD);
6165 tval += s->pc - s->cs_base;
2c0262af 6166 if (s->dflag == 0)
14ce26e7
FB
6167 tval &= 0xffff;
6168 gen_jmp(s, tval);
2c0262af
FB
6169 break;
6170 case 0xea: /* ljmp im */
6171 {
6172 unsigned int selector, offset;
6173
14ce26e7
FB
6174 if (CODE64(s))
6175 goto illegal_op;
2c0262af
FB
6176 ot = dflag ? OT_LONG : OT_WORD;
6177 offset = insn_get(s, ot);
6178 selector = insn_get(s, OT_WORD);
3b46e624 6179
2c0262af 6180 gen_op_movl_T0_im(selector);
14ce26e7 6181 gen_op_movl_T1_imu(offset);
2c0262af
FB
6182 }
6183 goto do_ljmp;
6184 case 0xeb: /* jmp Jb */
14ce26e7
FB
6185 tval = (int8_t)insn_get(s, OT_BYTE);
6186 tval += s->pc - s->cs_base;
2c0262af 6187 if (s->dflag == 0)
14ce26e7
FB
6188 tval &= 0xffff;
6189 gen_jmp(s, tval);
2c0262af
FB
6190 break;
6191 case 0x70 ... 0x7f: /* jcc Jb */
14ce26e7 6192 tval = (int8_t)insn_get(s, OT_BYTE);
2c0262af
FB
6193 goto do_jcc;
6194 case 0x180 ... 0x18f: /* jcc Jv */
6195 if (dflag) {
14ce26e7 6196 tval = (int32_t)insn_get(s, OT_LONG);
2c0262af 6197 } else {
5fafdf24 6198 tval = (int16_t)insn_get(s, OT_WORD);
2c0262af
FB
6199 }
6200 do_jcc:
6201 next_eip = s->pc - s->cs_base;
14ce26e7 6202 tval += next_eip;
2c0262af 6203 if (s->dflag == 0)
14ce26e7
FB
6204 tval &= 0xffff;
6205 gen_jcc(s, b, tval, next_eip);
2c0262af
FB
6206 break;
6207
6208 case 0x190 ... 0x19f: /* setcc Gv */
61382a50 6209 modrm = ldub_code(s->pc++);
2c0262af
FB
6210 gen_setcc(s, b);
6211 gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
6212 break;
6213 case 0x140 ... 0x14f: /* cmov Gv, Ev */
8e1c85e3
FB
6214 {
6215 int l1;
1e4840bf
FB
6216 TCGv t0;
6217
8e1c85e3
FB
6218 ot = dflag + OT_WORD;
6219 modrm = ldub_code(s->pc++);
6220 reg = ((modrm >> 3) & 7) | rex_r;
6221 mod = (modrm >> 6) & 3;
a7812ae4 6222 t0 = tcg_temp_local_new();
8e1c85e3
FB
6223 if (mod != 3) {
6224 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1e4840bf 6225 gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
8e1c85e3
FB
6226 } else {
6227 rm = (modrm & 7) | REX_B(s);
1e4840bf 6228 gen_op_mov_v_reg(ot, t0, rm);
8e1c85e3 6229 }
8e1c85e3
FB
6230#ifdef TARGET_X86_64
6231 if (ot == OT_LONG) {
6232 /* XXX: specific Intel behaviour ? */
6233 l1 = gen_new_label();
6234 gen_jcc1(s, s->cc_op, b ^ 1, l1);
1e4840bf 6235 tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
8e1c85e3
FB
6236 gen_set_label(l1);
6237 tcg_gen_movi_tl(cpu_tmp0, 0);
6238 tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
6239 } else
6240#endif
6241 {
6242 l1 = gen_new_label();
6243 gen_jcc1(s, s->cc_op, b ^ 1, l1);
1e4840bf 6244 gen_op_mov_reg_v(ot, reg, t0);
8e1c85e3
FB
6245 gen_set_label(l1);
6246 }
1e4840bf 6247 tcg_temp_free(t0);
2c0262af 6248 }
2c0262af 6249 break;
3b46e624 6250
2c0262af
FB
6251 /************************/
6252 /* flags */
6253 case 0x9c: /* pushf */
872929aa 6254 gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
2c0262af
FB
6255 if (s->vm86 && s->iopl != 3) {
6256 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6257 } else {
6258 if (s->cc_op != CC_OP_DYNAMIC)
6259 gen_op_set_cc_op(s->cc_op);
a7812ae4 6260 gen_helper_read_eflags(cpu_T[0]);
2c0262af
FB
6261 gen_push_T0(s);
6262 }
6263 break;
6264 case 0x9d: /* popf */
872929aa 6265 gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
2c0262af
FB
6266 if (s->vm86 && s->iopl != 3) {
6267 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6268 } else {
6269 gen_pop_T0(s);
6270 if (s->cpl == 0) {
6271 if (s->dflag) {
a7812ae4 6272 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6273 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK)));
2c0262af 6274 } else {
a7812ae4 6275 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6276 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff));
2c0262af
FB
6277 }
6278 } else {
4136f33c
FB
6279 if (s->cpl <= s->iopl) {
6280 if (s->dflag) {
a7812ae4 6281 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6282 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK)));
4136f33c 6283 } else {
a7812ae4 6284 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6285 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff));
4136f33c 6286 }
2c0262af 6287 } else {
4136f33c 6288 if (s->dflag) {
a7812ae4 6289 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6290 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK)));
4136f33c 6291 } else {
a7812ae4 6292 gen_helper_write_eflags(cpu_T[0],
bd7a7b33 6293 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff));
4136f33c 6294 }
2c0262af
FB
6295 }
6296 }
6297 gen_pop_update(s);
6298 s->cc_op = CC_OP_EFLAGS;
6299 /* abort translation because TF flag may change */
14ce26e7 6300 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
6301 gen_eob(s);
6302 }
6303 break;
6304 case 0x9e: /* sahf */
12e26b75 6305 if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
14ce26e7 6306 goto illegal_op;
57fec1fe 6307 gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
2c0262af
FB
6308 if (s->cc_op != CC_OP_DYNAMIC)
6309 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6310 gen_compute_eflags(cpu_cc_src);
6311 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
6312 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
6313 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
2c0262af
FB
6314 s->cc_op = CC_OP_EFLAGS;
6315 break;
6316 case 0x9f: /* lahf */
12e26b75 6317 if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
14ce26e7 6318 goto illegal_op;
2c0262af
FB
6319 if (s->cc_op != CC_OP_DYNAMIC)
6320 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6321 gen_compute_eflags(cpu_T[0]);
6322 /* Note: gen_compute_eflags() only gives the condition codes */
6323 tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02);
57fec1fe 6324 gen_op_mov_reg_T0(OT_BYTE, R_AH);
2c0262af
FB
6325 break;
6326 case 0xf5: /* cmc */
6327 if (s->cc_op != CC_OP_DYNAMIC)
6328 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6329 gen_compute_eflags(cpu_cc_src);
6330 tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
2c0262af
FB
6331 s->cc_op = CC_OP_EFLAGS;
6332 break;
6333 case 0xf8: /* clc */
6334 if (s->cc_op != CC_OP_DYNAMIC)
6335 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6336 gen_compute_eflags(cpu_cc_src);
6337 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
2c0262af
FB
6338 s->cc_op = CC_OP_EFLAGS;
6339 break;
6340 case 0xf9: /* stc */
6341 if (s->cc_op != CC_OP_DYNAMIC)
6342 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6343 gen_compute_eflags(cpu_cc_src);
6344 tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
2c0262af
FB
6345 s->cc_op = CC_OP_EFLAGS;
6346 break;
6347 case 0xfc: /* cld */
b6abf97d
FB
6348 tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6349 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
2c0262af
FB
6350 break;
6351 case 0xfd: /* std */
b6abf97d
FB
6352 tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6353 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
2c0262af
FB
6354 break;
6355
6356 /************************/
6357 /* bit operations */
6358 case 0x1ba: /* bt/bts/btr/btc Gv, im */
14ce26e7 6359 ot = dflag + OT_WORD;
61382a50 6360 modrm = ldub_code(s->pc++);
33698e5f 6361 op = (modrm >> 3) & 7;
2c0262af 6362 mod = (modrm >> 6) & 3;
14ce26e7 6363 rm = (modrm & 7) | REX_B(s);
2c0262af 6364 if (mod != 3) {
14ce26e7 6365 s->rip_offset = 1;
2c0262af 6366 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 6367 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 6368 } else {
57fec1fe 6369 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af
FB
6370 }
6371 /* load shift */
61382a50 6372 val = ldub_code(s->pc++);
2c0262af
FB
6373 gen_op_movl_T1_im(val);
6374 if (op < 4)
6375 goto illegal_op;
6376 op -= 4;
f484d386 6377 goto bt_op;
2c0262af
FB
6378 case 0x1a3: /* bt Gv, Ev */
6379 op = 0;
6380 goto do_btx;
6381 case 0x1ab: /* bts */
6382 op = 1;
6383 goto do_btx;
6384 case 0x1b3: /* btr */
6385 op = 2;
6386 goto do_btx;
6387 case 0x1bb: /* btc */
6388 op = 3;
6389 do_btx:
14ce26e7 6390 ot = dflag + OT_WORD;
61382a50 6391 modrm = ldub_code(s->pc++);
14ce26e7 6392 reg = ((modrm >> 3) & 7) | rex_r;
2c0262af 6393 mod = (modrm >> 6) & 3;
14ce26e7 6394 rm = (modrm & 7) | REX_B(s);
57fec1fe 6395 gen_op_mov_TN_reg(OT_LONG, 1, reg);
2c0262af
FB
6396 if (mod != 3) {
6397 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6398 /* specific case: we need to add a displacement */
f484d386
FB
6399 gen_exts(ot, cpu_T[1]);
6400 tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
6401 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
6402 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
57fec1fe 6403 gen_op_ld_T0_A0(ot + s->mem_index);
2c0262af 6404 } else {
57fec1fe 6405 gen_op_mov_TN_reg(ot, 0, rm);
2c0262af 6406 }
f484d386
FB
6407 bt_op:
6408 tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
6409 switch(op) {
6410 case 0:
6411 tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
6412 tcg_gen_movi_tl(cpu_cc_dst, 0);
6413 break;
6414 case 1:
6415 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6416 tcg_gen_movi_tl(cpu_tmp0, 1);
6417 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6418 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6419 break;
6420 case 2:
6421 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6422 tcg_gen_movi_tl(cpu_tmp0, 1);
6423 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6424 tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
6425 tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6426 break;
6427 default:
6428 case 3:
6429 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6430 tcg_gen_movi_tl(cpu_tmp0, 1);
6431 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6432 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6433 break;
6434 }
2c0262af
FB
6435 s->cc_op = CC_OP_SARB + ot;
6436 if (op != 0) {
6437 if (mod != 3)
57fec1fe 6438 gen_op_st_T0_A0(ot + s->mem_index);
2c0262af 6439 else
57fec1fe 6440 gen_op_mov_reg_T0(ot, rm);
f484d386
FB
6441 tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
6442 tcg_gen_movi_tl(cpu_cc_dst, 0);
2c0262af
FB
6443 }
6444 break;
6445 case 0x1bc: /* bsf */
6446 case 0x1bd: /* bsr */
6191b059
FB
6447 {
6448 int label1;
1e4840bf
FB
6449 TCGv t0;
6450
6191b059
FB
6451 ot = dflag + OT_WORD;
6452 modrm = ldub_code(s->pc++);
6453 reg = ((modrm >> 3) & 7) | rex_r;
6454 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
6455 gen_extu(ot, cpu_T[0]);
6456 label1 = gen_new_label();
6457 tcg_gen_movi_tl(cpu_cc_dst, 0);
a7812ae4 6458 t0 = tcg_temp_local_new();
1e4840bf
FB
6459 tcg_gen_mov_tl(t0, cpu_T[0]);
6460 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1);
6191b059 6461 if (b & 1) {
a7812ae4 6462 gen_helper_bsr(cpu_T[0], t0);
6191b059 6463 } else {
a7812ae4 6464 gen_helper_bsf(cpu_T[0], t0);
6191b059
FB
6465 }
6466 gen_op_mov_reg_T0(ot, reg);
6467 tcg_gen_movi_tl(cpu_cc_dst, 1);
6468 gen_set_label(label1);
6469 tcg_gen_discard_tl(cpu_cc_src);
6470 s->cc_op = CC_OP_LOGICB + ot;
1e4840bf 6471 tcg_temp_free(t0);
6191b059 6472 }
2c0262af
FB
6473 break;
6474 /************************/
6475 /* bcd */
6476 case 0x27: /* daa */
14ce26e7
FB
6477 if (CODE64(s))
6478 goto illegal_op;
2c0262af
FB
6479 if (s->cc_op != CC_OP_DYNAMIC)
6480 gen_op_set_cc_op(s->cc_op);
a7812ae4 6481 gen_helper_daa();
2c0262af
FB
6482 s->cc_op = CC_OP_EFLAGS;
6483 break;
6484 case 0x2f: /* das */
14ce26e7
FB
6485 if (CODE64(s))
6486 goto illegal_op;
2c0262af
FB
6487 if (s->cc_op != CC_OP_DYNAMIC)
6488 gen_op_set_cc_op(s->cc_op);
a7812ae4 6489 gen_helper_das();
2c0262af
FB
6490 s->cc_op = CC_OP_EFLAGS;
6491 break;
6492 case 0x37: /* aaa */
14ce26e7
FB
6493 if (CODE64(s))
6494 goto illegal_op;
2c0262af
FB
6495 if (s->cc_op != CC_OP_DYNAMIC)
6496 gen_op_set_cc_op(s->cc_op);
a7812ae4 6497 gen_helper_aaa();
2c0262af
FB
6498 s->cc_op = CC_OP_EFLAGS;
6499 break;
6500 case 0x3f: /* aas */
14ce26e7
FB
6501 if (CODE64(s))
6502 goto illegal_op;
2c0262af
FB
6503 if (s->cc_op != CC_OP_DYNAMIC)
6504 gen_op_set_cc_op(s->cc_op);
a7812ae4 6505 gen_helper_aas();
2c0262af
FB
6506 s->cc_op = CC_OP_EFLAGS;
6507 break;
6508 case 0xd4: /* aam */
14ce26e7
FB
6509 if (CODE64(s))
6510 goto illegal_op;
61382a50 6511 val = ldub_code(s->pc++);
b6d7c3db
TS
6512 if (val == 0) {
6513 gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
6514 } else {
a7812ae4 6515 gen_helper_aam(tcg_const_i32(val));
b6d7c3db
TS
6516 s->cc_op = CC_OP_LOGICB;
6517 }
2c0262af
FB
6518 break;
6519 case 0xd5: /* aad */
14ce26e7
FB
6520 if (CODE64(s))
6521 goto illegal_op;
61382a50 6522 val = ldub_code(s->pc++);
a7812ae4 6523 gen_helper_aad(tcg_const_i32(val));
2c0262af
FB
6524 s->cc_op = CC_OP_LOGICB;
6525 break;
6526 /************************/
6527 /* misc */
6528 case 0x90: /* nop */
14ce26e7 6529 /* XXX: xchg + rex handling */
ab1f142b
FB
6530 /* XXX: correct lock test for all insn */
6531 if (prefixes & PREFIX_LOCK)
6532 goto illegal_op;
0573fbfc
TS
6533 if (prefixes & PREFIX_REPZ) {
6534 gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
6535 }
2c0262af
FB
6536 break;
6537 case 0x9b: /* fwait */
5fafdf24 6538 if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
7eee2a50
FB
6539 (HF_MP_MASK | HF_TS_MASK)) {
6540 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
2ee73ac3
FB
6541 } else {
6542 if (s->cc_op != CC_OP_DYNAMIC)
6543 gen_op_set_cc_op(s->cc_op);
14ce26e7 6544 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6545 gen_helper_fwait();
7eee2a50 6546 }
2c0262af
FB
6547 break;
6548 case 0xcc: /* int3 */
6549 gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
6550 break;
6551 case 0xcd: /* int N */
61382a50 6552 val = ldub_code(s->pc++);
f115e911 6553 if (s->vm86 && s->iopl != 3) {
5fafdf24 6554 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
f115e911
FB
6555 } else {
6556 gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
6557 }
2c0262af
FB
6558 break;
6559 case 0xce: /* into */
14ce26e7
FB
6560 if (CODE64(s))
6561 goto illegal_op;
2c0262af
FB
6562 if (s->cc_op != CC_OP_DYNAMIC)
6563 gen_op_set_cc_op(s->cc_op);
a8ede8ba 6564 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6565 gen_helper_into(tcg_const_i32(s->pc - pc_start));
2c0262af
FB
6566 break;
6567 case 0xf1: /* icebp (undocumented, exits to external debugger) */
872929aa 6568 gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
aba9d61e 6569#if 1
2c0262af 6570 gen_debug(s, pc_start - s->cs_base);
aba9d61e
FB
6571#else
6572 /* start debug */
6573 tb_flush(cpu_single_env);
6574 cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6575#endif
2c0262af
FB
6576 break;
6577 case 0xfa: /* cli */
6578 if (!s->vm86) {
6579 if (s->cpl <= s->iopl) {
a7812ae4 6580 gen_helper_cli();
2c0262af
FB
6581 } else {
6582 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6583 }
6584 } else {
6585 if (s->iopl == 3) {
a7812ae4 6586 gen_helper_cli();
2c0262af
FB
6587 } else {
6588 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6589 }
6590 }
6591 break;
6592 case 0xfb: /* sti */
6593 if (!s->vm86) {
6594 if (s->cpl <= s->iopl) {
6595 gen_sti:
a7812ae4 6596 gen_helper_sti();
2c0262af 6597 /* interruptions are enabled only the first insn after sti */
a2cc3b24
FB
6598 /* If several instructions disable interrupts, only the
6599 _first_ does it */
6600 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
a7812ae4 6601 gen_helper_set_inhibit_irq();
2c0262af 6602 /* give a chance to handle pending irqs */
14ce26e7 6603 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
6604 gen_eob(s);
6605 } else {
6606 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6607 }
6608 } else {
6609 if (s->iopl == 3) {
6610 goto gen_sti;
6611 } else {
6612 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6613 }
6614 }
6615 break;
6616 case 0x62: /* bound */
14ce26e7
FB
6617 if (CODE64(s))
6618 goto illegal_op;
2c0262af 6619 ot = dflag ? OT_LONG : OT_WORD;
61382a50 6620 modrm = ldub_code(s->pc++);
2c0262af
FB
6621 reg = (modrm >> 3) & 7;
6622 mod = (modrm >> 6) & 3;
6623 if (mod == 3)
6624 goto illegal_op;
57fec1fe 6625 gen_op_mov_TN_reg(ot, 0, reg);
2c0262af 6626 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
14ce26e7 6627 gen_jmp_im(pc_start - s->cs_base);
b6abf97d 6628 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2c0262af 6629 if (ot == OT_WORD)
a7812ae4 6630 gen_helper_boundw(cpu_A0, cpu_tmp2_i32);
2c0262af 6631 else
a7812ae4 6632 gen_helper_boundl(cpu_A0, cpu_tmp2_i32);
2c0262af
FB
6633 break;
6634 case 0x1c8 ... 0x1cf: /* bswap reg */
14ce26e7
FB
6635 reg = (b & 7) | REX_B(s);
6636#ifdef TARGET_X86_64
6637 if (dflag == 2) {
57fec1fe
FB
6638 gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6639 tcg_gen_bswap_i64(cpu_T[0], cpu_T[0]);
6640 gen_op_mov_reg_T0(OT_QUAD, reg);
5fafdf24 6641 } else
14ce26e7 6642 {
a7812ae4 6643 TCGv_i32 tmp0;
57fec1fe
FB
6644 gen_op_mov_TN_reg(OT_LONG, 0, reg);
6645
a7812ae4 6646 tmp0 = tcg_temp_new_i32();
57fec1fe
FB
6647 tcg_gen_trunc_i64_i32(tmp0, cpu_T[0]);
6648 tcg_gen_bswap_i32(tmp0, tmp0);
6649 tcg_gen_extu_i32_i64(cpu_T[0], tmp0);
6650 gen_op_mov_reg_T0(OT_LONG, reg);
6651 }
6652#else
6653 {
6654 gen_op_mov_TN_reg(OT_LONG, 0, reg);
6655 tcg_gen_bswap_i32(cpu_T[0], cpu_T[0]);
6656 gen_op_mov_reg_T0(OT_LONG, reg);
14ce26e7 6657 }
57fec1fe 6658#endif
2c0262af
FB
6659 break;
6660 case 0xd6: /* salc */
14ce26e7
FB
6661 if (CODE64(s))
6662 goto illegal_op;
2c0262af
FB
6663 if (s->cc_op != CC_OP_DYNAMIC)
6664 gen_op_set_cc_op(s->cc_op);
bd7a7b33
FB
6665 gen_compute_eflags_c(cpu_T[0]);
6666 tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6667 gen_op_mov_reg_T0(OT_BYTE, R_EAX);
2c0262af
FB
6668 break;
6669 case 0xe0: /* loopnz */
6670 case 0xe1: /* loopz */
2c0262af
FB
6671 case 0xe2: /* loop */
6672 case 0xe3: /* jecxz */
14ce26e7 6673 {
6e0d8677 6674 int l1, l2, l3;
14ce26e7
FB
6675
6676 tval = (int8_t)insn_get(s, OT_BYTE);
6677 next_eip = s->pc - s->cs_base;
6678 tval += next_eip;
6679 if (s->dflag == 0)
6680 tval &= 0xffff;
3b46e624 6681
14ce26e7
FB
6682 l1 = gen_new_label();
6683 l2 = gen_new_label();
6e0d8677 6684 l3 = gen_new_label();
14ce26e7 6685 b &= 3;
6e0d8677
FB
6686 switch(b) {
6687 case 0: /* loopnz */
6688 case 1: /* loopz */
6689 if (s->cc_op != CC_OP_DYNAMIC)
6690 gen_op_set_cc_op(s->cc_op);
6691 gen_op_add_reg_im(s->aflag, R_ECX, -1);
6692 gen_op_jz_ecx(s->aflag, l3);
6693 gen_compute_eflags(cpu_tmp0);
6694 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z);
6695 if (b == 0) {
cb63669a 6696 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
6e0d8677 6697 } else {
cb63669a 6698 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1);
6e0d8677
FB
6699 }
6700 break;
6701 case 2: /* loop */
6702 gen_op_add_reg_im(s->aflag, R_ECX, -1);
6703 gen_op_jnz_ecx(s->aflag, l1);
6704 break;
6705 default:
6706 case 3: /* jcxz */
6707 gen_op_jz_ecx(s->aflag, l1);
6708 break;
14ce26e7
FB
6709 }
6710
6e0d8677 6711 gen_set_label(l3);
14ce26e7 6712 gen_jmp_im(next_eip);
8e1c85e3 6713 tcg_gen_br(l2);
6e0d8677 6714
14ce26e7
FB
6715 gen_set_label(l1);
6716 gen_jmp_im(tval);
6717 gen_set_label(l2);
6718 gen_eob(s);
6719 }
2c0262af
FB
6720 break;
6721 case 0x130: /* wrmsr */
6722 case 0x132: /* rdmsr */
6723 if (s->cpl != 0) {
6724 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6725 } else {
872929aa
FB
6726 if (s->cc_op != CC_OP_DYNAMIC)
6727 gen_op_set_cc_op(s->cc_op);
6728 gen_jmp_im(pc_start - s->cs_base);
0573fbfc 6729 if (b & 2) {
a7812ae4 6730 gen_helper_rdmsr();
0573fbfc 6731 } else {
a7812ae4 6732 gen_helper_wrmsr();
0573fbfc 6733 }
2c0262af
FB
6734 }
6735 break;
6736 case 0x131: /* rdtsc */
872929aa
FB
6737 if (s->cc_op != CC_OP_DYNAMIC)
6738 gen_op_set_cc_op(s->cc_op);
ecada8a2 6739 gen_jmp_im(pc_start - s->cs_base);
efade670
PB
6740 if (use_icount)
6741 gen_io_start();
a7812ae4 6742 gen_helper_rdtsc();
efade670
PB
6743 if (use_icount) {
6744 gen_io_end();
6745 gen_jmp(s, s->pc - s->cs_base);
6746 }
2c0262af 6747 break;
df01e0fc 6748 case 0x133: /* rdpmc */
872929aa
FB
6749 if (s->cc_op != CC_OP_DYNAMIC)
6750 gen_op_set_cc_op(s->cc_op);
df01e0fc 6751 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6752 gen_helper_rdpmc();
df01e0fc 6753 break;
023fe10d 6754 case 0x134: /* sysenter */
2436b61a
AZ
6755 /* For Intel SYSENTER is valid on 64-bit */
6756 if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
14ce26e7 6757 goto illegal_op;
023fe10d
FB
6758 if (!s->pe) {
6759 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6760 } else {
6761 if (s->cc_op != CC_OP_DYNAMIC) {
6762 gen_op_set_cc_op(s->cc_op);
6763 s->cc_op = CC_OP_DYNAMIC;
6764 }
14ce26e7 6765 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6766 gen_helper_sysenter();
023fe10d
FB
6767 gen_eob(s);
6768 }
6769 break;
6770 case 0x135: /* sysexit */
2436b61a
AZ
6771 /* For Intel SYSEXIT is valid on 64-bit */
6772 if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
14ce26e7 6773 goto illegal_op;
023fe10d
FB
6774 if (!s->pe) {
6775 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6776 } else {
6777 if (s->cc_op != CC_OP_DYNAMIC) {
6778 gen_op_set_cc_op(s->cc_op);
6779 s->cc_op = CC_OP_DYNAMIC;
6780 }
14ce26e7 6781 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6782 gen_helper_sysexit(tcg_const_i32(dflag));
023fe10d
FB
6783 gen_eob(s);
6784 }
6785 break;
14ce26e7
FB
6786#ifdef TARGET_X86_64
6787 case 0x105: /* syscall */
6788 /* XXX: is it usable in real mode ? */
6789 if (s->cc_op != CC_OP_DYNAMIC) {
6790 gen_op_set_cc_op(s->cc_op);
6791 s->cc_op = CC_OP_DYNAMIC;
6792 }
6793 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6794 gen_helper_syscall(tcg_const_i32(s->pc - pc_start));
14ce26e7
FB
6795 gen_eob(s);
6796 break;
6797 case 0x107: /* sysret */
6798 if (!s->pe) {
6799 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6800 } else {
6801 if (s->cc_op != CC_OP_DYNAMIC) {
6802 gen_op_set_cc_op(s->cc_op);
6803 s->cc_op = CC_OP_DYNAMIC;
6804 }
6805 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6806 gen_helper_sysret(tcg_const_i32(s->dflag));
aba9d61e
FB
6807 /* condition codes are modified only in long mode */
6808 if (s->lma)
6809 s->cc_op = CC_OP_EFLAGS;
14ce26e7
FB
6810 gen_eob(s);
6811 }
6812 break;
6813#endif
2c0262af 6814 case 0x1a2: /* cpuid */
9575cb94
FB
6815 if (s->cc_op != CC_OP_DYNAMIC)
6816 gen_op_set_cc_op(s->cc_op);
6817 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6818 gen_helper_cpuid();
2c0262af
FB
6819 break;
6820 case 0xf4: /* hlt */
6821 if (s->cpl != 0) {
6822 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6823 } else {
6824 if (s->cc_op != CC_OP_DYNAMIC)
6825 gen_op_set_cc_op(s->cc_op);
94451178 6826 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6827 gen_helper_hlt(tcg_const_i32(s->pc - pc_start));
2c0262af
FB
6828 s->is_jmp = 3;
6829 }
6830 break;
6831 case 0x100:
61382a50 6832 modrm = ldub_code(s->pc++);
2c0262af
FB
6833 mod = (modrm >> 6) & 3;
6834 op = (modrm >> 3) & 7;
6835 switch(op) {
6836 case 0: /* sldt */
f115e911
FB
6837 if (!s->pe || s->vm86)
6838 goto illegal_op;
872929aa 6839 gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
651ba608 6840 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
2c0262af
FB
6841 ot = OT_WORD;
6842 if (mod == 3)
6843 ot += s->dflag;
6844 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6845 break;
6846 case 2: /* lldt */
f115e911
FB
6847 if (!s->pe || s->vm86)
6848 goto illegal_op;
2c0262af
FB
6849 if (s->cpl != 0) {
6850 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6851 } else {
872929aa 6852 gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
2c0262af 6853 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
14ce26e7 6854 gen_jmp_im(pc_start - s->cs_base);
b6abf97d 6855 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 6856 gen_helper_lldt(cpu_tmp2_i32);
2c0262af
FB
6857 }
6858 break;
6859 case 1: /* str */
f115e911
FB
6860 if (!s->pe || s->vm86)
6861 goto illegal_op;
872929aa 6862 gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
651ba608 6863 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
2c0262af
FB
6864 ot = OT_WORD;
6865 if (mod == 3)
6866 ot += s->dflag;
6867 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6868 break;
6869 case 3: /* ltr */
f115e911
FB
6870 if (!s->pe || s->vm86)
6871 goto illegal_op;
2c0262af
FB
6872 if (s->cpl != 0) {
6873 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6874 } else {
872929aa 6875 gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
2c0262af 6876 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
14ce26e7 6877 gen_jmp_im(pc_start - s->cs_base);
b6abf97d 6878 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
a7812ae4 6879 gen_helper_ltr(cpu_tmp2_i32);
2c0262af
FB
6880 }
6881 break;
6882 case 4: /* verr */
6883 case 5: /* verw */
f115e911
FB
6884 if (!s->pe || s->vm86)
6885 goto illegal_op;
6886 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6887 if (s->cc_op != CC_OP_DYNAMIC)
6888 gen_op_set_cc_op(s->cc_op);
6889 if (op == 4)
a7812ae4 6890 gen_helper_verr(cpu_T[0]);
f115e911 6891 else
a7812ae4 6892 gen_helper_verw(cpu_T[0]);
f115e911
FB
6893 s->cc_op = CC_OP_EFLAGS;
6894 break;
2c0262af
FB
6895 default:
6896 goto illegal_op;
6897 }
6898 break;
6899 case 0x101:
61382a50 6900 modrm = ldub_code(s->pc++);
2c0262af
FB
6901 mod = (modrm >> 6) & 3;
6902 op = (modrm >> 3) & 7;
3d7374c5 6903 rm = modrm & 7;
2c0262af
FB
6904 switch(op) {
6905 case 0: /* sgdt */
2c0262af
FB
6906 if (mod == 3)
6907 goto illegal_op;
872929aa 6908 gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
2c0262af 6909 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
651ba608 6910 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
57fec1fe 6911 gen_op_st_T0_A0(OT_WORD + s->mem_index);
aba9d61e 6912 gen_add_A0_im(s, 2);
651ba608 6913 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
2c0262af
FB
6914 if (!s->dflag)
6915 gen_op_andl_T0_im(0xffffff);
57fec1fe 6916 gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
2c0262af 6917 break;
3d7374c5
FB
6918 case 1:
6919 if (mod == 3) {
6920 switch (rm) {
6921 case 0: /* monitor */
6922 if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6923 s->cpl != 0)
6924 goto illegal_op;
94451178
FB
6925 if (s->cc_op != CC_OP_DYNAMIC)
6926 gen_op_set_cc_op(s->cc_op);
3d7374c5
FB
6927 gen_jmp_im(pc_start - s->cs_base);
6928#ifdef TARGET_X86_64
6929 if (s->aflag == 2) {
bbf662ee 6930 gen_op_movq_A0_reg(R_EAX);
5fafdf24 6931 } else
3d7374c5
FB
6932#endif
6933 {
bbf662ee 6934 gen_op_movl_A0_reg(R_EAX);
3d7374c5
FB
6935 if (s->aflag == 0)
6936 gen_op_andl_A0_ffff();
6937 }
6938 gen_add_A0_ds_seg(s);
a7812ae4 6939 gen_helper_monitor(cpu_A0);
3d7374c5
FB
6940 break;
6941 case 1: /* mwait */
6942 if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6943 s->cpl != 0)
6944 goto illegal_op;
6945 if (s->cc_op != CC_OP_DYNAMIC) {
6946 gen_op_set_cc_op(s->cc_op);
6947 s->cc_op = CC_OP_DYNAMIC;
6948 }
94451178 6949 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 6950 gen_helper_mwait(tcg_const_i32(s->pc - pc_start));
3d7374c5
FB
6951 gen_eob(s);
6952 break;
6953 default:
6954 goto illegal_op;
6955 }
6956 } else { /* sidt */
872929aa 6957 gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
3d7374c5 6958 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
651ba608 6959 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
57fec1fe 6960 gen_op_st_T0_A0(OT_WORD + s->mem_index);
3d7374c5 6961 gen_add_A0_im(s, 2);
651ba608 6962 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
3d7374c5
FB
6963 if (!s->dflag)
6964 gen_op_andl_T0_im(0xffffff);
57fec1fe 6965 gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
3d7374c5
FB
6966 }
6967 break;
2c0262af
FB
6968 case 2: /* lgdt */
6969 case 3: /* lidt */
0573fbfc 6970 if (mod == 3) {
872929aa
FB
6971 if (s->cc_op != CC_OP_DYNAMIC)
6972 gen_op_set_cc_op(s->cc_op);
6973 gen_jmp_im(pc_start - s->cs_base);
0573fbfc
TS
6974 switch(rm) {
6975 case 0: /* VMRUN */
872929aa
FB
6976 if (!(s->flags & HF_SVME_MASK) || !s->pe)
6977 goto illegal_op;
6978 if (s->cpl != 0) {
6979 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
0573fbfc 6980 break;
872929aa 6981 } else {
a7812ae4
PB
6982 gen_helper_vmrun(tcg_const_i32(s->aflag),
6983 tcg_const_i32(s->pc - pc_start));
db620f46
FB
6984 tcg_gen_exit_tb(0);
6985 s->is_jmp = 3;
872929aa 6986 }
0573fbfc
TS
6987 break;
6988 case 1: /* VMMCALL */
872929aa
FB
6989 if (!(s->flags & HF_SVME_MASK))
6990 goto illegal_op;
a7812ae4 6991 gen_helper_vmmcall();
0573fbfc
TS
6992 break;
6993 case 2: /* VMLOAD */
872929aa
FB
6994 if (!(s->flags & HF_SVME_MASK) || !s->pe)
6995 goto illegal_op;
6996 if (s->cpl != 0) {
6997 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6998 break;
6999 } else {
a7812ae4 7000 gen_helper_vmload(tcg_const_i32(s->aflag));
872929aa 7001 }
0573fbfc
TS
7002 break;
7003 case 3: /* VMSAVE */
872929aa
FB
7004 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7005 goto illegal_op;
7006 if (s->cpl != 0) {
7007 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7008 break;
7009 } else {
a7812ae4 7010 gen_helper_vmsave(tcg_const_i32(s->aflag));
872929aa 7011 }
0573fbfc
TS
7012 break;
7013 case 4: /* STGI */
872929aa
FB
7014 if ((!(s->flags & HF_SVME_MASK) &&
7015 !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) ||
7016 !s->pe)
7017 goto illegal_op;
7018 if (s->cpl != 0) {
7019 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7020 break;
7021 } else {
a7812ae4 7022 gen_helper_stgi();
872929aa 7023 }
0573fbfc
TS
7024 break;
7025 case 5: /* CLGI */
872929aa
FB
7026 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7027 goto illegal_op;
7028 if (s->cpl != 0) {
7029 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7030 break;
7031 } else {
a7812ae4 7032 gen_helper_clgi();
872929aa 7033 }
0573fbfc
TS
7034 break;
7035 case 6: /* SKINIT */
872929aa
FB
7036 if ((!(s->flags & HF_SVME_MASK) &&
7037 !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) ||
7038 !s->pe)
7039 goto illegal_op;
a7812ae4 7040 gen_helper_skinit();
0573fbfc
TS
7041 break;
7042 case 7: /* INVLPGA */
872929aa
FB
7043 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7044 goto illegal_op;
7045 if (s->cpl != 0) {
7046 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7047 break;
7048 } else {
a7812ae4 7049 gen_helper_invlpga(tcg_const_i32(s->aflag));
872929aa 7050 }
0573fbfc
TS
7051 break;
7052 default:
7053 goto illegal_op;
7054 }
7055 } else if (s->cpl != 0) {
2c0262af
FB
7056 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7057 } else {
872929aa
FB
7058 gen_svm_check_intercept(s, pc_start,
7059 op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
2c0262af 7060 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
57fec1fe 7061 gen_op_ld_T1_A0(OT_WORD + s->mem_index);
aba9d61e 7062 gen_add_A0_im(s, 2);
57fec1fe 7063 gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
2c0262af
FB
7064 if (!s->dflag)
7065 gen_op_andl_T0_im(0xffffff);
7066 if (op == 2) {
651ba608
FB
7067 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
7068 tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
2c0262af 7069 } else {
651ba608
FB
7070 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
7071 tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
2c0262af
FB
7072 }
7073 }
7074 break;
7075 case 4: /* smsw */
872929aa 7076 gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
651ba608 7077 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
2c0262af
FB
7078 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
7079 break;
7080 case 6: /* lmsw */
7081 if (s->cpl != 0) {
7082 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7083 } else {
872929aa 7084 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
2c0262af 7085 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
a7812ae4 7086 gen_helper_lmsw(cpu_T[0]);
14ce26e7 7087 gen_jmp_im(s->pc - s->cs_base);
d71b9a8b 7088 gen_eob(s);
2c0262af
FB
7089 }
7090 break;
7091 case 7: /* invlpg */
7092 if (s->cpl != 0) {
7093 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7094 } else {
14ce26e7
FB
7095 if (mod == 3) {
7096#ifdef TARGET_X86_64
3d7374c5 7097 if (CODE64(s) && rm == 0) {
14ce26e7 7098 /* swapgs */
651ba608
FB
7099 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,segs[R_GS].base));
7100 tcg_gen_ld_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,kernelgsbase));
7101 tcg_gen_st_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,segs[R_GS].base));
7102 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,kernelgsbase));
5fafdf24 7103 } else
14ce26e7
FB
7104#endif
7105 {
7106 goto illegal_op;
7107 }
7108 } else {
9575cb94
FB
7109 if (s->cc_op != CC_OP_DYNAMIC)
7110 gen_op_set_cc_op(s->cc_op);
7111 gen_jmp_im(pc_start - s->cs_base);
14ce26e7 7112 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
a7812ae4 7113 gen_helper_invlpg(cpu_A0);
14ce26e7
FB
7114 gen_jmp_im(s->pc - s->cs_base);
7115 gen_eob(s);
7116 }
2c0262af
FB
7117 }
7118 break;
7119 default:
7120 goto illegal_op;
7121 }
7122 break;
3415a4dd
FB
7123 case 0x108: /* invd */
7124 case 0x109: /* wbinvd */
7125 if (s->cpl != 0) {
7126 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7127 } else {
872929aa 7128 gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
3415a4dd
FB
7129 /* nothing to do */
7130 }
7131 break;
14ce26e7
FB
7132 case 0x63: /* arpl or movslS (x86_64) */
7133#ifdef TARGET_X86_64
7134 if (CODE64(s)) {
7135 int d_ot;
7136 /* d_ot is the size of destination */
7137 d_ot = dflag + OT_WORD;
7138
7139 modrm = ldub_code(s->pc++);
7140 reg = ((modrm >> 3) & 7) | rex_r;
7141 mod = (modrm >> 6) & 3;
7142 rm = (modrm & 7) | REX_B(s);
3b46e624 7143
14ce26e7 7144 if (mod == 3) {
57fec1fe 7145 gen_op_mov_TN_reg(OT_LONG, 0, rm);
14ce26e7
FB
7146 /* sign extend */
7147 if (d_ot == OT_QUAD)
e108dd01 7148 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
57fec1fe 7149 gen_op_mov_reg_T0(d_ot, reg);
14ce26e7
FB
7150 } else {
7151 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7152 if (d_ot == OT_QUAD) {
57fec1fe 7153 gen_op_lds_T0_A0(OT_LONG + s->mem_index);
14ce26e7 7154 } else {
57fec1fe 7155 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
14ce26e7 7156 }
57fec1fe 7157 gen_op_mov_reg_T0(d_ot, reg);
14ce26e7 7158 }
5fafdf24 7159 } else
14ce26e7
FB
7160#endif
7161 {
3bd7da9e 7162 int label1;
1e4840bf
FB
7163 TCGv t0, t1, t2;
7164
14ce26e7
FB
7165 if (!s->pe || s->vm86)
7166 goto illegal_op;
a7812ae4
PB
7167 t0 = tcg_temp_local_new();
7168 t1 = tcg_temp_local_new();
7169 t2 = tcg_temp_local_new();
3bd7da9e 7170 ot = OT_WORD;
14ce26e7
FB
7171 modrm = ldub_code(s->pc++);
7172 reg = (modrm >> 3) & 7;
7173 mod = (modrm >> 6) & 3;
7174 rm = modrm & 7;
7175 if (mod != 3) {
7176 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1e4840bf 7177 gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
14ce26e7 7178 } else {
1e4840bf 7179 gen_op_mov_v_reg(ot, t0, rm);
14ce26e7 7180 }
1e4840bf
FB
7181 gen_op_mov_v_reg(ot, t1, reg);
7182 tcg_gen_andi_tl(cpu_tmp0, t0, 3);
7183 tcg_gen_andi_tl(t1, t1, 3);
7184 tcg_gen_movi_tl(t2, 0);
3bd7da9e 7185 label1 = gen_new_label();
1e4840bf
FB
7186 tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
7187 tcg_gen_andi_tl(t0, t0, ~3);
7188 tcg_gen_or_tl(t0, t0, t1);
7189 tcg_gen_movi_tl(t2, CC_Z);
3bd7da9e 7190 gen_set_label(label1);
14ce26e7 7191 if (mod != 3) {
1e4840bf 7192 gen_op_st_v(ot + s->mem_index, t0, cpu_A0);
14ce26e7 7193 } else {
1e4840bf 7194 gen_op_mov_reg_v(ot, rm, t0);
14ce26e7 7195 }
3bd7da9e
FB
7196 if (s->cc_op != CC_OP_DYNAMIC)
7197 gen_op_set_cc_op(s->cc_op);
7198 gen_compute_eflags(cpu_cc_src);
7199 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
1e4840bf 7200 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
3bd7da9e 7201 s->cc_op = CC_OP_EFLAGS;
1e4840bf
FB
7202 tcg_temp_free(t0);
7203 tcg_temp_free(t1);
7204 tcg_temp_free(t2);
f115e911 7205 }
f115e911 7206 break;
2c0262af
FB
7207 case 0x102: /* lar */
7208 case 0x103: /* lsl */
cec6843e
FB
7209 {
7210 int label1;
1e4840bf 7211 TCGv t0;
cec6843e
FB
7212 if (!s->pe || s->vm86)
7213 goto illegal_op;
7214 ot = dflag ? OT_LONG : OT_WORD;
7215 modrm = ldub_code(s->pc++);
7216 reg = ((modrm >> 3) & 7) | rex_r;
7217 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
a7812ae4 7218 t0 = tcg_temp_local_new();
cec6843e
FB
7219 if (s->cc_op != CC_OP_DYNAMIC)
7220 gen_op_set_cc_op(s->cc_op);
7221 if (b == 0x102)
a7812ae4 7222 gen_helper_lar(t0, cpu_T[0]);
cec6843e 7223 else
a7812ae4 7224 gen_helper_lsl(t0, cpu_T[0]);
cec6843e
FB
7225 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
7226 label1 = gen_new_label();
cb63669a 7227 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
1e4840bf 7228 gen_op_mov_reg_v(ot, reg, t0);
cec6843e
FB
7229 gen_set_label(label1);
7230 s->cc_op = CC_OP_EFLAGS;
1e4840bf 7231 tcg_temp_free(t0);
cec6843e 7232 }
2c0262af
FB
7233 break;
7234 case 0x118:
61382a50 7235 modrm = ldub_code(s->pc++);
2c0262af
FB
7236 mod = (modrm >> 6) & 3;
7237 op = (modrm >> 3) & 7;
7238 switch(op) {
7239 case 0: /* prefetchnta */
7240 case 1: /* prefetchnt0 */
7241 case 2: /* prefetchnt0 */
7242 case 3: /* prefetchnt0 */
7243 if (mod == 3)
7244 goto illegal_op;
7245 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7246 /* nothing more to do */
7247 break;
e17a36ce
FB
7248 default: /* nop (multi byte) */
7249 gen_nop_modrm(s, modrm);
7250 break;
2c0262af
FB
7251 }
7252 break;
e17a36ce
FB
7253 case 0x119 ... 0x11f: /* nop (multi byte) */
7254 modrm = ldub_code(s->pc++);
7255 gen_nop_modrm(s, modrm);
7256 break;
2c0262af
FB
7257 case 0x120: /* mov reg, crN */
7258 case 0x122: /* mov crN, reg */
7259 if (s->cpl != 0) {
7260 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7261 } else {
61382a50 7262 modrm = ldub_code(s->pc++);
2c0262af
FB
7263 if ((modrm & 0xc0) != 0xc0)
7264 goto illegal_op;
14ce26e7
FB
7265 rm = (modrm & 7) | REX_B(s);
7266 reg = ((modrm >> 3) & 7) | rex_r;
7267 if (CODE64(s))
7268 ot = OT_QUAD;
7269 else
7270 ot = OT_LONG;
2c0262af
FB
7271 switch(reg) {
7272 case 0:
7273 case 2:
7274 case 3:
7275 case 4:
9230e66e 7276 case 8:
872929aa
FB
7277 if (s->cc_op != CC_OP_DYNAMIC)
7278 gen_op_set_cc_op(s->cc_op);
7279 gen_jmp_im(pc_start - s->cs_base);
2c0262af 7280 if (b & 2) {
57fec1fe 7281 gen_op_mov_TN_reg(ot, 0, rm);
a7812ae4 7282 gen_helper_write_crN(tcg_const_i32(reg), cpu_T[0]);
14ce26e7 7283 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
7284 gen_eob(s);
7285 } else {
a7812ae4 7286 gen_helper_read_crN(cpu_T[0], tcg_const_i32(reg));
57fec1fe 7287 gen_op_mov_reg_T0(ot, rm);
2c0262af
FB
7288 }
7289 break;
7290 default:
7291 goto illegal_op;
7292 }
7293 }
7294 break;
7295 case 0x121: /* mov reg, drN */
7296 case 0x123: /* mov drN, reg */
7297 if (s->cpl != 0) {
7298 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7299 } else {
61382a50 7300 modrm = ldub_code(s->pc++);
2c0262af
FB
7301 if ((modrm & 0xc0) != 0xc0)
7302 goto illegal_op;
14ce26e7
FB
7303 rm = (modrm & 7) | REX_B(s);
7304 reg = ((modrm >> 3) & 7) | rex_r;
7305 if (CODE64(s))
7306 ot = OT_QUAD;
7307 else
7308 ot = OT_LONG;
2c0262af 7309 /* XXX: do it dynamically with CR4.DE bit */
14ce26e7 7310 if (reg == 4 || reg == 5 || reg >= 8)
2c0262af
FB
7311 goto illegal_op;
7312 if (b & 2) {
0573fbfc 7313 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
57fec1fe 7314 gen_op_mov_TN_reg(ot, 0, rm);
a7812ae4 7315 gen_helper_movl_drN_T0(tcg_const_i32(reg), cpu_T[0]);
14ce26e7 7316 gen_jmp_im(s->pc - s->cs_base);
2c0262af
FB
7317 gen_eob(s);
7318 } else {
0573fbfc 7319 gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
651ba608 7320 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
57fec1fe 7321 gen_op_mov_reg_T0(ot, rm);
2c0262af
FB
7322 }
7323 }
7324 break;
7325 case 0x106: /* clts */
7326 if (s->cpl != 0) {
7327 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7328 } else {
0573fbfc 7329 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
a7812ae4 7330 gen_helper_clts();
7eee2a50 7331 /* abort block because static cpu state changed */
14ce26e7 7332 gen_jmp_im(s->pc - s->cs_base);
7eee2a50 7333 gen_eob(s);
2c0262af
FB
7334 }
7335 break;
222a3336 7336 /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
664e0f19
FB
7337 case 0x1c3: /* MOVNTI reg, mem */
7338 if (!(s->cpuid_features & CPUID_SSE2))
14ce26e7 7339 goto illegal_op;
664e0f19
FB
7340 ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
7341 modrm = ldub_code(s->pc++);
7342 mod = (modrm >> 6) & 3;
7343 if (mod == 3)
7344 goto illegal_op;
7345 reg = ((modrm >> 3) & 7) | rex_r;
7346 /* generate a generic store */
7347 gen_ldst_modrm(s, modrm, ot, reg, 1);
14ce26e7 7348 break;
664e0f19
FB
7349 case 0x1ae:
7350 modrm = ldub_code(s->pc++);
7351 mod = (modrm >> 6) & 3;
7352 op = (modrm >> 3) & 7;
7353 switch(op) {
7354 case 0: /* fxsave */
5fafdf24 7355 if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
0fd14b72 7356 (s->flags & HF_EM_MASK))
14ce26e7 7357 goto illegal_op;
0fd14b72
FB
7358 if (s->flags & HF_TS_MASK) {
7359 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7360 break;
7361 }
664e0f19 7362 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
19e6c4b8
FB
7363 if (s->cc_op != CC_OP_DYNAMIC)
7364 gen_op_set_cc_op(s->cc_op);
7365 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 7366 gen_helper_fxsave(cpu_A0, tcg_const_i32((s->dflag == 2)));
664e0f19
FB
7367 break;
7368 case 1: /* fxrstor */
5fafdf24 7369 if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
0fd14b72 7370 (s->flags & HF_EM_MASK))
14ce26e7 7371 goto illegal_op;
0fd14b72
FB
7372 if (s->flags & HF_TS_MASK) {
7373 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7374 break;
7375 }
664e0f19 7376 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
19e6c4b8
FB
7377 if (s->cc_op != CC_OP_DYNAMIC)
7378 gen_op_set_cc_op(s->cc_op);
7379 gen_jmp_im(pc_start - s->cs_base);
a7812ae4 7380 gen_helper_fxrstor(cpu_A0, tcg_const_i32((s->dflag == 2)));
664e0f19
FB
7381 break;
7382 case 2: /* ldmxcsr */
7383 case 3: /* stmxcsr */
7384 if (s->flags & HF_TS_MASK) {
7385 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7386 break;
14ce26e7 7387 }
664e0f19
FB
7388 if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
7389 mod == 3)
14ce26e7 7390 goto illegal_op;
664e0f19
FB
7391 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7392 if (op == 2) {
57fec1fe 7393 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
651ba608 7394 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
14ce26e7 7395 } else {
651ba608 7396 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
57fec1fe 7397 gen_op_st_T0_A0(OT_LONG + s->mem_index);
14ce26e7 7398 }
664e0f19
FB
7399 break;
7400 case 5: /* lfence */
7401 case 6: /* mfence */
664e0f19
FB
7402 if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
7403 goto illegal_op;
7404 break;
8f091a59
FB
7405 case 7: /* sfence / clflush */
7406 if ((modrm & 0xc7) == 0xc0) {
7407 /* sfence */
a35f3ec7 7408 /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
8f091a59
FB
7409 if (!(s->cpuid_features & CPUID_SSE))
7410 goto illegal_op;
7411 } else {
7412 /* clflush */
7413 if (!(s->cpuid_features & CPUID_CLFLUSH))
7414 goto illegal_op;
7415 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7416 }
7417 break;
664e0f19 7418 default:
14ce26e7
FB
7419 goto illegal_op;
7420 }
7421 break;
a35f3ec7 7422 case 0x10d: /* 3DNow! prefetch(w) */
8f091a59 7423 modrm = ldub_code(s->pc++);
a35f3ec7
AJ
7424 mod = (modrm >> 6) & 3;
7425 if (mod == 3)
7426 goto illegal_op;
8f091a59
FB
7427 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7428 /* ignore for now */
7429 break;
3b21e03e 7430 case 0x1aa: /* rsm */
872929aa 7431 gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
3b21e03e
FB
7432 if (!(s->flags & HF_SMM_MASK))
7433 goto illegal_op;
7434 if (s->cc_op != CC_OP_DYNAMIC) {
7435 gen_op_set_cc_op(s->cc_op);
7436 s->cc_op = CC_OP_DYNAMIC;
7437 }
7438 gen_jmp_im(s->pc - s->cs_base);
a7812ae4 7439 gen_helper_rsm();
3b21e03e
FB
7440 gen_eob(s);
7441 break;
222a3336
AZ
7442 case 0x1b8: /* SSE4.2 popcnt */
7443 if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
7444 PREFIX_REPZ)
7445 goto illegal_op;
7446 if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
7447 goto illegal_op;
7448
7449 modrm = ldub_code(s->pc++);
7450 reg = ((modrm >> 3) & 7);
7451
7452 if (s->prefix & PREFIX_DATA)
7453 ot = OT_WORD;
7454 else if (s->dflag != 2)
7455 ot = OT_LONG;
7456 else
7457 ot = OT_QUAD;
7458
7459 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
a7812ae4 7460 gen_helper_popcnt(cpu_T[0], cpu_T[0], tcg_const_i32(ot));
222a3336 7461 gen_op_mov_reg_T0(ot, reg);
fdb0d09d
AZ
7462
7463 s->cc_op = CC_OP_EFLAGS;
222a3336 7464 break;
a35f3ec7
AJ
7465 case 0x10e ... 0x10f:
7466 /* 3DNow! instructions, ignore prefixes */
7467 s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
664e0f19
FB
7468 case 0x110 ... 0x117:
7469 case 0x128 ... 0x12f:
4242b1bd 7470 case 0x138 ... 0x13a:
664e0f19
FB
7471 case 0x150 ... 0x177:
7472 case 0x17c ... 0x17f:
7473 case 0x1c2:
7474 case 0x1c4 ... 0x1c6:
7475 case 0x1d0 ... 0x1fe:
7476 gen_sse(s, b, pc_start, rex_r);
7477 break;
2c0262af
FB
7478 default:
7479 goto illegal_op;
7480 }
7481 /* lock generation */
7482 if (s->prefix & PREFIX_LOCK)
a7812ae4 7483 gen_helper_unlock();
2c0262af
FB
7484 return s->pc;
7485 illegal_op:
ab1f142b 7486 if (s->prefix & PREFIX_LOCK)
a7812ae4 7487 gen_helper_unlock();
2c0262af
FB
7488 /* XXX: ensure that no lock was generated */
7489 gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
7490 return s->pc;
7491}
7492
2c0262af
FB
7493void optimize_flags_init(void)
7494{
b6abf97d
FB
7495#if TCG_TARGET_REG_BITS == 32
7496 assert(sizeof(CCTable) == (1 << 3));
7497#else
7498 assert(sizeof(CCTable) == (1 << 4));
7499#endif
a7812ae4
PB
7500 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7501 cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7502 offsetof(CPUState, cc_op), "cc_op");
7503 cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
7504 "cc_src");
7505 cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
7506 "cc_dst");
7507 cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp),
7508 "cc_tmp");
437a88a5
FB
7509
7510 /* register helpers */
a7812ae4 7511#define GEN_HELPER 2
437a88a5 7512#include "helper.h"
2c0262af
FB
7513}
7514
7515/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
7516 basic block 'tb'. If search_pc is TRUE, also generate PC
7517 information for each intermediate instruction. */
2cfc5f17
TS
7518static inline void gen_intermediate_code_internal(CPUState *env,
7519 TranslationBlock *tb,
7520 int search_pc)
2c0262af
FB
7521{
7522 DisasContext dc1, *dc = &dc1;
14ce26e7 7523 target_ulong pc_ptr;
2c0262af 7524 uint16_t *gen_opc_end;
c068688b
JM
7525 int j, lj, cflags;
7526 uint64_t flags;
14ce26e7
FB
7527 target_ulong pc_start;
7528 target_ulong cs_base;
2e70f6ef
PB
7529 int num_insns;
7530 int max_insns;
3b46e624 7531
2c0262af 7532 /* generate intermediate code */
14ce26e7
FB
7533 pc_start = tb->pc;
7534 cs_base = tb->cs_base;
2c0262af 7535 flags = tb->flags;
d720b93d 7536 cflags = tb->cflags;
3a1d9b8b 7537
4f31916f 7538 dc->pe = (flags >> HF_PE_SHIFT) & 1;
2c0262af
FB
7539 dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
7540 dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
7541 dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
7542 dc->f_st = 0;
7543 dc->vm86 = (flags >> VM_SHIFT) & 1;
7544 dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
7545 dc->iopl = (flags >> IOPL_SHIFT) & 3;
7546 dc->tf = (flags >> TF_SHIFT) & 1;
34865134 7547 dc->singlestep_enabled = env->singlestep_enabled;
2c0262af
FB
7548 dc->cc_op = CC_OP_DYNAMIC;
7549 dc->cs_base = cs_base;
7550 dc->tb = tb;
7551 dc->popl_esp_hack = 0;
7552 /* select memory access functions */
7553 dc->mem_index = 0;
7554 if (flags & HF_SOFTMMU_MASK) {
7555 if (dc->cpl == 3)
14ce26e7 7556 dc->mem_index = 2 * 4;
2c0262af 7557 else
14ce26e7 7558 dc->mem_index = 1 * 4;
2c0262af 7559 }
14ce26e7 7560 dc->cpuid_features = env->cpuid_features;
3d7374c5 7561 dc->cpuid_ext_features = env->cpuid_ext_features;
e771edab 7562 dc->cpuid_ext2_features = env->cpuid_ext2_features;
12e26b75 7563 dc->cpuid_ext3_features = env->cpuid_ext3_features;
14ce26e7
FB
7564#ifdef TARGET_X86_64
7565 dc->lma = (flags >> HF_LMA_SHIFT) & 1;
7566 dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
7567#endif
7eee2a50 7568 dc->flags = flags;
a2cc3b24
FB
7569 dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
7570 (flags & HF_INHIBIT_IRQ_MASK)
415fa2ea 7571#ifndef CONFIG_SOFTMMU
2c0262af
FB
7572 || (flags & HF_SOFTMMU_MASK)
7573#endif
7574 );
4f31916f
FB
7575#if 0
7576 /* check addseg logic */
dc196a57 7577 if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
4f31916f
FB
7578 printf("ERROR addseg\n");
7579#endif
7580
a7812ae4
PB
7581 cpu_T[0] = tcg_temp_new();
7582 cpu_T[1] = tcg_temp_new();
7583 cpu_A0 = tcg_temp_new();
7584 cpu_T3 = tcg_temp_new();
7585
7586 cpu_tmp0 = tcg_temp_new();
7587 cpu_tmp1_i64 = tcg_temp_new_i64();
7588 cpu_tmp2_i32 = tcg_temp_new_i32();
7589 cpu_tmp3_i32 = tcg_temp_new_i32();
7590 cpu_tmp4 = tcg_temp_new();
7591 cpu_tmp5 = tcg_temp_new();
7592 cpu_tmp6 = tcg_temp_new();
7593 cpu_ptr0 = tcg_temp_new_ptr();
7594 cpu_ptr1 = tcg_temp_new_ptr();
57fec1fe 7595
2c0262af 7596 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
2c0262af
FB
7597
7598 dc->is_jmp = DISAS_NEXT;
7599 pc_ptr = pc_start;
7600 lj = -1;
2e70f6ef
PB
7601 num_insns = 0;
7602 max_insns = tb->cflags & CF_COUNT_MASK;
7603 if (max_insns == 0)
7604 max_insns = CF_COUNT_MASK;
2c0262af 7605
2e70f6ef 7606 gen_icount_start();
2c0262af
FB
7607 for(;;) {
7608 if (env->nb_breakpoints > 0) {
7609 for(j = 0; j < env->nb_breakpoints; j++) {
14ce26e7 7610 if (env->breakpoints[j] == pc_ptr) {
2c0262af
FB
7611 gen_debug(dc, pc_ptr - dc->cs_base);
7612 break;
7613 }
7614 }
7615 }
7616 if (search_pc) {
7617 j = gen_opc_ptr - gen_opc_buf;
7618 if (lj < j) {
7619 lj++;
7620 while (lj < j)
7621 gen_opc_instr_start[lj++] = 0;
7622 }
14ce26e7 7623 gen_opc_pc[lj] = pc_ptr;
2c0262af
FB
7624 gen_opc_cc_op[lj] = dc->cc_op;
7625 gen_opc_instr_start[lj] = 1;
2e70f6ef 7626 gen_opc_icount[lj] = num_insns;
2c0262af 7627 }
2e70f6ef
PB
7628 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
7629 gen_io_start();
7630
2c0262af 7631 pc_ptr = disas_insn(dc, pc_ptr);
2e70f6ef 7632 num_insns++;
2c0262af
FB
7633 /* stop translation if indicated */
7634 if (dc->is_jmp)
7635 break;
7636 /* if single step mode, we generate only one instruction and
7637 generate an exception */
a2cc3b24
FB
7638 /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
7639 the flag and abort the translation to give the irqs a
7640 change to be happen */
5fafdf24 7641 if (dc->tf || dc->singlestep_enabled ||
2e70f6ef 7642 (flags & HF_INHIBIT_IRQ_MASK)) {
14ce26e7 7643 gen_jmp_im(pc_ptr - dc->cs_base);
2c0262af
FB
7644 gen_eob(dc);
7645 break;
7646 }
7647 /* if too long translation, stop generation too */
7648 if (gen_opc_ptr >= gen_opc_end ||
2e70f6ef
PB
7649 (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
7650 num_insns >= max_insns) {
14ce26e7 7651 gen_jmp_im(pc_ptr - dc->cs_base);
2c0262af
FB
7652 gen_eob(dc);
7653 break;
7654 }
7655 }
2e70f6ef
PB
7656 if (tb->cflags & CF_LAST_IO)
7657 gen_io_end();
7658 gen_icount_end(tb, num_insns);
2c0262af
FB
7659 *gen_opc_ptr = INDEX_op_end;
7660 /* we don't forget to fill the last values */
7661 if (search_pc) {
7662 j = gen_opc_ptr - gen_opc_buf;
7663 lj++;
7664 while (lj <= j)
7665 gen_opc_instr_start[lj++] = 0;
7666 }
3b46e624 7667
2c0262af 7668#ifdef DEBUG_DISAS
658c8bda 7669 if (loglevel & CPU_LOG_TB_CPU) {
7fe48483 7670 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
658c8bda 7671 }
e19e89a5 7672 if (loglevel & CPU_LOG_TB_IN_ASM) {
14ce26e7 7673 int disas_flags;
2c0262af
FB
7674 fprintf(logfile, "----------------\n");
7675 fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
14ce26e7
FB
7676#ifdef TARGET_X86_64
7677 if (dc->code64)
7678 disas_flags = 2;
7679 else
7680#endif
7681 disas_flags = !dc->code32;
7682 target_disas(logfile, pc_start, pc_ptr - pc_start, disas_flags);
2c0262af 7683 fprintf(logfile, "\n");
2c0262af
FB
7684 }
7685#endif
7686
2e70f6ef 7687 if (!search_pc) {
2c0262af 7688 tb->size = pc_ptr - pc_start;
2e70f6ef
PB
7689 tb->icount = num_insns;
7690 }
2c0262af
FB
7691}
7692
2cfc5f17 7693void gen_intermediate_code(CPUState *env, TranslationBlock *tb)
2c0262af 7694{
2cfc5f17 7695 gen_intermediate_code_internal(env, tb, 0);
2c0262af
FB
7696}
7697
2cfc5f17 7698void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
2c0262af 7699{
2cfc5f17 7700 gen_intermediate_code_internal(env, tb, 1);
2c0262af
FB
7701}
7702
d2856f1a
AJ
7703void gen_pc_load(CPUState *env, TranslationBlock *tb,
7704 unsigned long searched_pc, int pc_pos, void *puc)
7705{
7706 int cc_op;
7707#ifdef DEBUG_DISAS
7708 if (loglevel & CPU_LOG_TB_OP) {
7709 int i;
7710 fprintf(logfile, "RESTORE:\n");
7711 for(i = 0;i <= pc_pos; i++) {
7712 if (gen_opc_instr_start[i]) {
7713 fprintf(logfile, "0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7714 }
7715 }
7716 fprintf(logfile, "spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7717 searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7718 (uint32_t)tb->cs_base);
7719 }
7720#endif
7721 env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7722 cc_op = gen_opc_cc_op[pc_pos];
7723 if (cc_op != CC_OP_DYNAMIC)
7724 env->cc_op = cc_op;
7725}