]> git.proxmox.com Git - mirror_qemu.git/blame - target-lm32/helper.c
maint: remove / fix many doubled words
[mirror_qemu.git] / target-lm32 / helper.c
CommitLineData
17c0fa3d
MW
1/*
2 * LatticeMico32 helper routines.
3 *
f7bbcfb5 4 * Copyright (c) 2010-2014 Michael Walle <michael@walle.cc>
17c0fa3d
MW
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
17c0fa3d 20#include "cpu.h"
1de7afc9 21#include "qemu/host-utils.h"
f7bbcfb5 22#include "sysemu/sysemu.h"
cfe67cef 23#include "exec/semihost.h"
17c0fa3d 24
7510454e 25int lm32_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw,
97b348e7 26 int mmu_idx)
17c0fa3d 27{
7510454e
AF
28 LM32CPU *cpu = LM32_CPU(cs);
29 CPULM32State *env = &cpu->env;
17c0fa3d
MW
30 int prot;
31
32 address &= TARGET_PAGE_MASK;
33 prot = PAGE_BITS;
34 if (env->flags & LM32_FLAG_IGNORE_MSB) {
0c591eb0
AF
35 tlb_set_page(cs, address, address & 0x7fffffff, prot, mmu_idx,
36 TARGET_PAGE_SIZE);
17c0fa3d 37 } else {
0c591eb0 38 tlb_set_page(cs, address, address, prot, mmu_idx, TARGET_PAGE_SIZE);
17c0fa3d
MW
39 }
40
41 return 0;
42}
43
00b941e5 44hwaddr lm32_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
17c0fa3d 45{
00b941e5
AF
46 LM32CPU *cpu = LM32_CPU(cs);
47
b92e062a 48 addr &= TARGET_PAGE_MASK;
00b941e5 49 if (cpu->env.flags & LM32_FLAG_IGNORE_MSB) {
b92e062a
MW
50 return addr & 0x7fffffff;
51 } else {
52 return addr;
53 }
17c0fa3d
MW
54}
55
3dd3a2b9
MW
56void lm32_breakpoint_insert(CPULM32State *env, int idx, target_ulong address)
57{
b3310ab3
AF
58 LM32CPU *cpu = lm32_env_get_cpu(env);
59
60 cpu_breakpoint_insert(CPU(cpu), address, BP_CPU,
61 &env->cpu_breakpoint[idx]);
3dd3a2b9
MW
62}
63
64void lm32_breakpoint_remove(CPULM32State *env, int idx)
65{
b3310ab3
AF
66 LM32CPU *cpu = lm32_env_get_cpu(env);
67
3dd3a2b9
MW
68 if (!env->cpu_breakpoint[idx]) {
69 return;
70 }
71
b3310ab3 72 cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[idx]);
3dd3a2b9
MW
73 env->cpu_breakpoint[idx] = NULL;
74}
75
76void lm32_watchpoint_insert(CPULM32State *env, int idx, target_ulong address,
77 lm32_wp_t wp_type)
78{
75a34036 79 LM32CPU *cpu = lm32_env_get_cpu(env);
3dd3a2b9
MW
80 int flags = 0;
81
82 switch (wp_type) {
83 case LM32_WP_DISABLED:
b6af0975 84 /* nothing to do */
3dd3a2b9
MW
85 break;
86 case LM32_WP_READ:
87 flags = BP_CPU | BP_STOP_BEFORE_ACCESS | BP_MEM_READ;
88 break;
89 case LM32_WP_WRITE:
90 flags = BP_CPU | BP_STOP_BEFORE_ACCESS | BP_MEM_WRITE;
91 break;
92 case LM32_WP_READ_WRITE:
93 flags = BP_CPU | BP_STOP_BEFORE_ACCESS | BP_MEM_ACCESS;
94 break;
95 }
96
97 if (flags != 0) {
75a34036 98 cpu_watchpoint_insert(CPU(cpu), address, 1, flags,
3dd3a2b9
MW
99 &env->cpu_watchpoint[idx]);
100 }
101}
102
103void lm32_watchpoint_remove(CPULM32State *env, int idx)
104{
75a34036
AF
105 LM32CPU *cpu = lm32_env_get_cpu(env);
106
3dd3a2b9
MW
107 if (!env->cpu_watchpoint[idx]) {
108 return;
109 }
110
75a34036 111 cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[idx]);
3dd3a2b9
MW
112 env->cpu_watchpoint[idx] = NULL;
113}
114
115static bool check_watchpoints(CPULM32State *env)
116{
117 LM32CPU *cpu = lm32_env_get_cpu(env);
118 int i;
119
120 for (i = 0; i < cpu->num_watchpoints; i++) {
121 if (env->cpu_watchpoint[i] &&
122 env->cpu_watchpoint[i]->flags & BP_WATCHPOINT_HIT) {
123 return true;
124 }
125 }
126 return false;
127}
128
86025ee4 129void lm32_debug_excp_handler(CPUState *cs)
3dd3a2b9 130{
86025ee4
PM
131 LM32CPU *cpu = LM32_CPU(cs);
132 CPULM32State *env = &cpu->env;
3dd3a2b9
MW
133 CPUBreakpoint *bp;
134
ff4700b0
AF
135 if (cs->watchpoint_hit) {
136 if (cs->watchpoint_hit->flags & BP_CPU) {
137 cs->watchpoint_hit = NULL;
3dd3a2b9
MW
138 if (check_watchpoints(env)) {
139 raise_exception(env, EXCP_WATCHPOINT);
140 } else {
0ea8cb88 141 cpu_resume_from_signal(cs, NULL);
3dd3a2b9
MW
142 }
143 }
144 } else {
f0c3c505 145 QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
3dd3a2b9
MW
146 if (bp->pc == env->pc) {
147 if (bp->flags & BP_CPU) {
148 raise_exception(env, EXCP_BREAKPOINT);
149 }
150 break;
151 }
152 }
153 }
154}
155
97a8ea5a 156void lm32_cpu_do_interrupt(CPUState *cs)
17c0fa3d 157{
97a8ea5a
AF
158 LM32CPU *cpu = LM32_CPU(cs);
159 CPULM32State *env = &cpu->env;
160
17c0fa3d 161 qemu_log_mask(CPU_LOG_INT,
27103424 162 "exception at pc=%x type=%x\n", env->pc, cs->exception_index);
17c0fa3d 163
27103424 164 switch (cs->exception_index) {
f7bbcfb5 165 case EXCP_SYSTEMCALL:
cfe67cef 166 if (unlikely(semihosting_enabled())) {
f7bbcfb5
MW
167 /* do_semicall() returns true if call was handled. Otherwise
168 * do the normal exception handling. */
169 if (lm32_cpu_do_semihosting(cs)) {
170 env->pc += 4;
171 break;
172 }
173 }
174 /* fall through */
17c0fa3d
MW
175 case EXCP_INSN_BUS_ERROR:
176 case EXCP_DATA_BUS_ERROR:
177 case EXCP_DIVIDE_BY_ZERO:
178 case EXCP_IRQ:
17c0fa3d
MW
179 /* non-debug exceptions */
180 env->regs[R_EA] = env->pc;
181 env->ie |= (env->ie & IE_IE) ? IE_EIE : 0;
182 env->ie &= ~IE_IE;
183 if (env->dc & DC_RE) {
27103424 184 env->pc = env->deba + (cs->exception_index * 32);
17c0fa3d 185 } else {
27103424 186 env->pc = env->eba + (cs->exception_index * 32);
17c0fa3d 187 }
a0762859 188 log_cpu_state_mask(CPU_LOG_INT, cs, 0);
17c0fa3d
MW
189 break;
190 case EXCP_BREAKPOINT:
191 case EXCP_WATCHPOINT:
192 /* debug exceptions */
193 env->regs[R_BA] = env->pc;
194 env->ie |= (env->ie & IE_IE) ? IE_BIE : 0;
195 env->ie &= ~IE_IE;
27103424 196 env->pc = env->deba + (cs->exception_index * 32);
a0762859 197 log_cpu_state_mask(CPU_LOG_INT, cs, 0);
17c0fa3d
MW
198 break;
199 default:
a47dddd7 200 cpu_abort(cs, "unhandled exception type=%d\n",
27103424 201 cs->exception_index);
17c0fa3d
MW
202 break;
203 }
204}
205
e9854c39
RH
206bool lm32_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
207{
208 LM32CPU *cpu = LM32_CPU(cs);
209 CPULM32State *env = &cpu->env;
210
211 if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->ie & IE_IE)) {
212 cs->exception_index = EXCP_IRQ;
213 lm32_cpu_do_interrupt(cs);
214 return true;
215 }
216 return false;
217}
218
0347d689 219LM32CPU *cpu_lm32_init(const char *cpu_model)
17c0fa3d 220{
9262685b 221 return LM32_CPU(cpu_generic_init(TYPE_LM32_CPU, cpu_model));
17c0fa3d
MW
222}
223
224/* Some soc ignores the MSB on the address bus. Thus creating a shadow memory
225 * area. As a general rule, 0x00000000-0x7fffffff is cached, whereas
226 * 0x80000000-0xffffffff is not cached and used to access IO devices. */
6393c08d 227void cpu_lm32_set_phys_msb_ignore(CPULM32State *env, int value)
17c0fa3d
MW
228{
229 if (value) {
230 env->flags |= LM32_FLAG_IGNORE_MSB;
231 } else {
232 env->flags &= ~LM32_FLAG_IGNORE_MSB;
233 }
234}