]> git.proxmox.com Git - mirror_qemu.git/blame - target-m68k/cpu.h
target-i386: fix PSE36 mode
[mirror_qemu.git] / target-m68k / cpu.h
CommitLineData
e6e5906b
PB
1/*
2 * m68k virtual CPU header
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
e6e5906b
PB
19 */
20#ifndef CPU_M68K_H
21#define CPU_M68K_H
22
23#define TARGET_LONG_BITS 32
24
9349b4f9 25#define CPUArchState struct CPUM68KState
c2764719 26
3aef481a 27#include "config.h"
9a78eead 28#include "qemu-common.h"
022c62cb 29#include "exec/cpu-defs.h"
e6e5906b 30
6b4c305c 31#include "fpu/softfloat.h"
e6e5906b
PB
32
33#define MAX_QREGS 32
34
e6e5906b
PB
35#define EXCP_ACCESS 2 /* Access (MMU) error. */
36#define EXCP_ADDRESS 3 /* Address error. */
37#define EXCP_ILLEGAL 4 /* Illegal instruction. */
38#define EXCP_DIV0 5 /* Divide by zero */
39#define EXCP_PRIVILEGE 8 /* Privilege violation. */
40#define EXCP_TRACE 9
41#define EXCP_LINEA 10 /* Unimplemented line-A (MAC) opcode. */
42#define EXCP_LINEF 11 /* Unimplemented line-F (FPU) opcode. */
43#define EXCP_DEBUGNBP 12 /* Non-breakpoint debug interrupt. */
44#define EXCP_DEBEGBP 13 /* Breakpoint debug interrupt. */
45#define EXCP_FORMAT 14 /* RTE format error. */
46#define EXCP_UNINITIALIZED 15
47#define EXCP_TRAP0 32 /* User trap #0. */
48#define EXCP_TRAP15 47 /* User trap #15. */
49#define EXCP_UNSUPPORTED 61
50#define EXCP_ICE 13
51
0633879f 52#define EXCP_RTE 0x100
a87295e8 53#define EXCP_HALT_INSN 0x101
0633879f 54
6ebbf390
JM
55#define NB_MMU_MODES 2
56
e6e5906b
PB
57typedef struct CPUM68KState {
58 uint32_t dregs[8];
59 uint32_t aregs[8];
60 uint32_t pc;
61 uint32_t sr;
62
20dcee94
PB
63 /* SSP and USP. The current_sp is stored in aregs[7], the other here. */
64 int current_sp;
65 uint32_t sp[2];
66
e6e5906b
PB
67 /* Condition flags. */
68 uint32_t cc_op;
69 uint32_t cc_dest;
70 uint32_t cc_src;
71 uint32_t cc_x;
72
73 float64 fregs[8];
74 float64 fp_result;
75 uint32_t fpcr;
76 uint32_t fpsr;
77 float_status fp_status;
78
acf930aa
PB
79 uint64_t mactmp;
80 /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
81 two 8-bit parts. We store a single 64-bit value and
82 rearrange/extend this when changing modes. */
83 uint64_t macc[4];
84 uint32_t macsr;
85 uint32_t mac_mask;
86
e6e5906b
PB
87 /* Temporary storage for DIV helpers. */
88 uint32_t div1;
89 uint32_t div2;
3b46e624 90
e6e5906b
PB
91 /* MMU status. */
92 struct {
93 uint32_t ar;
94 } mmu;
0633879f
PB
95
96 /* Control registers. */
97 uint32_t vbr;
98 uint32_t mbar;
99 uint32_t rambar0;
20dcee94 100 uint32_t cacr;
0633879f 101
0633879f
PB
102 int pending_vector;
103 int pending_level;
e6e5906b
PB
104
105 uint32_t qregs[MAX_QREGS];
106
107 CPU_COMMON
aaed909a 108
f0c3c505 109 /* Fields from here on are preserved across CPU reset. */
aaed909a 110 uint32_t features;
e6e5906b
PB
111} CPUM68KState;
112
b9e7a234
AF
113#include "cpu-qom.h"
114
e1f3808e 115void m68k_tcg_init(void);
6d1bbc62 116void m68k_cpu_init_gdb(M68kCPU *cpu);
c7937d9f 117M68kCPU *cpu_m68k_init(const char *cpu_model);
ea3e9847 118int cpu_m68k_exec(CPUState *cpu);
e6e5906b
PB
119/* you can call this signal handler from your SIGBUS and SIGSEGV
120 signal handlers to inform the virtual CPU of exceptions. non zero
121 is returned if the signal was handled by the virtual CPU. */
5fafdf24 122int cpu_m68k_signal_handler(int host_signum, void *pinfo,
e6e5906b
PB
123 void *puc);
124void cpu_m68k_flush_flags(CPUM68KState *, int);
125
126enum {
127 CC_OP_DYNAMIC, /* Use env->cc_op */
128 CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
129 CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
130 CC_OP_ADD, /* CC_DEST = result, CC_SRC = source */
131 CC_OP_SUB, /* CC_DEST = result, CC_SRC = source */
132 CC_OP_CMPB, /* CC_DEST = result, CC_SRC = source */
133 CC_OP_CMPW, /* CC_DEST = result, CC_SRC = source */
134 CC_OP_ADDX, /* CC_DEST = result, CC_SRC = source */
135 CC_OP_SUBX, /* CC_DEST = result, CC_SRC = source */
e1f3808e 136 CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
e6e5906b
PB
137};
138
139#define CCF_C 0x01
140#define CCF_V 0x02
141#define CCF_Z 0x04
142#define CCF_N 0x08
0633879f
PB
143#define CCF_X 0x10
144
145#define SR_I_SHIFT 8
146#define SR_I 0x0700
147#define SR_M 0x1000
148#define SR_S 0x2000
149#define SR_T 0x8000
e6e5906b 150
20dcee94
PB
151#define M68K_SSP 0
152#define M68K_USP 1
153
154/* CACR fields are implementation defined, but some bits are common. */
155#define M68K_CACR_EUSP 0x10
156
acf930aa
PB
157#define MACSR_PAV0 0x100
158#define MACSR_OMC 0x080
159#define MACSR_SU 0x040
160#define MACSR_FI 0x020
161#define MACSR_RT 0x010
162#define MACSR_N 0x008
163#define MACSR_Z 0x004
164#define MACSR_V 0x002
165#define MACSR_EV 0x001
166
cb3fb38e 167void m68k_set_irq_level(M68kCPU *cpu, int level, uint8_t vector);
acf930aa 168void m68k_set_macsr(CPUM68KState *env, uint32_t val);
20dcee94 169void m68k_switch_sp(CPUM68KState *env);
e6e5906b
PB
170
171#define M68K_FPCR_PREC (1 << 6)
172
a87295e8
PB
173void do_m68k_semihosting(CPUM68KState *env, int nr);
174
d315c888
PB
175/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
176 Each feature covers the subset of instructions common to the
177 ISA revisions mentioned. */
178
0402f767
PB
179enum m68k_features {
180 M68K_FEATURE_CF_ISA_A,
d315c888
PB
181 M68K_FEATURE_CF_ISA_B, /* (ISA B or C). */
182 M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C). */
183 M68K_FEATURE_BRAL, /* Long unconditional branch. (ISA A+ or B). */
0402f767
PB
184 M68K_FEATURE_CF_FPU,
185 M68K_FEATURE_CF_MAC,
186 M68K_FEATURE_CF_EMAC,
d315c888
PB
187 M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate). */
188 M68K_FEATURE_USP, /* User Stack Pointer. (ISA A+, B or C). */
e6dbd3b3
PB
189 M68K_FEATURE_EXT_FULL, /* 68020+ full extension word. */
190 M68K_FEATURE_WORD_INDEX /* word sized address index registers. */
0402f767
PB
191};
192
193static inline int m68k_feature(CPUM68KState *env, int feature)
194{
195 return (env->features & (1u << feature)) != 0;
196}
197
9a78eead 198void m68k_cpu_list(FILE *f, fprintf_function cpu_fprintf);
009a4356 199
0402f767
PB
200void register_m68k_insns (CPUM68KState *env);
201
e6e5906b
PB
202#ifdef CONFIG_USER_ONLY
203/* Linux uses 8k pages. */
204#define TARGET_PAGE_BITS 13
205#else
5fafdf24 206/* Smallest TLB entry size is 1k. */
e6e5906b
PB
207#define TARGET_PAGE_BITS 10
208#endif
9467d44c 209
52705890
RH
210#define TARGET_PHYS_ADDR_SPACE_BITS 32
211#define TARGET_VIRT_ADDR_SPACE_BITS 32
212
2994fd96 213#define cpu_init(cpu_model) CPU(cpu_m68k_init(cpu_model))
c7937d9f 214
9467d44c 215#define cpu_exec cpu_m68k_exec
9467d44c 216#define cpu_signal_handler cpu_m68k_signal_handler
009a4356 217#define cpu_list m68k_cpu_list
9467d44c 218
6ebbf390
JM
219/* MMU modes definitions */
220#define MMU_MODE0_SUFFIX _kernel
221#define MMU_MODE1_SUFFIX _user
222#define MMU_USER_IDX 1
97ed5ccd 223static inline int cpu_mmu_index (CPUM68KState *env, bool ifetch)
6ebbf390
JM
224{
225 return (env->sr & SR_S) == 0 ? 1 : 0;
226}
227
7510454e 228int m68k_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 229 int mmu_idx);
aaedd1f9 230
022c62cb 231#include "exec/cpu-all.h"
622ed360 232
2b3e3cfe 233static inline void cpu_get_tb_cpu_state(CPUM68KState *env, target_ulong *pc,
6b917547
AL
234 target_ulong *cs_base, int *flags)
235{
236 *pc = env->pc;
237 *cs_base = 0;
238 *flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
239 | (env->sr & SR_S) /* Bit 13 */
240 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
241}
242
022c62cb 243#include "exec/exec-all.h"
f081c76c 244
e6e5906b 245#endif