]> git.proxmox.com Git - mirror_qemu.git/blame - target-m68k/translate.c
Merge remote-tracking branch 'remotes/kraxel/tags/pull-audio-20161027-1' into staging
[mirror_qemu.git] / target-m68k / translate.c
CommitLineData
e6e5906b
PB
1/*
2 * m68k translation
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
e6e5906b 19 */
e6e5906b 20
d8416665 21#include "qemu/osdep.h"
e6e5906b 22#include "cpu.h"
76cad711 23#include "disas/disas.h"
63c91552 24#include "exec/exec-all.h"
57fec1fe 25#include "tcg-op.h"
1de7afc9 26#include "qemu/log.h"
f08b6170 27#include "exec/cpu_ldst.h"
e1f3808e 28
2ef6175a
RH
29#include "exec/helper-proto.h"
30#include "exec/helper-gen.h"
e6e5906b 31
a7e30d84 32#include "trace-tcg.h"
508127e2 33#include "exec/log.h"
a7e30d84
LV
34
35
0633879f
PB
36//#define DEBUG_DISPATCH 1
37
815a6742 38/* Fake floating point. */
815a6742 39#define tcg_gen_mov_f64 tcg_gen_mov_i64
815a6742 40#define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64
815a6742 41#define tcg_gen_qemu_stf64 tcg_gen_qemu_st64
815a6742 42
e1f3808e 43#define DEFO32(name, offset) static TCGv QREG_##name;
a7812ae4
PB
44#define DEFO64(name, offset) static TCGv_i64 QREG_##name;
45#define DEFF64(name, offset) static TCGv_i64 QREG_##name;
e1f3808e
PB
46#include "qregs.def"
47#undef DEFO32
48#undef DEFO64
49#undef DEFF64
50
259186a7 51static TCGv_i32 cpu_halted;
27103424 52static TCGv_i32 cpu_exception_index;
259186a7 53
1bcea73e 54static TCGv_env cpu_env;
e1f3808e
PB
55
56static char cpu_reg_names[3*8*3 + 5*4];
57static TCGv cpu_dregs[8];
58static TCGv cpu_aregs[8];
a7812ae4
PB
59static TCGv_i64 cpu_fregs[8];
60static TCGv_i64 cpu_macc[4];
e1f3808e 61
bcc098b0
LV
62#define REG(insn, pos) (((insn) >> (pos)) & 7)
63#define DREG(insn, pos) cpu_dregs[REG(insn, pos)]
64#define AREG(insn, pos) cpu_aregs[REG(insn, pos)]
65#define FREG(insn, pos) cpu_fregs[REG(insn, pos)]
e1f3808e
PB
66#define MACREG(acc) cpu_macc[acc]
67#define QREG_SP cpu_aregs[7]
68
69static TCGv NULL_QREG;
a7812ae4 70#define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG))
e1f3808e
PB
71/* Used to distinguish stores from bad addressing modes. */
72static TCGv store_dummy;
73
022c62cb 74#include "exec/gen-icount.h"
2e70f6ef 75
e1f3808e
PB
76void m68k_tcg_init(void)
77{
78 char *p;
79 int i;
80
e1ccc054 81 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7c255043 82 tcg_ctx.tcg_env = cpu_env;
e1ccc054
RH
83
84#define DEFO32(name, offset) \
85 QREG_##name = tcg_global_mem_new_i32(cpu_env, \
86 offsetof(CPUM68KState, offset), #name);
87#define DEFO64(name, offset) \
88 QREG_##name = tcg_global_mem_new_i64(cpu_env, \
89 offsetof(CPUM68KState, offset), #name);
90#define DEFF64(name, offset) DEFO64(name, offset)
e1f3808e
PB
91#include "qregs.def"
92#undef DEFO32
93#undef DEFO64
94#undef DEFF64
95
e1ccc054 96 cpu_halted = tcg_global_mem_new_i32(cpu_env,
259186a7
AF
97 -offsetof(M68kCPU, env) +
98 offsetof(CPUState, halted), "HALTED");
e1ccc054 99 cpu_exception_index = tcg_global_mem_new_i32(cpu_env,
27103424
AF
100 -offsetof(M68kCPU, env) +
101 offsetof(CPUState, exception_index),
102 "EXCEPTION");
259186a7 103
e1f3808e
PB
104 p = cpu_reg_names;
105 for (i = 0; i < 8; i++) {
106 sprintf(p, "D%d", i);
e1ccc054 107 cpu_dregs[i] = tcg_global_mem_new(cpu_env,
e1f3808e
PB
108 offsetof(CPUM68KState, dregs[i]), p);
109 p += 3;
110 sprintf(p, "A%d", i);
e1ccc054 111 cpu_aregs[i] = tcg_global_mem_new(cpu_env,
e1f3808e
PB
112 offsetof(CPUM68KState, aregs[i]), p);
113 p += 3;
114 sprintf(p, "F%d", i);
e1ccc054 115 cpu_fregs[i] = tcg_global_mem_new_i64(cpu_env,
e1f3808e
PB
116 offsetof(CPUM68KState, fregs[i]), p);
117 p += 3;
118 }
119 for (i = 0; i < 4; i++) {
120 sprintf(p, "ACC%d", i);
e1ccc054 121 cpu_macc[i] = tcg_global_mem_new_i64(cpu_env,
e1f3808e
PB
122 offsetof(CPUM68KState, macc[i]), p);
123 p += 5;
124 }
125
e1ccc054
RH
126 NULL_QREG = tcg_global_mem_new(cpu_env, -4, "NULL");
127 store_dummy = tcg_global_mem_new(cpu_env, -8, "NULL");
e1f3808e
PB
128}
129
e6e5906b
PB
130/* internal defines */
131typedef struct DisasContext {
e6dbd3b3 132 CPUM68KState *env;
510ff0b7 133 target_ulong insn_pc; /* Start of the current instruction. */
e6e5906b
PB
134 target_ulong pc;
135 int is_jmp;
9fdb533f 136 CCOp cc_op; /* Current CC operation */
620c6cf6 137 int cc_op_synced;
0633879f 138 int user;
e6e5906b
PB
139 uint32_t fpcr;
140 struct TranslationBlock *tb;
141 int singlestep_enabled;
a7812ae4
PB
142 TCGv_i64 mactmp;
143 int done_mac;
e6e5906b
PB
144} DisasContext;
145
146#define DISAS_JUMP_NEXT 4
147
0633879f
PB
148#if defined(CONFIG_USER_ONLY)
149#define IS_USER(s) 1
150#else
151#define IS_USER(s) s->user
152#endif
153
e6e5906b
PB
154/* XXX: move that elsewhere */
155/* ??? Fix exceptions. */
156static void *gen_throws_exception;
157#define gen_last_qop NULL
158
d4d79bb1 159typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn);
e6e5906b 160
0633879f 161#ifdef DEBUG_DISPATCH
d4d79bb1
BS
162#define DISAS_INSN(name) \
163 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
164 uint16_t insn); \
165 static void disas_##name(CPUM68KState *env, DisasContext *s, \
166 uint16_t insn) \
167 { \
168 qemu_log("Dispatch " #name "\n"); \
a1ff1930 169 real_disas_##name(env, s, insn); \
d4d79bb1
BS
170 } \
171 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
172 uint16_t insn)
0633879f 173#else
d4d79bb1
BS
174#define DISAS_INSN(name) \
175 static void disas_##name(CPUM68KState *env, DisasContext *s, \
176 uint16_t insn)
0633879f 177#endif
e6e5906b 178
9fdb533f 179static const uint8_t cc_op_live[CC_OP_NB] = {
620c6cf6
RH
180 [CC_OP_FLAGS] = CCF_C | CCF_V | CCF_Z | CCF_N | CCF_X,
181 [CC_OP_ADD] = CCF_X | CCF_N | CCF_V,
182 [CC_OP_SUB] = CCF_X | CCF_N | CCF_V,
183 [CC_OP_CMP] = CCF_X | CCF_N | CCF_V,
184 [CC_OP_LOGIC] = CCF_X | CCF_N
9fdb533f
LV
185};
186
187static void set_cc_op(DisasContext *s, CCOp op)
188{
620c6cf6 189 CCOp old_op = s->cc_op;
9fdb533f
LV
190 int dead;
191
620c6cf6 192 if (old_op == op) {
9fdb533f
LV
193 return;
194 }
620c6cf6
RH
195 s->cc_op = op;
196 s->cc_op_synced = 0;
9fdb533f 197
620c6cf6
RH
198 /* Discard CC computation that will no longer be used.
199 Note that X and N are never dead. */
200 dead = cc_op_live[old_op] & ~cc_op_live[op];
201 if (dead & CCF_C) {
202 tcg_gen_discard_i32(QREG_CC_C);
9fdb533f 203 }
620c6cf6
RH
204 if (dead & CCF_Z) {
205 tcg_gen_discard_i32(QREG_CC_Z);
9fdb533f 206 }
620c6cf6
RH
207 if (dead & CCF_V) {
208 tcg_gen_discard_i32(QREG_CC_V);
9fdb533f 209 }
9fdb533f
LV
210}
211
212/* Update the CPU env CC_OP state. */
620c6cf6 213static void update_cc_op(DisasContext *s)
9fdb533f 214{
620c6cf6
RH
215 if (!s->cc_op_synced) {
216 s->cc_op_synced = 1;
9fdb533f
LV
217 tcg_gen_movi_i32(QREG_CC_OP, s->cc_op);
218 }
219}
220
e6e5906b
PB
221/* Generate a load from the specified address. Narrow values are
222 sign extended to full register width. */
e1f3808e 223static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign)
e6e5906b 224{
e1f3808e
PB
225 TCGv tmp;
226 int index = IS_USER(s);
a7812ae4 227 tmp = tcg_temp_new_i32();
e6e5906b
PB
228 switch(opsize) {
229 case OS_BYTE:
e6e5906b 230 if (sign)
e1f3808e 231 tcg_gen_qemu_ld8s(tmp, addr, index);
e6e5906b 232 else
e1f3808e 233 tcg_gen_qemu_ld8u(tmp, addr, index);
e6e5906b
PB
234 break;
235 case OS_WORD:
e6e5906b 236 if (sign)
e1f3808e 237 tcg_gen_qemu_ld16s(tmp, addr, index);
e6e5906b 238 else
e1f3808e 239 tcg_gen_qemu_ld16u(tmp, addr, index);
e6e5906b
PB
240 break;
241 case OS_LONG:
e6e5906b 242 case OS_SINGLE:
a7812ae4 243 tcg_gen_qemu_ld32u(tmp, addr, index);
e6e5906b
PB
244 break;
245 default:
7372c2b9 246 g_assert_not_reached();
e6e5906b
PB
247 }
248 gen_throws_exception = gen_last_qop;
249 return tmp;
250}
251
a7812ae4
PB
252static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr)
253{
254 TCGv_i64 tmp;
255 int index = IS_USER(s);
a7812ae4
PB
256 tmp = tcg_temp_new_i64();
257 tcg_gen_qemu_ldf64(tmp, addr, index);
258 gen_throws_exception = gen_last_qop;
259 return tmp;
260}
261
e6e5906b 262/* Generate a store. */
e1f3808e 263static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val)
e6e5906b 264{
e1f3808e 265 int index = IS_USER(s);
e6e5906b
PB
266 switch(opsize) {
267 case OS_BYTE:
e1f3808e 268 tcg_gen_qemu_st8(val, addr, index);
e6e5906b
PB
269 break;
270 case OS_WORD:
e1f3808e 271 tcg_gen_qemu_st16(val, addr, index);
e6e5906b
PB
272 break;
273 case OS_LONG:
e6e5906b 274 case OS_SINGLE:
a7812ae4 275 tcg_gen_qemu_st32(val, addr, index);
e6e5906b
PB
276 break;
277 default:
7372c2b9 278 g_assert_not_reached();
e6e5906b
PB
279 }
280 gen_throws_exception = gen_last_qop;
281}
282
a7812ae4
PB
283static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val)
284{
285 int index = IS_USER(s);
a7812ae4
PB
286 tcg_gen_qemu_stf64(val, addr, index);
287 gen_throws_exception = gen_last_qop;
288}
289
e1f3808e
PB
290typedef enum {
291 EA_STORE,
292 EA_LOADU,
293 EA_LOADS
294} ea_what;
295
e6e5906b
PB
296/* Generate an unsigned load if VAL is 0 a signed load if val is -1,
297 otherwise generate a store. */
e1f3808e
PB
298static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val,
299 ea_what what)
e6e5906b 300{
e1f3808e 301 if (what == EA_STORE) {
0633879f 302 gen_store(s, opsize, addr, val);
e1f3808e 303 return store_dummy;
e6e5906b 304 } else {
e1f3808e 305 return gen_load(s, opsize, addr, what == EA_LOADS);
e6e5906b
PB
306 }
307}
308
28b68cd7
LV
309/* Read a 16-bit immediate constant */
310static inline uint16_t read_im16(CPUM68KState *env, DisasContext *s)
311{
312 uint16_t im;
313 im = cpu_lduw_code(env, s->pc);
314 s->pc += 2;
315 return im;
316}
317
318/* Read an 8-bit immediate constant */
319static inline uint8_t read_im8(CPUM68KState *env, DisasContext *s)
320{
321 return read_im16(env, s);
322}
323
e6dbd3b3 324/* Read a 32-bit immediate constant. */
d4d79bb1 325static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s)
e6dbd3b3
PB
326{
327 uint32_t im;
28b68cd7
LV
328 im = read_im16(env, s) << 16;
329 im |= 0xffff & read_im16(env, s);
e6dbd3b3
PB
330 return im;
331}
332
333/* Calculate and address index. */
e1f3808e 334static TCGv gen_addr_index(uint16_t ext, TCGv tmp)
e6dbd3b3 335{
e1f3808e 336 TCGv add;
e6dbd3b3
PB
337 int scale;
338
339 add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12);
340 if ((ext & 0x800) == 0) {
e1f3808e 341 tcg_gen_ext16s_i32(tmp, add);
e6dbd3b3
PB
342 add = tmp;
343 }
344 scale = (ext >> 9) & 3;
345 if (scale != 0) {
e1f3808e 346 tcg_gen_shli_i32(tmp, add, scale);
e6dbd3b3
PB
347 add = tmp;
348 }
349 return add;
350}
351
e1f3808e
PB
352/* Handle a base + index + displacement effective addresss.
353 A NULL_QREG base means pc-relative. */
a4356126 354static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, TCGv base)
e6e5906b 355{
e6e5906b
PB
356 uint32_t offset;
357 uint16_t ext;
e1f3808e
PB
358 TCGv add;
359 TCGv tmp;
e6dbd3b3 360 uint32_t bd, od;
e6e5906b
PB
361
362 offset = s->pc;
28b68cd7 363 ext = read_im16(env, s);
e6dbd3b3
PB
364
365 if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX))
e1f3808e 366 return NULL_QREG;
e6dbd3b3 367
d8633620
LV
368 if (m68k_feature(s->env, M68K_FEATURE_M68000) &&
369 !m68k_feature(s->env, M68K_FEATURE_SCALED_INDEX)) {
370 ext &= ~(3 << 9);
371 }
372
e6dbd3b3
PB
373 if (ext & 0x100) {
374 /* full extension word format */
375 if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL))
e1f3808e 376 return NULL_QREG;
e6dbd3b3
PB
377
378 if ((ext & 0x30) > 0x10) {
379 /* base displacement */
380 if ((ext & 0x30) == 0x20) {
28b68cd7 381 bd = (int16_t)read_im16(env, s);
e6dbd3b3 382 } else {
d4d79bb1 383 bd = read_im32(env, s);
e6dbd3b3
PB
384 }
385 } else {
386 bd = 0;
387 }
a7812ae4 388 tmp = tcg_temp_new();
e6dbd3b3
PB
389 if ((ext & 0x44) == 0) {
390 /* pre-index */
391 add = gen_addr_index(ext, tmp);
392 } else {
e1f3808e 393 add = NULL_QREG;
e6dbd3b3
PB
394 }
395 if ((ext & 0x80) == 0) {
396 /* base not suppressed */
e1f3808e 397 if (IS_NULL_QREG(base)) {
351326a6 398 base = tcg_const_i32(offset + bd);
e6dbd3b3
PB
399 bd = 0;
400 }
e1f3808e
PB
401 if (!IS_NULL_QREG(add)) {
402 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3
PB
403 add = tmp;
404 } else {
405 add = base;
406 }
407 }
e1f3808e 408 if (!IS_NULL_QREG(add)) {
e6dbd3b3 409 if (bd != 0) {
e1f3808e 410 tcg_gen_addi_i32(tmp, add, bd);
e6dbd3b3
PB
411 add = tmp;
412 }
413 } else {
351326a6 414 add = tcg_const_i32(bd);
e6dbd3b3
PB
415 }
416 if ((ext & 3) != 0) {
417 /* memory indirect */
418 base = gen_load(s, OS_LONG, add, 0);
419 if ((ext & 0x44) == 4) {
420 add = gen_addr_index(ext, tmp);
e1f3808e 421 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3
PB
422 add = tmp;
423 } else {
424 add = base;
425 }
426 if ((ext & 3) > 1) {
427 /* outer displacement */
428 if ((ext & 3) == 2) {
28b68cd7 429 od = (int16_t)read_im16(env, s);
e6dbd3b3 430 } else {
d4d79bb1 431 od = read_im32(env, s);
e6dbd3b3
PB
432 }
433 } else {
434 od = 0;
435 }
436 if (od != 0) {
e1f3808e 437 tcg_gen_addi_i32(tmp, add, od);
e6dbd3b3
PB
438 add = tmp;
439 }
440 }
e6e5906b 441 } else {
e6dbd3b3 442 /* brief extension word format */
a7812ae4 443 tmp = tcg_temp_new();
e6dbd3b3 444 add = gen_addr_index(ext, tmp);
e1f3808e
PB
445 if (!IS_NULL_QREG(base)) {
446 tcg_gen_add_i32(tmp, add, base);
e6dbd3b3 447 if ((int8_t)ext)
e1f3808e 448 tcg_gen_addi_i32(tmp, tmp, (int8_t)ext);
e6dbd3b3 449 } else {
e1f3808e 450 tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext);
e6dbd3b3
PB
451 }
452 add = tmp;
e6e5906b 453 }
e6dbd3b3 454 return add;
e6e5906b
PB
455}
456
e6e5906b 457/* Evaluate all the CC flags. */
9fdb533f 458
620c6cf6 459static void gen_flush_flags(DisasContext *s)
e6e5906b 460{
36f0399d 461 TCGv t0, t1;
620c6cf6
RH
462
463 switch (s->cc_op) {
464 case CC_OP_FLAGS:
e6e5906b 465 return;
36f0399d
RH
466
467 case CC_OP_ADD:
468 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
469 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
470 /* Compute signed overflow for addition. */
471 t0 = tcg_temp_new();
472 t1 = tcg_temp_new();
473 tcg_gen_sub_i32(t0, QREG_CC_N, QREG_CC_V);
474 tcg_gen_xor_i32(t1, QREG_CC_N, QREG_CC_V);
475 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
476 tcg_temp_free(t0);
477 tcg_gen_andc_i32(QREG_CC_V, t1, QREG_CC_V);
478 tcg_temp_free(t1);
479 break;
480
481 case CC_OP_SUB:
482 tcg_gen_mov_i32(QREG_CC_C, QREG_CC_X);
483 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
484 /* Compute signed overflow for subtraction. */
485 t0 = tcg_temp_new();
486 t1 = tcg_temp_new();
487 tcg_gen_add_i32(t0, QREG_CC_N, QREG_CC_V);
488 tcg_gen_xor_i32(t1, QREG_CC_N, QREG_CC_V);
489 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, t0);
490 tcg_temp_free(t0);
491 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t1);
492 tcg_temp_free(t1);
493 break;
494
495 case CC_OP_CMP:
496 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_C, QREG_CC_N, QREG_CC_V);
497 tcg_gen_sub_i32(QREG_CC_Z, QREG_CC_N, QREG_CC_V);
498 /* Compute signed overflow for subtraction. */
499 t0 = tcg_temp_new();
500 tcg_gen_xor_i32(t0, QREG_CC_Z, QREG_CC_N);
501 tcg_gen_xor_i32(QREG_CC_V, QREG_CC_V, QREG_CC_N);
502 tcg_gen_and_i32(QREG_CC_V, QREG_CC_V, t0);
503 tcg_temp_free(t0);
504 tcg_gen_mov_i32(QREG_CC_N, QREG_CC_Z);
505 break;
506
507 case CC_OP_LOGIC:
508 tcg_gen_mov_i32(QREG_CC_Z, QREG_CC_N);
509 tcg_gen_movi_i32(QREG_CC_C, 0);
510 tcg_gen_movi_i32(QREG_CC_V, 0);
511 break;
512
620c6cf6
RH
513 case CC_OP_DYNAMIC:
514 gen_helper_flush_flags(cpu_env, QREG_CC_OP);
515 break;
36f0399d 516
620c6cf6 517 default:
36f0399d
RH
518 t0 = tcg_const_i32(s->cc_op);
519 gen_helper_flush_flags(cpu_env, t0);
520 tcg_temp_free(t0);
620c6cf6
RH
521 break;
522 }
523
524 /* Note that flush_flags also assigned to env->cc_op. */
525 s->cc_op = CC_OP_FLAGS;
526 s->cc_op_synced = 1;
527}
528
529/* Sign or zero extend a value. */
530
531static inline void gen_ext(TCGv res, TCGv val, int opsize, int sign)
532{
533 switch (opsize) {
534 case OS_BYTE:
535 if (sign) {
536 tcg_gen_ext8s_i32(res, val);
537 } else {
538 tcg_gen_ext8u_i32(res, val);
539 }
540 break;
541 case OS_WORD:
542 if (sign) {
543 tcg_gen_ext16s_i32(res, val);
544 } else {
545 tcg_gen_ext16u_i32(res, val);
546 }
547 break;
548 case OS_LONG:
549 tcg_gen_mov_i32(res, val);
550 break;
551 default:
552 g_assert_not_reached();
9fdb533f 553 }
e6e5906b
PB
554}
555
620c6cf6
RH
556static TCGv gen_extend(TCGv val, int opsize, int sign)
557{
558 TCGv tmp;
559
560 if (opsize == OS_LONG) {
561 tmp = val;
562 } else {
563 tmp = tcg_temp_new();
564 gen_ext(tmp, val, opsize, sign);
565 }
566
567 return tmp;
568}
5dbb6784
LV
569
570static void gen_logic_cc(DisasContext *s, TCGv val, int opsize)
e1f3808e 571{
620c6cf6
RH
572 gen_ext(QREG_CC_N, val, opsize, 1);
573 set_cc_op(s, CC_OP_LOGIC);
e1f3808e
PB
574}
575
576static void gen_update_cc_add(TCGv dest, TCGv src)
577{
620c6cf6
RH
578 tcg_gen_mov_i32(QREG_CC_N, dest);
579 tcg_gen_mov_i32(QREG_CC_V, src);
e1f3808e
PB
580}
581
e6e5906b
PB
582static inline int opsize_bytes(int opsize)
583{
584 switch (opsize) {
585 case OS_BYTE: return 1;
586 case OS_WORD: return 2;
587 case OS_LONG: return 4;
588 case OS_SINGLE: return 4;
589 case OS_DOUBLE: return 8;
7ef25cdd
LV
590 case OS_EXTENDED: return 12;
591 case OS_PACKED: return 12;
592 default:
593 g_assert_not_reached();
594 }
595}
596
597static inline int insn_opsize(int insn)
598{
599 switch ((insn >> 6) & 3) {
600 case 0: return OS_BYTE;
601 case 1: return OS_WORD;
602 case 2: return OS_LONG;
e6e5906b 603 default:
7372c2b9 604 g_assert_not_reached();
e6e5906b
PB
605 }
606}
607
608/* Assign value to a register. If the width is less than the register width
609 only the low part of the register is set. */
e1f3808e 610static void gen_partset_reg(int opsize, TCGv reg, TCGv val)
e6e5906b 611{
e1f3808e 612 TCGv tmp;
e6e5906b
PB
613 switch (opsize) {
614 case OS_BYTE:
e1f3808e 615 tcg_gen_andi_i32(reg, reg, 0xffffff00);
a7812ae4 616 tmp = tcg_temp_new();
e1f3808e
PB
617 tcg_gen_ext8u_i32(tmp, val);
618 tcg_gen_or_i32(reg, reg, tmp);
e6e5906b
PB
619 break;
620 case OS_WORD:
e1f3808e 621 tcg_gen_andi_i32(reg, reg, 0xffff0000);
a7812ae4 622 tmp = tcg_temp_new();
e1f3808e
PB
623 tcg_gen_ext16u_i32(tmp, val);
624 tcg_gen_or_i32(reg, reg, tmp);
e6e5906b
PB
625 break;
626 case OS_LONG:
e6e5906b 627 case OS_SINGLE:
a7812ae4 628 tcg_gen_mov_i32(reg, val);
e6e5906b
PB
629 break;
630 default:
7372c2b9 631 g_assert_not_reached();
e6e5906b
PB
632 }
633}
634
e6e5906b 635/* Generate code for an "effective address". Does not adjust the base
1addc7c5 636 register for autoincrement addressing modes. */
d4d79bb1
BS
637static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn,
638 int opsize)
e6e5906b 639{
e1f3808e
PB
640 TCGv reg;
641 TCGv tmp;
e6e5906b
PB
642 uint16_t ext;
643 uint32_t offset;
644
e6e5906b
PB
645 switch ((insn >> 3) & 7) {
646 case 0: /* Data register direct. */
647 case 1: /* Address register direct. */
e1f3808e 648 return NULL_QREG;
e6e5906b
PB
649 case 2: /* Indirect register */
650 case 3: /* Indirect postincrement. */
e1f3808e 651 return AREG(insn, 0);
e6e5906b 652 case 4: /* Indirect predecrememnt. */
e1f3808e 653 reg = AREG(insn, 0);
a7812ae4 654 tmp = tcg_temp_new();
e1f3808e 655 tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize));
e6e5906b
PB
656 return tmp;
657 case 5: /* Indirect displacement. */
e1f3808e 658 reg = AREG(insn, 0);
a7812ae4 659 tmp = tcg_temp_new();
28b68cd7 660 ext = read_im16(env, s);
e1f3808e 661 tcg_gen_addi_i32(tmp, reg, (int16_t)ext);
e6e5906b
PB
662 return tmp;
663 case 6: /* Indirect index + displacement. */
e1f3808e 664 reg = AREG(insn, 0);
a4356126 665 return gen_lea_indexed(env, s, reg);
e6e5906b 666 case 7: /* Other */
e1f3808e 667 switch (insn & 7) {
e6e5906b 668 case 0: /* Absolute short. */
28b68cd7 669 offset = (int16_t)read_im16(env, s);
351326a6 670 return tcg_const_i32(offset);
e6e5906b 671 case 1: /* Absolute long. */
d4d79bb1 672 offset = read_im32(env, s);
351326a6 673 return tcg_const_i32(offset);
e6e5906b 674 case 2: /* pc displacement */
e6e5906b 675 offset = s->pc;
28b68cd7 676 offset += (int16_t)read_im16(env, s);
351326a6 677 return tcg_const_i32(offset);
e6e5906b 678 case 3: /* pc index+displacement. */
a4356126 679 return gen_lea_indexed(env, s, NULL_QREG);
e6e5906b
PB
680 case 4: /* Immediate. */
681 default:
e1f3808e 682 return NULL_QREG;
e6e5906b
PB
683 }
684 }
685 /* Should never happen. */
e1f3808e 686 return NULL_QREG;
e6e5906b
PB
687}
688
689/* Helper function for gen_ea. Reuse the computed address between the
690 for read/write operands. */
d4d79bb1
BS
691static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s,
692 uint16_t insn, int opsize, TCGv val,
693 TCGv *addrp, ea_what what)
e6e5906b 694{
e1f3808e 695 TCGv tmp;
e6e5906b 696
e1f3808e 697 if (addrp && what == EA_STORE) {
e6e5906b
PB
698 tmp = *addrp;
699 } else {
d4d79bb1 700 tmp = gen_lea(env, s, insn, opsize);
e1f3808e
PB
701 if (IS_NULL_QREG(tmp))
702 return tmp;
e6e5906b
PB
703 if (addrp)
704 *addrp = tmp;
705 }
e1f3808e 706 return gen_ldst(s, opsize, tmp, val, what);
e6e5906b
PB
707}
708
f38f7a84 709/* Generate code to load/store a value from/into an EA. If VAL > 0 this is
e6e5906b
PB
710 a write otherwise it is a read (0 == sign extend, -1 == zero extend).
711 ADDRP is non-null for readwrite operands. */
d4d79bb1
BS
712static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn,
713 int opsize, TCGv val, TCGv *addrp, ea_what what)
e6e5906b 714{
e1f3808e
PB
715 TCGv reg;
716 TCGv result;
e6e5906b
PB
717 uint32_t offset;
718
e6e5906b
PB
719 switch ((insn >> 3) & 7) {
720 case 0: /* Data register direct. */
e1f3808e
PB
721 reg = DREG(insn, 0);
722 if (what == EA_STORE) {
e6e5906b 723 gen_partset_reg(opsize, reg, val);
e1f3808e 724 return store_dummy;
e6e5906b 725 } else {
e1f3808e 726 return gen_extend(reg, opsize, what == EA_LOADS);
e6e5906b
PB
727 }
728 case 1: /* Address register direct. */
e1f3808e
PB
729 reg = AREG(insn, 0);
730 if (what == EA_STORE) {
731 tcg_gen_mov_i32(reg, val);
732 return store_dummy;
e6e5906b 733 } else {
e1f3808e 734 return gen_extend(reg, opsize, what == EA_LOADS);
e6e5906b
PB
735 }
736 case 2: /* Indirect register */
e1f3808e
PB
737 reg = AREG(insn, 0);
738 return gen_ldst(s, opsize, reg, val, what);
e6e5906b 739 case 3: /* Indirect postincrement. */
e1f3808e
PB
740 reg = AREG(insn, 0);
741 result = gen_ldst(s, opsize, reg, val, what);
e6e5906b
PB
742 /* ??? This is not exception safe. The instruction may still
743 fault after this point. */
e1f3808e
PB
744 if (what == EA_STORE || !addrp)
745 tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize));
e6e5906b
PB
746 return result;
747 case 4: /* Indirect predecrememnt. */
748 {
e1f3808e
PB
749 TCGv tmp;
750 if (addrp && what == EA_STORE) {
e6e5906b
PB
751 tmp = *addrp;
752 } else {
d4d79bb1 753 tmp = gen_lea(env, s, insn, opsize);
e1f3808e
PB
754 if (IS_NULL_QREG(tmp))
755 return tmp;
e6e5906b
PB
756 if (addrp)
757 *addrp = tmp;
758 }
e1f3808e 759 result = gen_ldst(s, opsize, tmp, val, what);
e6e5906b
PB
760 /* ??? This is not exception safe. The instruction may still
761 fault after this point. */
e1f3808e
PB
762 if (what == EA_STORE || !addrp) {
763 reg = AREG(insn, 0);
764 tcg_gen_mov_i32(reg, tmp);
e6e5906b
PB
765 }
766 }
767 return result;
768 case 5: /* Indirect displacement. */
769 case 6: /* Indirect index + displacement. */
d4d79bb1 770 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
e6e5906b 771 case 7: /* Other */
e1f3808e 772 switch (insn & 7) {
e6e5906b
PB
773 case 0: /* Absolute short. */
774 case 1: /* Absolute long. */
775 case 2: /* pc displacement */
776 case 3: /* pc index+displacement. */
d4d79bb1 777 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
e6e5906b
PB
778 case 4: /* Immediate. */
779 /* Sign extend values for consistency. */
780 switch (opsize) {
781 case OS_BYTE:
31871141 782 if (what == EA_LOADS) {
28b68cd7 783 offset = (int8_t)read_im8(env, s);
31871141 784 } else {
28b68cd7 785 offset = read_im8(env, s);
31871141 786 }
e6e5906b
PB
787 break;
788 case OS_WORD:
31871141 789 if (what == EA_LOADS) {
28b68cd7 790 offset = (int16_t)read_im16(env, s);
31871141 791 } else {
28b68cd7 792 offset = read_im16(env, s);
31871141 793 }
e6e5906b
PB
794 break;
795 case OS_LONG:
d4d79bb1 796 offset = read_im32(env, s);
e6e5906b
PB
797 break;
798 default:
7372c2b9 799 g_assert_not_reached();
e6e5906b 800 }
e1f3808e 801 return tcg_const_i32(offset);
e6e5906b 802 default:
e1f3808e 803 return NULL_QREG;
e6e5906b
PB
804 }
805 }
806 /* Should never happen. */
e1f3808e 807 return NULL_QREG;
e6e5906b
PB
808}
809
6a432295
RH
810typedef struct {
811 TCGCond tcond;
812 bool g1;
813 bool g2;
814 TCGv v1;
815 TCGv v2;
816} DisasCompare;
817
818static void gen_cc_cond(DisasCompare *c, DisasContext *s, int cond)
e6e5906b 819{
620c6cf6
RH
820 TCGv tmp, tmp2;
821 TCGCond tcond;
9d896621 822 CCOp op = s->cc_op;
e6e5906b 823
9d896621
RH
824 /* The CC_OP_CMP form can handle most normal comparisons directly. */
825 if (op == CC_OP_CMP) {
826 c->g1 = c->g2 = 1;
827 c->v1 = QREG_CC_N;
828 c->v2 = QREG_CC_V;
829 switch (cond) {
830 case 2: /* HI */
831 case 3: /* LS */
832 tcond = TCG_COND_LEU;
833 goto done;
834 case 4: /* CC */
835 case 5: /* CS */
836 tcond = TCG_COND_LTU;
837 goto done;
838 case 6: /* NE */
839 case 7: /* EQ */
840 tcond = TCG_COND_EQ;
841 goto done;
842 case 10: /* PL */
843 case 11: /* MI */
844 c->g1 = c->g2 = 0;
845 c->v2 = tcg_const_i32(0);
846 c->v1 = tmp = tcg_temp_new();
847 tcg_gen_sub_i32(tmp, QREG_CC_N, QREG_CC_V);
848 /* fallthru */
849 case 12: /* GE */
850 case 13: /* LT */
851 tcond = TCG_COND_LT;
852 goto done;
853 case 14: /* GT */
854 case 15: /* LE */
855 tcond = TCG_COND_LE;
856 goto done;
857 }
858 }
6a432295
RH
859
860 c->g1 = 1;
861 c->g2 = 0;
862 c->v2 = tcg_const_i32(0);
863
e6e5906b
PB
864 switch (cond) {
865 case 0: /* T */
e6e5906b 866 case 1: /* F */
6a432295
RH
867 c->v1 = c->v2;
868 tcond = TCG_COND_NEVER;
9d896621
RH
869 goto done;
870 case 14: /* GT (!(Z || (N ^ V))) */
871 case 15: /* LE (Z || (N ^ V)) */
872 /* Logic operations clear V, which simplifies LE to (Z || N),
873 and since Z and N are co-located, this becomes a normal
874 comparison vs N. */
875 if (op == CC_OP_LOGIC) {
876 c->v1 = QREG_CC_N;
877 tcond = TCG_COND_LE;
878 goto done;
879 }
6a432295 880 break;
9d896621
RH
881 case 12: /* GE (!(N ^ V)) */
882 case 13: /* LT (N ^ V) */
883 /* Logic operations clear V, which simplifies this to N. */
884 if (op != CC_OP_LOGIC) {
885 break;
886 }
887 /* fallthru */
888 case 10: /* PL (!N) */
889 case 11: /* MI (N) */
890 /* Several cases represent N normally. */
891 if (op == CC_OP_ADD || op == CC_OP_SUB || op == CC_OP_LOGIC) {
892 c->v1 = QREG_CC_N;
893 tcond = TCG_COND_LT;
894 goto done;
895 }
896 break;
897 case 6: /* NE (!Z) */
898 case 7: /* EQ (Z) */
899 /* Some cases fold Z into N. */
900 if (op == CC_OP_ADD || op == CC_OP_SUB || op == CC_OP_LOGIC) {
901 tcond = TCG_COND_EQ;
902 c->v1 = QREG_CC_N;
903 goto done;
904 }
905 break;
906 case 4: /* CC (!C) */
907 case 5: /* CS (C) */
908 /* Some cases fold C into X. */
909 if (op == CC_OP_ADD || op == CC_OP_SUB) {
910 tcond = TCG_COND_NE;
911 c->v1 = QREG_CC_X;
912 goto done;
913 }
914 /* fallthru */
915 case 8: /* VC (!V) */
916 case 9: /* VS (V) */
917 /* Logic operations clear V and C. */
918 if (op == CC_OP_LOGIC) {
919 tcond = TCG_COND_NEVER;
920 c->v1 = c->v2;
921 goto done;
922 }
923 break;
924 }
925
926 /* Otherwise, flush flag state to CC_OP_FLAGS. */
927 gen_flush_flags(s);
928
929 switch (cond) {
930 case 0: /* T */
931 case 1: /* F */
932 default:
933 /* Invalid, or handled above. */
934 abort();
620c6cf6 935 case 2: /* HI (!C && !Z) -> !(C || Z)*/
e6e5906b 936 case 3: /* LS (C || Z) */
6a432295
RH
937 c->v1 = tmp = tcg_temp_new();
938 c->g1 = 0;
939 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
620c6cf6 940 tcg_gen_or_i32(tmp, tmp, QREG_CC_C);
6a432295 941 tcond = TCG_COND_NE;
e6e5906b
PB
942 break;
943 case 4: /* CC (!C) */
e6e5906b 944 case 5: /* CS (C) */
6a432295
RH
945 c->v1 = QREG_CC_C;
946 tcond = TCG_COND_NE;
e6e5906b
PB
947 break;
948 case 6: /* NE (!Z) */
e6e5906b 949 case 7: /* EQ (Z) */
6a432295
RH
950 c->v1 = QREG_CC_Z;
951 tcond = TCG_COND_EQ;
e6e5906b
PB
952 break;
953 case 8: /* VC (!V) */
e6e5906b 954 case 9: /* VS (V) */
6a432295
RH
955 c->v1 = QREG_CC_V;
956 tcond = TCG_COND_LT;
e6e5906b
PB
957 break;
958 case 10: /* PL (!N) */
e6e5906b 959 case 11: /* MI (N) */
6a432295
RH
960 c->v1 = QREG_CC_N;
961 tcond = TCG_COND_LT;
e6e5906b
PB
962 break;
963 case 12: /* GE (!(N ^ V)) */
e6e5906b 964 case 13: /* LT (N ^ V) */
6a432295
RH
965 c->v1 = tmp = tcg_temp_new();
966 c->g1 = 0;
620c6cf6 967 tcg_gen_xor_i32(tmp, QREG_CC_N, QREG_CC_V);
6a432295 968 tcond = TCG_COND_LT;
e6e5906b
PB
969 break;
970 case 14: /* GT (!(Z || (N ^ V))) */
e6e5906b 971 case 15: /* LE (Z || (N ^ V)) */
6a432295
RH
972 c->v1 = tmp = tcg_temp_new();
973 c->g1 = 0;
974 tcg_gen_setcond_i32(TCG_COND_EQ, tmp, QREG_CC_Z, c->v2);
620c6cf6
RH
975 tcg_gen_neg_i32(tmp, tmp);
976 tmp2 = tcg_temp_new();
977 tcg_gen_xor_i32(tmp2, QREG_CC_N, QREG_CC_V);
978 tcg_gen_or_i32(tmp, tmp, tmp2);
6a432295
RH
979 tcg_temp_free(tmp2);
980 tcond = TCG_COND_LT;
e6e5906b 981 break;
e6e5906b 982 }
9d896621
RH
983
984 done:
6a432295
RH
985 if ((cond & 1) == 0) {
986 tcond = tcg_invert_cond(tcond);
987 }
988 c->tcond = tcond;
989}
990
991static void free_cond(DisasCompare *c)
992{
993 if (!c->g1) {
994 tcg_temp_free(c->v1);
995 }
996 if (!c->g2) {
997 tcg_temp_free(c->v2);
998 }
999}
1000
1001static void gen_jmpcc(DisasContext *s, int cond, TCGLabel *l1)
1002{
1003 DisasCompare c;
1004
1005 gen_cc_cond(&c, s, cond);
1006 update_cc_op(s);
1007 tcg_gen_brcond_i32(c.tcond, c.v1, c.v2, l1);
1008 free_cond(&c);
e6e5906b
PB
1009}
1010
1011DISAS_INSN(scc)
1012{
b459e3ec 1013 DisasCompare c;
e6e5906b 1014 int cond;
b459e3ec 1015 TCGv reg, tmp;
e6e5906b 1016
e6e5906b 1017 cond = (insn >> 8) & 0xf;
b459e3ec
RH
1018 gen_cc_cond(&c, s, cond);
1019
1020 tmp = tcg_temp_new();
1021 tcg_gen_setcond_i32(c.tcond, tmp, c.v1, c.v2);
1022 free_cond(&c);
1023
e6e5906b 1024 reg = DREG(insn, 0);
b459e3ec
RH
1025 tcg_gen_neg_i32(tmp, tmp);
1026 tcg_gen_deposit_i32(reg, reg, tmp, 0, 8);
1027 tcg_temp_free(tmp);
e6e5906b
PB
1028}
1029
0633879f
PB
1030/* Force a TB lookup after an instruction that changes the CPU state. */
1031static void gen_lookup_tb(DisasContext *s)
1032{
9fdb533f 1033 update_cc_op(s);
e1f3808e 1034 tcg_gen_movi_i32(QREG_PC, s->pc);
0633879f
PB
1035 s->is_jmp = DISAS_UPDATE;
1036}
1037
e1f3808e
PB
1038/* Generate a jump to an immediate address. */
1039static void gen_jmp_im(DisasContext *s, uint32_t dest)
1040{
9fdb533f 1041 update_cc_op(s);
e1f3808e
PB
1042 tcg_gen_movi_i32(QREG_PC, dest);
1043 s->is_jmp = DISAS_JUMP;
1044}
1045
1046/* Generate a jump to the address in qreg DEST. */
1047static void gen_jmp(DisasContext *s, TCGv dest)
e6e5906b 1048{
9fdb533f 1049 update_cc_op(s);
e1f3808e 1050 tcg_gen_mov_i32(QREG_PC, dest);
e6e5906b
PB
1051 s->is_jmp = DISAS_JUMP;
1052}
1053
1054static void gen_exception(DisasContext *s, uint32_t where, int nr)
1055{
9fdb533f 1056 update_cc_op(s);
e1f3808e 1057 gen_jmp_im(s, where);
31871141 1058 gen_helper_raise_exception(cpu_env, tcg_const_i32(nr));
e6e5906b
PB
1059}
1060
510ff0b7
PB
1061static inline void gen_addr_fault(DisasContext *s)
1062{
1063 gen_exception(s, s->insn_pc, EXCP_ADDRESS);
1064}
1065
d4d79bb1
BS
1066#define SRC_EA(env, result, opsize, op_sign, addrp) do { \
1067 result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \
1068 op_sign ? EA_LOADS : EA_LOADU); \
1069 if (IS_NULL_QREG(result)) { \
1070 gen_addr_fault(s); \
1071 return; \
1072 } \
510ff0b7
PB
1073 } while (0)
1074
d4d79bb1
BS
1075#define DEST_EA(env, insn, opsize, val, addrp) do { \
1076 TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \
1077 if (IS_NULL_QREG(ea_result)) { \
1078 gen_addr_fault(s); \
1079 return; \
1080 } \
510ff0b7
PB
1081 } while (0)
1082
90aa39a1
SF
1083static inline bool use_goto_tb(DisasContext *s, uint32_t dest)
1084{
1085#ifndef CONFIG_USER_ONLY
1086 return (s->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) ||
1087 (s->insn_pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
1088#else
1089 return true;
1090#endif
1091}
1092
e6e5906b
PB
1093/* Generate a jump to an immediate address. */
1094static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest)
1095{
551bd27f 1096 if (unlikely(s->singlestep_enabled)) {
e6e5906b 1097 gen_exception(s, dest, EXCP_DEBUG);
90aa39a1 1098 } else if (use_goto_tb(s, dest)) {
57fec1fe 1099 tcg_gen_goto_tb(n);
e1f3808e 1100 tcg_gen_movi_i32(QREG_PC, dest);
90aa39a1 1101 tcg_gen_exit_tb((uintptr_t)s->tb + n);
e6e5906b 1102 } else {
e1f3808e 1103 gen_jmp_im(s, dest);
57fec1fe 1104 tcg_gen_exit_tb(0);
e6e5906b
PB
1105 }
1106 s->is_jmp = DISAS_TB_JUMP;
1107}
1108
1109DISAS_INSN(undef_mac)
1110{
1111 gen_exception(s, s->pc - 2, EXCP_LINEA);
1112}
1113
1114DISAS_INSN(undef_fpu)
1115{
1116 gen_exception(s, s->pc - 2, EXCP_LINEF);
1117}
1118
1119DISAS_INSN(undef)
1120{
a47dddd7
AF
1121 M68kCPU *cpu = m68k_env_get_cpu(env);
1122
e6e5906b 1123 gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED);
a47dddd7 1124 cpu_abort(CPU(cpu), "Illegal instruction: %04x @ %08x", insn, s->pc - 2);
e6e5906b
PB
1125}
1126
1127DISAS_INSN(mulw)
1128{
e1f3808e
PB
1129 TCGv reg;
1130 TCGv tmp;
1131 TCGv src;
e6e5906b
PB
1132 int sign;
1133
1134 sign = (insn & 0x100) != 0;
1135 reg = DREG(insn, 9);
a7812ae4 1136 tmp = tcg_temp_new();
e6e5906b 1137 if (sign)
e1f3808e 1138 tcg_gen_ext16s_i32(tmp, reg);
e6e5906b 1139 else
e1f3808e 1140 tcg_gen_ext16u_i32(tmp, reg);
d4d79bb1 1141 SRC_EA(env, src, OS_WORD, sign, NULL);
e1f3808e
PB
1142 tcg_gen_mul_i32(tmp, tmp, src);
1143 tcg_gen_mov_i32(reg, tmp);
5dbb6784 1144 gen_logic_cc(s, tmp, OS_WORD);
e6e5906b
PB
1145}
1146
1147DISAS_INSN(divw)
1148{
e1f3808e
PB
1149 TCGv reg;
1150 TCGv tmp;
1151 TCGv src;
e6e5906b
PB
1152 int sign;
1153
1154 sign = (insn & 0x100) != 0;
1155 reg = DREG(insn, 9);
1156 if (sign) {
e1f3808e 1157 tcg_gen_ext16s_i32(QREG_DIV1, reg);
e6e5906b 1158 } else {
e1f3808e 1159 tcg_gen_ext16u_i32(QREG_DIV1, reg);
e6e5906b 1160 }
d4d79bb1 1161 SRC_EA(env, src, OS_WORD, sign, NULL);
e1f3808e 1162 tcg_gen_mov_i32(QREG_DIV2, src);
e6e5906b 1163 if (sign) {
e1f3808e 1164 gen_helper_divs(cpu_env, tcg_const_i32(1));
e6e5906b 1165 } else {
e1f3808e 1166 gen_helper_divu(cpu_env, tcg_const_i32(1));
e6e5906b
PB
1167 }
1168
a7812ae4
PB
1169 tmp = tcg_temp_new();
1170 src = tcg_temp_new();
e1f3808e
PB
1171 tcg_gen_ext16u_i32(tmp, QREG_DIV1);
1172 tcg_gen_shli_i32(src, QREG_DIV2, 16);
1173 tcg_gen_or_i32(reg, tmp, src);
620c6cf6 1174
9fdb533f 1175 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
1176}
1177
1178DISAS_INSN(divl)
1179{
e1f3808e
PB
1180 TCGv num;
1181 TCGv den;
1182 TCGv reg;
e6e5906b
PB
1183 uint16_t ext;
1184
28b68cd7 1185 ext = read_im16(env, s);
e6e5906b
PB
1186 if (ext & 0x87f8) {
1187 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
1188 return;
1189 }
1190 num = DREG(ext, 12);
1191 reg = DREG(ext, 0);
e1f3808e 1192 tcg_gen_mov_i32(QREG_DIV1, num);
d4d79bb1 1193 SRC_EA(env, den, OS_LONG, 0, NULL);
e1f3808e 1194 tcg_gen_mov_i32(QREG_DIV2, den);
e6e5906b 1195 if (ext & 0x0800) {
e1f3808e 1196 gen_helper_divs(cpu_env, tcg_const_i32(0));
e6e5906b 1197 } else {
e1f3808e 1198 gen_helper_divu(cpu_env, tcg_const_i32(0));
e6e5906b 1199 }
e1f3808e 1200 if ((ext & 7) == ((ext >> 12) & 7)) {
e6e5906b 1201 /* div */
e1f3808e 1202 tcg_gen_mov_i32 (reg, QREG_DIV1);
e6e5906b
PB
1203 } else {
1204 /* rem */
e1f3808e 1205 tcg_gen_mov_i32 (reg, QREG_DIV2);
e6e5906b 1206 }
9fdb533f 1207 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
1208}
1209
1210DISAS_INSN(addsub)
1211{
e1f3808e
PB
1212 TCGv reg;
1213 TCGv dest;
1214 TCGv src;
1215 TCGv tmp;
1216 TCGv addr;
e6e5906b
PB
1217 int add;
1218
1219 add = (insn & 0x4000) != 0;
1220 reg = DREG(insn, 9);
a7812ae4 1221 dest = tcg_temp_new();
e6e5906b 1222 if (insn & 0x100) {
d4d79bb1 1223 SRC_EA(env, tmp, OS_LONG, 0, &addr);
e6e5906b
PB
1224 src = reg;
1225 } else {
1226 tmp = reg;
d4d79bb1 1227 SRC_EA(env, src, OS_LONG, 0, NULL);
e6e5906b
PB
1228 }
1229 if (add) {
e1f3808e 1230 tcg_gen_add_i32(dest, tmp, src);
f9083519 1231 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, src);
9fdb533f 1232 set_cc_op(s, CC_OP_ADD);
e6e5906b 1233 } else {
f9083519 1234 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, tmp, src);
e1f3808e 1235 tcg_gen_sub_i32(dest, tmp, src);
9fdb533f 1236 set_cc_op(s, CC_OP_SUB);
e6e5906b 1237 }
e1f3808e 1238 gen_update_cc_add(dest, src);
e6e5906b 1239 if (insn & 0x100) {
d4d79bb1 1240 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b 1241 } else {
e1f3808e 1242 tcg_gen_mov_i32(reg, dest);
e6e5906b
PB
1243 }
1244}
1245
1246
1247/* Reverse the order of the bits in REG. */
1248DISAS_INSN(bitrev)
1249{
e1f3808e 1250 TCGv reg;
e6e5906b 1251 reg = DREG(insn, 0);
e1f3808e 1252 gen_helper_bitrev(reg, reg);
e6e5906b
PB
1253}
1254
1255DISAS_INSN(bitop_reg)
1256{
1257 int opsize;
1258 int op;
e1f3808e
PB
1259 TCGv src1;
1260 TCGv src2;
1261 TCGv tmp;
1262 TCGv addr;
1263 TCGv dest;
e6e5906b
PB
1264
1265 if ((insn & 0x38) != 0)
1266 opsize = OS_BYTE;
1267 else
1268 opsize = OS_LONG;
1269 op = (insn >> 6) & 3;
620c6cf6
RH
1270
1271 gen_flush_flags(s);
1272
d4d79bb1 1273 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
e6e5906b 1274 src2 = DREG(insn, 9);
a7812ae4 1275 dest = tcg_temp_new();
e6e5906b 1276
a7812ae4 1277 tmp = tcg_temp_new();
e6e5906b 1278 if (opsize == OS_BYTE)
e1f3808e 1279 tcg_gen_andi_i32(tmp, src2, 7);
e6e5906b 1280 else
e1f3808e 1281 tcg_gen_andi_i32(tmp, src2, 31);
620c6cf6
RH
1282
1283 src2 = tcg_const_i32(1);
1284 tcg_gen_shl_i32(src2, src2, tmp);
1285 tcg_temp_free(tmp);
1286
1287 tcg_gen_and_i32(QREG_CC_Z, src1, src2);
1288
e6e5906b
PB
1289 switch (op) {
1290 case 1: /* bchg */
620c6cf6 1291 tcg_gen_xor_i32(dest, src1, src2);
e6e5906b
PB
1292 break;
1293 case 2: /* bclr */
620c6cf6 1294 tcg_gen_andc_i32(dest, src1, src2);
e6e5906b
PB
1295 break;
1296 case 3: /* bset */
620c6cf6 1297 tcg_gen_or_i32(dest, src1, src2);
e6e5906b
PB
1298 break;
1299 default: /* btst */
1300 break;
1301 }
620c6cf6
RH
1302 tcg_temp_free(src2);
1303 if (op) {
d4d79bb1 1304 DEST_EA(env, insn, opsize, dest, &addr);
620c6cf6
RH
1305 }
1306 tcg_temp_free(dest);
e6e5906b
PB
1307}
1308
1309DISAS_INSN(sats)
1310{
e1f3808e 1311 TCGv reg;
e6e5906b 1312 reg = DREG(insn, 0);
e6e5906b 1313 gen_flush_flags(s);
620c6cf6 1314 gen_helper_sats(reg, reg, QREG_CC_V);
5dbb6784 1315 gen_logic_cc(s, reg, OS_LONG);
e6e5906b
PB
1316}
1317
e1f3808e 1318static void gen_push(DisasContext *s, TCGv val)
e6e5906b 1319{
e1f3808e 1320 TCGv tmp;
e6e5906b 1321
a7812ae4 1322 tmp = tcg_temp_new();
e1f3808e 1323 tcg_gen_subi_i32(tmp, QREG_SP, 4);
0633879f 1324 gen_store(s, OS_LONG, tmp, val);
e1f3808e 1325 tcg_gen_mov_i32(QREG_SP, tmp);
e6e5906b
PB
1326}
1327
1328DISAS_INSN(movem)
1329{
e1f3808e 1330 TCGv addr;
e6e5906b
PB
1331 int i;
1332 uint16_t mask;
e1f3808e
PB
1333 TCGv reg;
1334 TCGv tmp;
e6e5906b
PB
1335 int is_load;
1336
28b68cd7 1337 mask = read_im16(env, s);
d4d79bb1 1338 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 1339 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
1340 gen_addr_fault(s);
1341 return;
1342 }
a7812ae4 1343 addr = tcg_temp_new();
e1f3808e 1344 tcg_gen_mov_i32(addr, tmp);
e6e5906b
PB
1345 is_load = ((insn & 0x0400) != 0);
1346 for (i = 0; i < 16; i++, mask >>= 1) {
1347 if (mask & 1) {
1348 if (i < 8)
1349 reg = DREG(i, 0);
1350 else
1351 reg = AREG(i, 0);
1352 if (is_load) {
0633879f 1353 tmp = gen_load(s, OS_LONG, addr, 0);
e1f3808e 1354 tcg_gen_mov_i32(reg, tmp);
e6e5906b 1355 } else {
0633879f 1356 gen_store(s, OS_LONG, addr, reg);
e6e5906b
PB
1357 }
1358 if (mask != 1)
e1f3808e 1359 tcg_gen_addi_i32(addr, addr, 4);
e6e5906b
PB
1360 }
1361 }
1362}
1363
1364DISAS_INSN(bitop_im)
1365{
1366 int opsize;
1367 int op;
e1f3808e 1368 TCGv src1;
e6e5906b
PB
1369 uint32_t mask;
1370 int bitnum;
e1f3808e
PB
1371 TCGv tmp;
1372 TCGv addr;
e6e5906b
PB
1373
1374 if ((insn & 0x38) != 0)
1375 opsize = OS_BYTE;
1376 else
1377 opsize = OS_LONG;
1378 op = (insn >> 6) & 3;
1379
28b68cd7 1380 bitnum = read_im16(env, s);
e6e5906b 1381 if (bitnum & 0xff00) {
d4d79bb1 1382 disas_undef(env, s, insn);
e6e5906b
PB
1383 return;
1384 }
1385
620c6cf6
RH
1386 gen_flush_flags(s);
1387
d4d79bb1 1388 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
e6e5906b 1389
e6e5906b
PB
1390 if (opsize == OS_BYTE)
1391 bitnum &= 7;
1392 else
1393 bitnum &= 31;
1394 mask = 1 << bitnum;
1395
620c6cf6
RH
1396 tcg_gen_andi_i32(QREG_CC_Z, src1, mask);
1397
e1f3808e 1398 if (op) {
620c6cf6 1399 tmp = tcg_temp_new();
e1f3808e
PB
1400 switch (op) {
1401 case 1: /* bchg */
1402 tcg_gen_xori_i32(tmp, src1, mask);
1403 break;
1404 case 2: /* bclr */
1405 tcg_gen_andi_i32(tmp, src1, ~mask);
1406 break;
1407 case 3: /* bset */
1408 tcg_gen_ori_i32(tmp, src1, mask);
1409 break;
1410 default: /* btst */
1411 break;
1412 }
d4d79bb1 1413 DEST_EA(env, insn, opsize, tmp, &addr);
620c6cf6 1414 tcg_temp_free(tmp);
e6e5906b 1415 }
e6e5906b 1416}
620c6cf6 1417
e6e5906b
PB
1418DISAS_INSN(arith_im)
1419{
1420 int op;
e1f3808e
PB
1421 uint32_t im;
1422 TCGv src1;
1423 TCGv dest;
1424 TCGv addr;
e6e5906b
PB
1425
1426 op = (insn >> 9) & 7;
d4d79bb1
BS
1427 SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr);
1428 im = read_im32(env, s);
a7812ae4 1429 dest = tcg_temp_new();
e6e5906b
PB
1430 switch (op) {
1431 case 0: /* ori */
e1f3808e 1432 tcg_gen_ori_i32(dest, src1, im);
5dbb6784 1433 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
1434 break;
1435 case 1: /* andi */
e1f3808e 1436 tcg_gen_andi_i32(dest, src1, im);
5dbb6784 1437 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
1438 break;
1439 case 2: /* subi */
e1f3808e 1440 tcg_gen_mov_i32(dest, src1);
620c6cf6 1441 tcg_gen_setcondi_i32(TCG_COND_LTU, QREG_CC_X, dest, im);
e1f3808e 1442 tcg_gen_subi_i32(dest, dest, im);
351326a6 1443 gen_update_cc_add(dest, tcg_const_i32(im));
9fdb533f 1444 set_cc_op(s, CC_OP_SUB);
e6e5906b
PB
1445 break;
1446 case 3: /* addi */
e1f3808e
PB
1447 tcg_gen_mov_i32(dest, src1);
1448 tcg_gen_addi_i32(dest, dest, im);
351326a6 1449 gen_update_cc_add(dest, tcg_const_i32(im));
620c6cf6 1450 tcg_gen_setcondi_i32(TCG_COND_LTU, QREG_CC_X, dest, im);
9fdb533f 1451 set_cc_op(s, CC_OP_ADD);
e6e5906b
PB
1452 break;
1453 case 5: /* eori */
e1f3808e 1454 tcg_gen_xori_i32(dest, src1, im);
5dbb6784 1455 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
1456 break;
1457 case 6: /* cmpi */
620c6cf6
RH
1458 gen_update_cc_add(src1, tcg_const_i32(im));
1459 set_cc_op(s, CC_OP_CMP);
e6e5906b
PB
1460 break;
1461 default:
1462 abort();
1463 }
1464 if (op != 6) {
d4d79bb1 1465 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b
PB
1466 }
1467}
1468
1469DISAS_INSN(byterev)
1470{
e1f3808e 1471 TCGv reg;
e6e5906b
PB
1472
1473 reg = DREG(insn, 0);
66896cb8 1474 tcg_gen_bswap32_i32(reg, reg);
e6e5906b
PB
1475}
1476
1477DISAS_INSN(move)
1478{
e1f3808e
PB
1479 TCGv src;
1480 TCGv dest;
e6e5906b
PB
1481 int op;
1482 int opsize;
1483
1484 switch (insn >> 12) {
1485 case 1: /* move.b */
1486 opsize = OS_BYTE;
1487 break;
1488 case 2: /* move.l */
1489 opsize = OS_LONG;
1490 break;
1491 case 3: /* move.w */
1492 opsize = OS_WORD;
1493 break;
1494 default:
1495 abort();
1496 }
d4d79bb1 1497 SRC_EA(env, src, opsize, 1, NULL);
e6e5906b
PB
1498 op = (insn >> 6) & 7;
1499 if (op == 1) {
1500 /* movea */
1501 /* The value will already have been sign extended. */
1502 dest = AREG(insn, 9);
e1f3808e 1503 tcg_gen_mov_i32(dest, src);
e6e5906b
PB
1504 } else {
1505 /* normal move */
1506 uint16_t dest_ea;
1507 dest_ea = ((insn >> 9) & 7) | (op << 3);
d4d79bb1 1508 DEST_EA(env, dest_ea, opsize, src, NULL);
e6e5906b 1509 /* This will be correct because loads sign extend. */
5dbb6784 1510 gen_logic_cc(s, src, opsize);
e6e5906b
PB
1511 }
1512}
1513
1514DISAS_INSN(negx)
1515{
e1f3808e 1516 TCGv reg;
e6e5906b
PB
1517
1518 gen_flush_flags(s);
1519 reg = DREG(insn, 0);
e1f3808e 1520 gen_helper_subx_cc(reg, cpu_env, tcg_const_i32(0), reg);
e6e5906b
PB
1521}
1522
1523DISAS_INSN(lea)
1524{
e1f3808e
PB
1525 TCGv reg;
1526 TCGv tmp;
e6e5906b
PB
1527
1528 reg = AREG(insn, 9);
d4d79bb1 1529 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 1530 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
1531 gen_addr_fault(s);
1532 return;
1533 }
e1f3808e 1534 tcg_gen_mov_i32(reg, tmp);
e6e5906b
PB
1535}
1536
1537DISAS_INSN(clr)
1538{
1539 int opsize;
1540
7ef25cdd 1541 opsize = insn_opsize(insn);
d4d79bb1 1542 DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL);
5dbb6784 1543 gen_logic_cc(s, tcg_const_i32(0), opsize);
e6e5906b
PB
1544}
1545
e1f3808e 1546static TCGv gen_get_ccr(DisasContext *s)
e6e5906b 1547{
e1f3808e 1548 TCGv dest;
e6e5906b
PB
1549
1550 gen_flush_flags(s);
620c6cf6 1551 update_cc_op(s);
a7812ae4 1552 dest = tcg_temp_new();
620c6cf6 1553 gen_helper_get_ccr(dest, cpu_env);
0633879f
PB
1554 return dest;
1555}
1556
1557DISAS_INSN(move_from_ccr)
1558{
e1f3808e 1559 TCGv ccr;
0633879f
PB
1560
1561 ccr = gen_get_ccr(s);
7c0eb318 1562 DEST_EA(env, insn, OS_WORD, ccr, NULL);
e6e5906b
PB
1563}
1564
1565DISAS_INSN(neg)
1566{
e1f3808e
PB
1567 TCGv reg;
1568 TCGv src1;
e6e5906b
PB
1569
1570 reg = DREG(insn, 0);
a7812ae4 1571 src1 = tcg_temp_new();
e1f3808e
PB
1572 tcg_gen_mov_i32(src1, reg);
1573 tcg_gen_neg_i32(reg, src1);
e1f3808e 1574 gen_update_cc_add(reg, src1);
620c6cf6 1575 tcg_gen_setcondi_i32(TCG_COND_NE, QREG_CC_X, src1, 0);
9fdb533f 1576 set_cc_op(s, CC_OP_SUB);
e6e5906b
PB
1577}
1578
0633879f
PB
1579static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only)
1580{
620c6cf6
RH
1581 if (ccr_only) {
1582 tcg_gen_movi_i32(QREG_CC_C, val & CCF_C ? 1 : 0);
1583 tcg_gen_movi_i32(QREG_CC_V, val & CCF_V ? -1 : 0);
1584 tcg_gen_movi_i32(QREG_CC_Z, val & CCF_Z ? 0 : 1);
1585 tcg_gen_movi_i32(QREG_CC_N, val & CCF_N ? -1 : 0);
1586 tcg_gen_movi_i32(QREG_CC_X, val & CCF_X ? 1 : 0);
1587 } else {
1588 gen_helper_set_sr(cpu_env, tcg_const_i32(val));
0633879f 1589 }
9fdb533f 1590 set_cc_op(s, CC_OP_FLAGS);
0633879f
PB
1591}
1592
620c6cf6
RH
1593static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn,
1594 int ccr_only)
e6e5906b 1595{
620c6cf6
RH
1596 if ((insn & 0x38) == 0) {
1597 if (ccr_only) {
1598 gen_helper_set_ccr(cpu_env, DREG(insn, 0));
1599 } else {
1600 gen_helper_set_sr(cpu_env, DREG(insn, 0));
1601 }
1602 set_cc_op(s, CC_OP_FLAGS);
1603 } else if ((insn & 0x3f) == 0x3c) {
1604 uint16_t val;
1605 val = read_im16(env, s);
1606 gen_set_sr_im(s, val, ccr_only);
1607 } else {
1608 disas_undef(env, s, insn);
7c0eb318
LV
1609 }
1610}
e6e5906b 1611
7c0eb318 1612
0633879f
PB
1613DISAS_INSN(move_to_ccr)
1614{
620c6cf6 1615 gen_set_sr(env, s, insn, 1);
0633879f
PB
1616}
1617
e6e5906b
PB
1618DISAS_INSN(not)
1619{
e1f3808e 1620 TCGv reg;
e6e5906b
PB
1621
1622 reg = DREG(insn, 0);
e1f3808e 1623 tcg_gen_not_i32(reg, reg);
5dbb6784 1624 gen_logic_cc(s, reg, OS_LONG);
e6e5906b
PB
1625}
1626
1627DISAS_INSN(swap)
1628{
e1f3808e
PB
1629 TCGv src1;
1630 TCGv src2;
1631 TCGv reg;
e6e5906b 1632
a7812ae4
PB
1633 src1 = tcg_temp_new();
1634 src2 = tcg_temp_new();
e6e5906b 1635 reg = DREG(insn, 0);
e1f3808e
PB
1636 tcg_gen_shli_i32(src1, reg, 16);
1637 tcg_gen_shri_i32(src2, reg, 16);
1638 tcg_gen_or_i32(reg, src1, src2);
5dbb6784 1639 gen_logic_cc(s, reg, OS_LONG);
e6e5906b
PB
1640}
1641
1642DISAS_INSN(pea)
1643{
e1f3808e 1644 TCGv tmp;
e6e5906b 1645
d4d79bb1 1646 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 1647 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
1648 gen_addr_fault(s);
1649 return;
1650 }
0633879f 1651 gen_push(s, tmp);
e6e5906b
PB
1652}
1653
1654DISAS_INSN(ext)
1655{
e6e5906b 1656 int op;
e1f3808e
PB
1657 TCGv reg;
1658 TCGv tmp;
e6e5906b
PB
1659
1660 reg = DREG(insn, 0);
1661 op = (insn >> 6) & 7;
a7812ae4 1662 tmp = tcg_temp_new();
e6e5906b 1663 if (op == 3)
e1f3808e 1664 tcg_gen_ext16s_i32(tmp, reg);
e6e5906b 1665 else
e1f3808e 1666 tcg_gen_ext8s_i32(tmp, reg);
e6e5906b
PB
1667 if (op == 2)
1668 gen_partset_reg(OS_WORD, reg, tmp);
1669 else
e1f3808e 1670 tcg_gen_mov_i32(reg, tmp);
5dbb6784 1671 gen_logic_cc(s, tmp, OS_LONG);
e6e5906b
PB
1672}
1673
1674DISAS_INSN(tst)
1675{
1676 int opsize;
e1f3808e 1677 TCGv tmp;
e6e5906b 1678
7ef25cdd 1679 opsize = insn_opsize(insn);
d4d79bb1 1680 SRC_EA(env, tmp, opsize, 1, NULL);
5dbb6784 1681 gen_logic_cc(s, tmp, opsize);
e6e5906b
PB
1682}
1683
1684DISAS_INSN(pulse)
1685{
1686 /* Implemented as a NOP. */
1687}
1688
1689DISAS_INSN(illegal)
1690{
1691 gen_exception(s, s->pc - 2, EXCP_ILLEGAL);
1692}
1693
1694/* ??? This should be atomic. */
1695DISAS_INSN(tas)
1696{
e1f3808e
PB
1697 TCGv dest;
1698 TCGv src1;
1699 TCGv addr;
e6e5906b 1700
a7812ae4 1701 dest = tcg_temp_new();
d4d79bb1 1702 SRC_EA(env, src1, OS_BYTE, 1, &addr);
5dbb6784 1703 gen_logic_cc(s, src1, OS_BYTE);
e1f3808e 1704 tcg_gen_ori_i32(dest, src1, 0x80);
d4d79bb1 1705 DEST_EA(env, insn, OS_BYTE, dest, &addr);
e6e5906b
PB
1706}
1707
1708DISAS_INSN(mull)
1709{
1710 uint16_t ext;
e1f3808e
PB
1711 TCGv reg;
1712 TCGv src1;
1713 TCGv dest;
e6e5906b
PB
1714
1715 /* The upper 32 bits of the product are discarded, so
1716 muls.l and mulu.l are functionally equivalent. */
28b68cd7 1717 ext = read_im16(env, s);
e6e5906b
PB
1718 if (ext & 0x87ff) {
1719 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
1720 return;
1721 }
1722 reg = DREG(ext, 12);
d4d79bb1 1723 SRC_EA(env, src1, OS_LONG, 0, NULL);
a7812ae4 1724 dest = tcg_temp_new();
e1f3808e
PB
1725 tcg_gen_mul_i32(dest, src1, reg);
1726 tcg_gen_mov_i32(reg, dest);
e6e5906b 1727 /* Unlike m68k, coldfire always clears the overflow bit. */
5dbb6784 1728 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
1729}
1730
1731DISAS_INSN(link)
1732{
1733 int16_t offset;
e1f3808e
PB
1734 TCGv reg;
1735 TCGv tmp;
e6e5906b 1736
d4d79bb1 1737 offset = cpu_ldsw_code(env, s->pc);
e6e5906b
PB
1738 s->pc += 2;
1739 reg = AREG(insn, 0);
a7812ae4 1740 tmp = tcg_temp_new();
e1f3808e 1741 tcg_gen_subi_i32(tmp, QREG_SP, 4);
0633879f 1742 gen_store(s, OS_LONG, tmp, reg);
e1f3808e
PB
1743 if ((insn & 7) != 7)
1744 tcg_gen_mov_i32(reg, tmp);
1745 tcg_gen_addi_i32(QREG_SP, tmp, offset);
e6e5906b
PB
1746}
1747
1748DISAS_INSN(unlk)
1749{
e1f3808e
PB
1750 TCGv src;
1751 TCGv reg;
1752 TCGv tmp;
e6e5906b 1753
a7812ae4 1754 src = tcg_temp_new();
e6e5906b 1755 reg = AREG(insn, 0);
e1f3808e 1756 tcg_gen_mov_i32(src, reg);
0633879f 1757 tmp = gen_load(s, OS_LONG, src, 0);
e1f3808e
PB
1758 tcg_gen_mov_i32(reg, tmp);
1759 tcg_gen_addi_i32(QREG_SP, src, 4);
e6e5906b
PB
1760}
1761
1762DISAS_INSN(nop)
1763{
1764}
1765
1766DISAS_INSN(rts)
1767{
e1f3808e 1768 TCGv tmp;
e6e5906b 1769
0633879f 1770 tmp = gen_load(s, OS_LONG, QREG_SP, 0);
e1f3808e 1771 tcg_gen_addi_i32(QREG_SP, QREG_SP, 4);
e6e5906b
PB
1772 gen_jmp(s, tmp);
1773}
1774
1775DISAS_INSN(jump)
1776{
e1f3808e 1777 TCGv tmp;
e6e5906b
PB
1778
1779 /* Load the target address first to ensure correct exception
1780 behavior. */
d4d79bb1 1781 tmp = gen_lea(env, s, insn, OS_LONG);
e1f3808e 1782 if (IS_NULL_QREG(tmp)) {
510ff0b7
PB
1783 gen_addr_fault(s);
1784 return;
1785 }
e6e5906b
PB
1786 if ((insn & 0x40) == 0) {
1787 /* jsr */
351326a6 1788 gen_push(s, tcg_const_i32(s->pc));
e6e5906b
PB
1789 }
1790 gen_jmp(s, tmp);
1791}
1792
1793DISAS_INSN(addsubq)
1794{
e1f3808e
PB
1795 TCGv src1;
1796 TCGv src2;
1797 TCGv dest;
e6e5906b 1798 int val;
e1f3808e 1799 TCGv addr;
e6e5906b 1800
d4d79bb1 1801 SRC_EA(env, src1, OS_LONG, 0, &addr);
e6e5906b
PB
1802 val = (insn >> 9) & 7;
1803 if (val == 0)
1804 val = 8;
a7812ae4 1805 dest = tcg_temp_new();
e1f3808e 1806 tcg_gen_mov_i32(dest, src1);
e6e5906b
PB
1807 if ((insn & 0x38) == 0x08) {
1808 /* Don't update condition codes if the destination is an
1809 address register. */
1810 if (insn & 0x0100) {
e1f3808e 1811 tcg_gen_subi_i32(dest, dest, val);
e6e5906b 1812 } else {
e1f3808e 1813 tcg_gen_addi_i32(dest, dest, val);
e6e5906b
PB
1814 }
1815 } else {
351326a6 1816 src2 = tcg_const_i32(val);
e6e5906b 1817 if (insn & 0x0100) {
f9083519 1818 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, src2);
620c6cf6 1819 tcg_gen_sub_i32(dest, dest, src2);
9fdb533f 1820 set_cc_op(s, CC_OP_SUB);
e6e5906b 1821 } else {
620c6cf6 1822 tcg_gen_add_i32(dest, dest, src2);
f9083519 1823 tcg_gen_setcond_i32(TCG_COND_LTU, QREG_CC_X, dest, src2);
9fdb533f 1824 set_cc_op(s, CC_OP_ADD);
e6e5906b 1825 }
e1f3808e 1826 gen_update_cc_add(dest, src2);
e6e5906b 1827 }
d4d79bb1 1828 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b
PB
1829}
1830
1831DISAS_INSN(tpf)
1832{
1833 switch (insn & 7) {
1834 case 2: /* One extension word. */
1835 s->pc += 2;
1836 break;
1837 case 3: /* Two extension words. */
1838 s->pc += 4;
1839 break;
1840 case 4: /* No extension words. */
1841 break;
1842 default:
d4d79bb1 1843 disas_undef(env, s, insn);
e6e5906b
PB
1844 }
1845}
1846
1847DISAS_INSN(branch)
1848{
1849 int32_t offset;
1850 uint32_t base;
1851 int op;
42a268c2 1852 TCGLabel *l1;
3b46e624 1853
e6e5906b
PB
1854 base = s->pc;
1855 op = (insn >> 8) & 0xf;
1856 offset = (int8_t)insn;
1857 if (offset == 0) {
28b68cd7 1858 offset = (int16_t)read_im16(env, s);
e6e5906b 1859 } else if (offset == -1) {
d4d79bb1 1860 offset = read_im32(env, s);
e6e5906b
PB
1861 }
1862 if (op == 1) {
1863 /* bsr */
351326a6 1864 gen_push(s, tcg_const_i32(s->pc));
e6e5906b 1865 }
e6e5906b
PB
1866 if (op > 1) {
1867 /* Bcc */
1868 l1 = gen_new_label();
1869 gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1);
1870 gen_jmp_tb(s, 1, base + offset);
1871 gen_set_label(l1);
1872 gen_jmp_tb(s, 0, s->pc);
1873 } else {
1874 /* Unconditional branch. */
1875 gen_jmp_tb(s, 0, base + offset);
1876 }
1877}
1878
1879DISAS_INSN(moveq)
1880{
e1f3808e 1881 uint32_t val;
e6e5906b 1882
e1f3808e
PB
1883 val = (int8_t)insn;
1884 tcg_gen_movi_i32(DREG(insn, 9), val);
5dbb6784 1885 gen_logic_cc(s, tcg_const_i32(val), OS_LONG);
e6e5906b
PB
1886}
1887
1888DISAS_INSN(mvzs)
1889{
1890 int opsize;
e1f3808e
PB
1891 TCGv src;
1892 TCGv reg;
e6e5906b
PB
1893
1894 if (insn & 0x40)
1895 opsize = OS_WORD;
1896 else
1897 opsize = OS_BYTE;
d4d79bb1 1898 SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL);
e6e5906b 1899 reg = DREG(insn, 9);
e1f3808e 1900 tcg_gen_mov_i32(reg, src);
5dbb6784 1901 gen_logic_cc(s, src, opsize);
e6e5906b
PB
1902}
1903
1904DISAS_INSN(or)
1905{
e1f3808e
PB
1906 TCGv reg;
1907 TCGv dest;
1908 TCGv src;
1909 TCGv addr;
e6e5906b
PB
1910
1911 reg = DREG(insn, 9);
a7812ae4 1912 dest = tcg_temp_new();
e6e5906b 1913 if (insn & 0x100) {
d4d79bb1 1914 SRC_EA(env, src, OS_LONG, 0, &addr);
e1f3808e 1915 tcg_gen_or_i32(dest, src, reg);
d4d79bb1 1916 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b 1917 } else {
d4d79bb1 1918 SRC_EA(env, src, OS_LONG, 0, NULL);
e1f3808e
PB
1919 tcg_gen_or_i32(dest, src, reg);
1920 tcg_gen_mov_i32(reg, dest);
e6e5906b 1921 }
5dbb6784 1922 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
1923}
1924
1925DISAS_INSN(suba)
1926{
e1f3808e
PB
1927 TCGv src;
1928 TCGv reg;
e6e5906b 1929
d4d79bb1 1930 SRC_EA(env, src, OS_LONG, 0, NULL);
e6e5906b 1931 reg = AREG(insn, 9);
e1f3808e 1932 tcg_gen_sub_i32(reg, reg, src);
e6e5906b
PB
1933}
1934
1935DISAS_INSN(subx)
1936{
e1f3808e
PB
1937 TCGv reg;
1938 TCGv src;
e6e5906b
PB
1939
1940 gen_flush_flags(s);
1941 reg = DREG(insn, 9);
1942 src = DREG(insn, 0);
e1f3808e 1943 gen_helper_subx_cc(reg, cpu_env, reg, src);
e6e5906b
PB
1944}
1945
1946DISAS_INSN(mov3q)
1947{
e1f3808e 1948 TCGv src;
e6e5906b
PB
1949 int val;
1950
1951 val = (insn >> 9) & 7;
1952 if (val == 0)
1953 val = -1;
351326a6 1954 src = tcg_const_i32(val);
5dbb6784 1955 gen_logic_cc(s, src, OS_LONG);
d4d79bb1 1956 DEST_EA(env, insn, OS_LONG, src, NULL);
e6e5906b
PB
1957}
1958
1959DISAS_INSN(cmp)
1960{
e1f3808e
PB
1961 TCGv src;
1962 TCGv reg;
e6e5906b
PB
1963 int opsize;
1964
5dbb6784
LV
1965 opsize = insn_opsize(insn);
1966 SRC_EA(env, src, opsize, -1, NULL);
e6e5906b 1967 reg = DREG(insn, 9);
620c6cf6
RH
1968 gen_update_cc_add(reg, src);
1969 set_cc_op(s, CC_OP_CMP);
e6e5906b
PB
1970}
1971
1972DISAS_INSN(cmpa)
1973{
1974 int opsize;
e1f3808e
PB
1975 TCGv src;
1976 TCGv reg;
e6e5906b
PB
1977
1978 if (insn & 0x100) {
1979 opsize = OS_LONG;
1980 } else {
1981 opsize = OS_WORD;
1982 }
d4d79bb1 1983 SRC_EA(env, src, opsize, 1, NULL);
e6e5906b 1984 reg = AREG(insn, 9);
620c6cf6
RH
1985 gen_update_cc_add(reg, src);
1986 set_cc_op(s, CC_OP_CMP);
e6e5906b
PB
1987}
1988
1989DISAS_INSN(eor)
1990{
e1f3808e
PB
1991 TCGv src;
1992 TCGv reg;
1993 TCGv dest;
1994 TCGv addr;
e6e5906b 1995
d4d79bb1 1996 SRC_EA(env, src, OS_LONG, 0, &addr);
e6e5906b 1997 reg = DREG(insn, 9);
a7812ae4 1998 dest = tcg_temp_new();
e1f3808e 1999 tcg_gen_xor_i32(dest, src, reg);
5dbb6784 2000 gen_logic_cc(s, dest, OS_LONG);
d4d79bb1 2001 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b
PB
2002}
2003
2004DISAS_INSN(and)
2005{
e1f3808e
PB
2006 TCGv src;
2007 TCGv reg;
2008 TCGv dest;
2009 TCGv addr;
e6e5906b
PB
2010
2011 reg = DREG(insn, 9);
a7812ae4 2012 dest = tcg_temp_new();
e6e5906b 2013 if (insn & 0x100) {
d4d79bb1 2014 SRC_EA(env, src, OS_LONG, 0, &addr);
e1f3808e 2015 tcg_gen_and_i32(dest, src, reg);
d4d79bb1 2016 DEST_EA(env, insn, OS_LONG, dest, &addr);
e6e5906b 2017 } else {
d4d79bb1 2018 SRC_EA(env, src, OS_LONG, 0, NULL);
e1f3808e
PB
2019 tcg_gen_and_i32(dest, src, reg);
2020 tcg_gen_mov_i32(reg, dest);
e6e5906b 2021 }
5dbb6784 2022 gen_logic_cc(s, dest, OS_LONG);
e6e5906b
PB
2023}
2024
2025DISAS_INSN(adda)
2026{
e1f3808e
PB
2027 TCGv src;
2028 TCGv reg;
e6e5906b 2029
d4d79bb1 2030 SRC_EA(env, src, OS_LONG, 0, NULL);
e6e5906b 2031 reg = AREG(insn, 9);
e1f3808e 2032 tcg_gen_add_i32(reg, reg, src);
e6e5906b
PB
2033}
2034
2035DISAS_INSN(addx)
2036{
e1f3808e
PB
2037 TCGv reg;
2038 TCGv src;
e6e5906b
PB
2039
2040 gen_flush_flags(s);
2041 reg = DREG(insn, 9);
2042 src = DREG(insn, 0);
e1f3808e 2043 gen_helper_addx_cc(reg, cpu_env, reg, src);
e6e5906b
PB
2044}
2045
e1f3808e 2046/* TODO: This could be implemented without helper functions. */
e6e5906b
PB
2047DISAS_INSN(shift_im)
2048{
e1f3808e 2049 TCGv reg;
e6e5906b 2050 int tmp;
e1f3808e 2051 TCGv shift;
e6e5906b 2052
620c6cf6
RH
2053 set_cc_op(s, CC_OP_FLAGS);
2054
e6e5906b
PB
2055 reg = DREG(insn, 0);
2056 tmp = (insn >> 9) & 7;
2057 if (tmp == 0)
e1f3808e 2058 tmp = 8;
351326a6 2059 shift = tcg_const_i32(tmp);
e1f3808e 2060 /* No need to flush flags becuse we know we will set C flag. */
e6e5906b 2061 if (insn & 0x100) {
e1f3808e 2062 gen_helper_shl_cc(reg, cpu_env, reg, shift);
e6e5906b
PB
2063 } else {
2064 if (insn & 8) {
e1f3808e 2065 gen_helper_shr_cc(reg, cpu_env, reg, shift);
e6e5906b 2066 } else {
e1f3808e 2067 gen_helper_sar_cc(reg, cpu_env, reg, shift);
e6e5906b
PB
2068 }
2069 }
2070}
2071
2072DISAS_INSN(shift_reg)
2073{
e1f3808e
PB
2074 TCGv reg;
2075 TCGv shift;
e6e5906b
PB
2076
2077 reg = DREG(insn, 0);
e1f3808e 2078 shift = DREG(insn, 9);
e6e5906b 2079 if (insn & 0x100) {
e1f3808e 2080 gen_helper_shl_cc(reg, cpu_env, reg, shift);
e6e5906b
PB
2081 } else {
2082 if (insn & 8) {
e1f3808e 2083 gen_helper_shr_cc(reg, cpu_env, reg, shift);
e6e5906b 2084 } else {
e1f3808e 2085 gen_helper_sar_cc(reg, cpu_env, reg, shift);
e6e5906b
PB
2086 }
2087 }
620c6cf6 2088 set_cc_op(s, CC_OP_FLAGS);
e6e5906b
PB
2089}
2090
2091DISAS_INSN(ff1)
2092{
e1f3808e 2093 TCGv reg;
821f7e76 2094 reg = DREG(insn, 0);
5dbb6784 2095 gen_logic_cc(s, reg, OS_LONG);
e1f3808e 2096 gen_helper_ff1(reg, reg);
e6e5906b
PB
2097}
2098
e1f3808e 2099static TCGv gen_get_sr(DisasContext *s)
0633879f 2100{
e1f3808e
PB
2101 TCGv ccr;
2102 TCGv sr;
0633879f
PB
2103
2104 ccr = gen_get_ccr(s);
a7812ae4 2105 sr = tcg_temp_new();
e1f3808e
PB
2106 tcg_gen_andi_i32(sr, QREG_SR, 0xffe0);
2107 tcg_gen_or_i32(sr, sr, ccr);
0633879f
PB
2108 return sr;
2109}
2110
e6e5906b
PB
2111DISAS_INSN(strldsr)
2112{
2113 uint16_t ext;
2114 uint32_t addr;
2115
2116 addr = s->pc - 2;
28b68cd7 2117 ext = read_im16(env, s);
0633879f 2118 if (ext != 0x46FC) {
e6e5906b 2119 gen_exception(s, addr, EXCP_UNSUPPORTED);
0633879f
PB
2120 return;
2121 }
28b68cd7 2122 ext = read_im16(env, s);
0633879f 2123 if (IS_USER(s) || (ext & SR_S) == 0) {
e6e5906b 2124 gen_exception(s, addr, EXCP_PRIVILEGE);
0633879f
PB
2125 return;
2126 }
2127 gen_push(s, gen_get_sr(s));
2128 gen_set_sr_im(s, ext, 0);
e6e5906b
PB
2129}
2130
2131DISAS_INSN(move_from_sr)
2132{
e1f3808e 2133 TCGv sr;
0633879f 2134
7c0eb318 2135 if (IS_USER(s) && !m68k_feature(env, M68K_FEATURE_M68000)) {
0633879f
PB
2136 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2137 return;
2138 }
2139 sr = gen_get_sr(s);
7c0eb318 2140 DEST_EA(env, insn, OS_WORD, sr, NULL);
e6e5906b
PB
2141}
2142
2143DISAS_INSN(move_to_sr)
2144{
0633879f
PB
2145 if (IS_USER(s)) {
2146 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2147 return;
2148 }
620c6cf6 2149 gen_set_sr(env, s, insn, 0);
0633879f 2150 gen_lookup_tb(s);
e6e5906b
PB
2151}
2152
2153DISAS_INSN(move_from_usp)
2154{
0633879f
PB
2155 if (IS_USER(s)) {
2156 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2157 return;
2158 }
2a8327e8
GU
2159 tcg_gen_ld_i32(AREG(insn, 0), cpu_env,
2160 offsetof(CPUM68KState, sp[M68K_USP]));
e6e5906b
PB
2161}
2162
2163DISAS_INSN(move_to_usp)
2164{
0633879f
PB
2165 if (IS_USER(s)) {
2166 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2167 return;
2168 }
2a8327e8
GU
2169 tcg_gen_st_i32(AREG(insn, 0), cpu_env,
2170 offsetof(CPUM68KState, sp[M68K_USP]));
e6e5906b
PB
2171}
2172
2173DISAS_INSN(halt)
2174{
e1f3808e 2175 gen_exception(s, s->pc, EXCP_HALT_INSN);
e6e5906b
PB
2176}
2177
2178DISAS_INSN(stop)
2179{
0633879f
PB
2180 uint16_t ext;
2181
2182 if (IS_USER(s)) {
2183 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2184 return;
2185 }
2186
28b68cd7 2187 ext = read_im16(env, s);
0633879f
PB
2188
2189 gen_set_sr_im(s, ext, 0);
259186a7 2190 tcg_gen_movi_i32(cpu_halted, 1);
e1f3808e 2191 gen_exception(s, s->pc, EXCP_HLT);
e6e5906b
PB
2192}
2193
2194DISAS_INSN(rte)
2195{
0633879f
PB
2196 if (IS_USER(s)) {
2197 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2198 return;
2199 }
2200 gen_exception(s, s->pc - 2, EXCP_RTE);
e6e5906b
PB
2201}
2202
2203DISAS_INSN(movec)
2204{
0633879f 2205 uint16_t ext;
e1f3808e 2206 TCGv reg;
0633879f
PB
2207
2208 if (IS_USER(s)) {
2209 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2210 return;
2211 }
2212
28b68cd7 2213 ext = read_im16(env, s);
0633879f
PB
2214
2215 if (ext & 0x8000) {
2216 reg = AREG(ext, 12);
2217 } else {
2218 reg = DREG(ext, 12);
2219 }
e1f3808e 2220 gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg);
0633879f 2221 gen_lookup_tb(s);
e6e5906b
PB
2222}
2223
2224DISAS_INSN(intouch)
2225{
0633879f
PB
2226 if (IS_USER(s)) {
2227 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2228 return;
2229 }
2230 /* ICache fetch. Implement as no-op. */
e6e5906b
PB
2231}
2232
2233DISAS_INSN(cpushl)
2234{
0633879f
PB
2235 if (IS_USER(s)) {
2236 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2237 return;
2238 }
2239 /* Cache push/invalidate. Implement as no-op. */
e6e5906b
PB
2240}
2241
2242DISAS_INSN(wddata)
2243{
2244 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2245}
2246
2247DISAS_INSN(wdebug)
2248{
a47dddd7
AF
2249 M68kCPU *cpu = m68k_env_get_cpu(env);
2250
0633879f
PB
2251 if (IS_USER(s)) {
2252 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2253 return;
2254 }
2255 /* TODO: Implement wdebug. */
a47dddd7 2256 cpu_abort(CPU(cpu), "WDEBUG not implemented");
e6e5906b
PB
2257}
2258
2259DISAS_INSN(trap)
2260{
2261 gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf));
2262}
2263
2264/* ??? FP exceptions are not implemented. Most exceptions are deferred until
2265 immediately before the next FP instruction is executed. */
2266DISAS_INSN(fpu)
2267{
2268 uint16_t ext;
a7812ae4 2269 int32_t offset;
e6e5906b 2270 int opmode;
a7812ae4
PB
2271 TCGv_i64 src;
2272 TCGv_i64 dest;
2273 TCGv_i64 res;
2274 TCGv tmp32;
e6e5906b 2275 int round;
a7812ae4 2276 int set_dest;
e6e5906b
PB
2277 int opsize;
2278
28b68cd7 2279 ext = read_im16(env, s);
e6e5906b
PB
2280 opmode = ext & 0x7f;
2281 switch ((ext >> 13) & 7) {
2282 case 0: case 2:
2283 break;
2284 case 1:
2285 goto undef;
2286 case 3: /* fmove out */
2287 src = FREG(ext, 7);
a7812ae4 2288 tmp32 = tcg_temp_new_i32();
e6e5906b
PB
2289 /* fmove */
2290 /* ??? TODO: Proper behavior on overflow. */
2291 switch ((ext >> 10) & 7) {
2292 case 0:
2293 opsize = OS_LONG;
a7812ae4 2294 gen_helper_f64_to_i32(tmp32, cpu_env, src);
e6e5906b
PB
2295 break;
2296 case 1:
2297 opsize = OS_SINGLE;
a7812ae4 2298 gen_helper_f64_to_f32(tmp32, cpu_env, src);
e6e5906b
PB
2299 break;
2300 case 4:
2301 opsize = OS_WORD;
a7812ae4 2302 gen_helper_f64_to_i32(tmp32, cpu_env, src);
e6e5906b 2303 break;
a7812ae4
PB
2304 case 5: /* OS_DOUBLE */
2305 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
c59b97aa 2306 switch ((insn >> 3) & 7) {
a7812ae4
PB
2307 case 2:
2308 case 3:
243ee8f7 2309 break;
a7812ae4
PB
2310 case 4:
2311 tcg_gen_addi_i32(tmp32, tmp32, -8);
2312 break;
2313 case 5:
d4d79bb1 2314 offset = cpu_ldsw_code(env, s->pc);
a7812ae4
PB
2315 s->pc += 2;
2316 tcg_gen_addi_i32(tmp32, tmp32, offset);
2317 break;
2318 default:
2319 goto undef;
2320 }
2321 gen_store64(s, tmp32, src);
c59b97aa 2322 switch ((insn >> 3) & 7) {
a7812ae4
PB
2323 case 3:
2324 tcg_gen_addi_i32(tmp32, tmp32, 8);
2325 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2326 break;
2327 case 4:
2328 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2329 break;
2330 }
2331 tcg_temp_free_i32(tmp32);
2332 return;
e6e5906b
PB
2333 case 6:
2334 opsize = OS_BYTE;
a7812ae4 2335 gen_helper_f64_to_i32(tmp32, cpu_env, src);
e6e5906b
PB
2336 break;
2337 default:
2338 goto undef;
2339 }
d4d79bb1 2340 DEST_EA(env, insn, opsize, tmp32, NULL);
a7812ae4 2341 tcg_temp_free_i32(tmp32);
e6e5906b
PB
2342 return;
2343 case 4: /* fmove to control register. */
2344 switch ((ext >> 10) & 7) {
2345 case 4: /* FPCR */
2346 /* Not implemented. Ignore writes. */
2347 break;
2348 case 1: /* FPIAR */
2349 case 2: /* FPSR */
2350 default:
2351 cpu_abort(NULL, "Unimplemented: fmove to control %d",
2352 (ext >> 10) & 7);
2353 }
2354 break;
2355 case 5: /* fmove from control register. */
2356 switch ((ext >> 10) & 7) {
2357 case 4: /* FPCR */
2358 /* Not implemented. Always return zero. */
351326a6 2359 tmp32 = tcg_const_i32(0);
e6e5906b
PB
2360 break;
2361 case 1: /* FPIAR */
2362 case 2: /* FPSR */
2363 default:
2364 cpu_abort(NULL, "Unimplemented: fmove from control %d",
2365 (ext >> 10) & 7);
2366 goto undef;
2367 }
d4d79bb1 2368 DEST_EA(env, insn, OS_LONG, tmp32, NULL);
e6e5906b 2369 break;
5fafdf24 2370 case 6: /* fmovem */
e6e5906b
PB
2371 case 7:
2372 {
e1f3808e
PB
2373 TCGv addr;
2374 uint16_t mask;
2375 int i;
2376 if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0)
2377 goto undef;
d4d79bb1 2378 tmp32 = gen_lea(env, s, insn, OS_LONG);
a7812ae4 2379 if (IS_NULL_QREG(tmp32)) {
e1f3808e
PB
2380 gen_addr_fault(s);
2381 return;
2382 }
a7812ae4
PB
2383 addr = tcg_temp_new_i32();
2384 tcg_gen_mov_i32(addr, tmp32);
e1f3808e
PB
2385 mask = 0x80;
2386 for (i = 0; i < 8; i++) {
2387 if (ext & mask) {
e1f3808e
PB
2388 dest = FREG(i, 0);
2389 if (ext & (1 << 13)) {
2390 /* store */
2391 tcg_gen_qemu_stf64(dest, addr, IS_USER(s));
2392 } else {
2393 /* load */
2394 tcg_gen_qemu_ldf64(dest, addr, IS_USER(s));
2395 }
2396 if (ext & (mask - 1))
2397 tcg_gen_addi_i32(addr, addr, 8);
e6e5906b 2398 }
e1f3808e 2399 mask >>= 1;
e6e5906b 2400 }
18307f26 2401 tcg_temp_free_i32(addr);
e6e5906b
PB
2402 }
2403 return;
2404 }
2405 if (ext & (1 << 14)) {
e6e5906b
PB
2406 /* Source effective address. */
2407 switch ((ext >> 10) & 7) {
2408 case 0: opsize = OS_LONG; break;
2409 case 1: opsize = OS_SINGLE; break;
2410 case 4: opsize = OS_WORD; break;
2411 case 5: opsize = OS_DOUBLE; break;
2412 case 6: opsize = OS_BYTE; break;
2413 default:
2414 goto undef;
2415 }
e6e5906b 2416 if (opsize == OS_DOUBLE) {
a7812ae4
PB
2417 tmp32 = tcg_temp_new_i32();
2418 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
c59b97aa 2419 switch ((insn >> 3) & 7) {
a7812ae4
PB
2420 case 2:
2421 case 3:
243ee8f7 2422 break;
a7812ae4
PB
2423 case 4:
2424 tcg_gen_addi_i32(tmp32, tmp32, -8);
2425 break;
2426 case 5:
d4d79bb1 2427 offset = cpu_ldsw_code(env, s->pc);
a7812ae4
PB
2428 s->pc += 2;
2429 tcg_gen_addi_i32(tmp32, tmp32, offset);
2430 break;
2431 case 7:
d4d79bb1 2432 offset = cpu_ldsw_code(env, s->pc);
a7812ae4
PB
2433 offset += s->pc - 2;
2434 s->pc += 2;
2435 tcg_gen_addi_i32(tmp32, tmp32, offset);
2436 break;
2437 default:
2438 goto undef;
2439 }
2440 src = gen_load64(s, tmp32);
c59b97aa 2441 switch ((insn >> 3) & 7) {
a7812ae4
PB
2442 case 3:
2443 tcg_gen_addi_i32(tmp32, tmp32, 8);
2444 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2445 break;
2446 case 4:
2447 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2448 break;
2449 }
2450 tcg_temp_free_i32(tmp32);
e6e5906b 2451 } else {
d4d79bb1 2452 SRC_EA(env, tmp32, opsize, 1, NULL);
a7812ae4 2453 src = tcg_temp_new_i64();
e6e5906b
PB
2454 switch (opsize) {
2455 case OS_LONG:
2456 case OS_WORD:
2457 case OS_BYTE:
a7812ae4 2458 gen_helper_i32_to_f64(src, cpu_env, tmp32);
e6e5906b
PB
2459 break;
2460 case OS_SINGLE:
a7812ae4 2461 gen_helper_f32_to_f64(src, cpu_env, tmp32);
e6e5906b
PB
2462 break;
2463 }
2464 }
2465 } else {
2466 /* Source register. */
2467 src = FREG(ext, 10);
2468 }
2469 dest = FREG(ext, 7);
a7812ae4 2470 res = tcg_temp_new_i64();
e6e5906b 2471 if (opmode != 0x3a)
e1f3808e 2472 tcg_gen_mov_f64(res, dest);
e6e5906b 2473 round = 1;
a7812ae4 2474 set_dest = 1;
e6e5906b
PB
2475 switch (opmode) {
2476 case 0: case 0x40: case 0x44: /* fmove */
e1f3808e 2477 tcg_gen_mov_f64(res, src);
e6e5906b
PB
2478 break;
2479 case 1: /* fint */
e1f3808e 2480 gen_helper_iround_f64(res, cpu_env, src);
e6e5906b
PB
2481 round = 0;
2482 break;
2483 case 3: /* fintrz */
e1f3808e 2484 gen_helper_itrunc_f64(res, cpu_env, src);
e6e5906b
PB
2485 round = 0;
2486 break;
2487 case 4: case 0x41: case 0x45: /* fsqrt */
e1f3808e 2488 gen_helper_sqrt_f64(res, cpu_env, src);
e6e5906b
PB
2489 break;
2490 case 0x18: case 0x58: case 0x5c: /* fabs */
e1f3808e 2491 gen_helper_abs_f64(res, src);
e6e5906b
PB
2492 break;
2493 case 0x1a: case 0x5a: case 0x5e: /* fneg */
e1f3808e 2494 gen_helper_chs_f64(res, src);
e6e5906b
PB
2495 break;
2496 case 0x20: case 0x60: case 0x64: /* fdiv */
e1f3808e 2497 gen_helper_div_f64(res, cpu_env, res, src);
e6e5906b
PB
2498 break;
2499 case 0x22: case 0x62: case 0x66: /* fadd */
e1f3808e 2500 gen_helper_add_f64(res, cpu_env, res, src);
e6e5906b
PB
2501 break;
2502 case 0x23: case 0x63: case 0x67: /* fmul */
e1f3808e 2503 gen_helper_mul_f64(res, cpu_env, res, src);
e6e5906b
PB
2504 break;
2505 case 0x28: case 0x68: case 0x6c: /* fsub */
e1f3808e 2506 gen_helper_sub_f64(res, cpu_env, res, src);
e6e5906b
PB
2507 break;
2508 case 0x38: /* fcmp */
e1f3808e 2509 gen_helper_sub_cmp_f64(res, cpu_env, res, src);
a7812ae4 2510 set_dest = 0;
e6e5906b
PB
2511 round = 0;
2512 break;
2513 case 0x3a: /* ftst */
e1f3808e 2514 tcg_gen_mov_f64(res, src);
a7812ae4 2515 set_dest = 0;
e6e5906b
PB
2516 round = 0;
2517 break;
2518 default:
2519 goto undef;
2520 }
a7812ae4
PB
2521 if (ext & (1 << 14)) {
2522 tcg_temp_free_i64(src);
2523 }
e6e5906b
PB
2524 if (round) {
2525 if (opmode & 0x40) {
2526 if ((opmode & 0x4) != 0)
2527 round = 0;
2528 } else if ((s->fpcr & M68K_FPCR_PREC) == 0) {
2529 round = 0;
2530 }
2531 }
2532 if (round) {
a7812ae4 2533 TCGv tmp = tcg_temp_new_i32();
e1f3808e
PB
2534 gen_helper_f64_to_f32(tmp, cpu_env, res);
2535 gen_helper_f32_to_f64(res, cpu_env, tmp);
a7812ae4 2536 tcg_temp_free_i32(tmp);
5fafdf24 2537 }
e1f3808e 2538 tcg_gen_mov_f64(QREG_FP_RESULT, res);
a7812ae4 2539 if (set_dest) {
e1f3808e 2540 tcg_gen_mov_f64(dest, res);
e6e5906b 2541 }
a7812ae4 2542 tcg_temp_free_i64(res);
e6e5906b
PB
2543 return;
2544undef:
a7812ae4 2545 /* FIXME: Is this right for offset addressing modes? */
e6e5906b 2546 s->pc -= 2;
d4d79bb1 2547 disas_undef_fpu(env, s, insn);
e6e5906b
PB
2548}
2549
2550DISAS_INSN(fbcc)
2551{
2552 uint32_t offset;
2553 uint32_t addr;
e1f3808e 2554 TCGv flag;
42a268c2 2555 TCGLabel *l1;
e6e5906b
PB
2556
2557 addr = s->pc;
d4d79bb1 2558 offset = cpu_ldsw_code(env, s->pc);
e6e5906b
PB
2559 s->pc += 2;
2560 if (insn & (1 << 6)) {
28b68cd7 2561 offset = (offset << 16) | read_im16(env, s);
e6e5906b
PB
2562 }
2563
2564 l1 = gen_new_label();
2565 /* TODO: Raise BSUN exception. */
a7812ae4 2566 flag = tcg_temp_new();
e1f3808e 2567 gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT);
e6e5906b
PB
2568 /* Jump to l1 if condition is true. */
2569 switch (insn & 0xf) {
2570 case 0: /* f */
2571 break;
2572 case 1: /* eq (=0) */
e1f3808e 2573 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2574 break;
2575 case 2: /* ogt (=1) */
e1f3808e 2576 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1);
e6e5906b
PB
2577 break;
2578 case 3: /* oge (=0 or =1) */
e1f3808e 2579 tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1);
e6e5906b
PB
2580 break;
2581 case 4: /* olt (=-1) */
e1f3808e 2582 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2583 break;
2584 case 5: /* ole (=-1 or =0) */
e1f3808e 2585 tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2586 break;
2587 case 6: /* ogl (=-1 or =1) */
e1f3808e
PB
2588 tcg_gen_andi_i32(flag, flag, 1);
2589 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2590 break;
2591 case 7: /* or (=2) */
e1f3808e 2592 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1);
e6e5906b
PB
2593 break;
2594 case 8: /* un (<2) */
e1f3808e 2595 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1);
e6e5906b
PB
2596 break;
2597 case 9: /* ueq (=0 or =2) */
e1f3808e
PB
2598 tcg_gen_andi_i32(flag, flag, 1);
2599 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2600 break;
2601 case 10: /* ugt (>0) */
e1f3808e 2602 tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2603 break;
2604 case 11: /* uge (>=0) */
e1f3808e 2605 tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2606 break;
2607 case 12: /* ult (=-1 or =2) */
e1f3808e 2608 tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1);
e6e5906b
PB
2609 break;
2610 case 13: /* ule (!=1) */
e1f3808e 2611 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1);
e6e5906b
PB
2612 break;
2613 case 14: /* ne (!=0) */
e1f3808e 2614 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
e6e5906b
PB
2615 break;
2616 case 15: /* t */
e1f3808e 2617 tcg_gen_br(l1);
e6e5906b
PB
2618 break;
2619 }
2620 gen_jmp_tb(s, 0, s->pc);
2621 gen_set_label(l1);
2622 gen_jmp_tb(s, 1, addr + offset);
2623}
2624
0633879f
PB
2625DISAS_INSN(frestore)
2626{
a47dddd7
AF
2627 M68kCPU *cpu = m68k_env_get_cpu(env);
2628
0633879f 2629 /* TODO: Implement frestore. */
a47dddd7 2630 cpu_abort(CPU(cpu), "FRESTORE not implemented");
0633879f
PB
2631}
2632
2633DISAS_INSN(fsave)
2634{
a47dddd7
AF
2635 M68kCPU *cpu = m68k_env_get_cpu(env);
2636
0633879f 2637 /* TODO: Implement fsave. */
a47dddd7 2638 cpu_abort(CPU(cpu), "FSAVE not implemented");
0633879f
PB
2639}
2640
e1f3808e 2641static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper)
acf930aa 2642{
a7812ae4 2643 TCGv tmp = tcg_temp_new();
acf930aa
PB
2644 if (s->env->macsr & MACSR_FI) {
2645 if (upper)
e1f3808e 2646 tcg_gen_andi_i32(tmp, val, 0xffff0000);
acf930aa 2647 else
e1f3808e 2648 tcg_gen_shli_i32(tmp, val, 16);
acf930aa
PB
2649 } else if (s->env->macsr & MACSR_SU) {
2650 if (upper)
e1f3808e 2651 tcg_gen_sari_i32(tmp, val, 16);
acf930aa 2652 else
e1f3808e 2653 tcg_gen_ext16s_i32(tmp, val);
acf930aa
PB
2654 } else {
2655 if (upper)
e1f3808e 2656 tcg_gen_shri_i32(tmp, val, 16);
acf930aa 2657 else
e1f3808e 2658 tcg_gen_ext16u_i32(tmp, val);
acf930aa
PB
2659 }
2660 return tmp;
2661}
2662
e1f3808e
PB
2663static void gen_mac_clear_flags(void)
2664{
2665 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR,
2666 ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV));
2667}
2668
acf930aa
PB
2669DISAS_INSN(mac)
2670{
e1f3808e
PB
2671 TCGv rx;
2672 TCGv ry;
acf930aa
PB
2673 uint16_t ext;
2674 int acc;
e1f3808e
PB
2675 TCGv tmp;
2676 TCGv addr;
2677 TCGv loadval;
acf930aa 2678 int dual;
e1f3808e
PB
2679 TCGv saved_flags;
2680
a7812ae4
PB
2681 if (!s->done_mac) {
2682 s->mactmp = tcg_temp_new_i64();
2683 s->done_mac = 1;
2684 }
acf930aa 2685
28b68cd7 2686 ext = read_im16(env, s);
acf930aa
PB
2687
2688 acc = ((insn >> 7) & 1) | ((ext >> 3) & 2);
2689 dual = ((insn & 0x30) != 0 && (ext & 3) != 0);
d315c888 2690 if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) {
d4d79bb1 2691 disas_undef(env, s, insn);
d315c888
PB
2692 return;
2693 }
acf930aa
PB
2694 if (insn & 0x30) {
2695 /* MAC with load. */
d4d79bb1 2696 tmp = gen_lea(env, s, insn, OS_LONG);
a7812ae4 2697 addr = tcg_temp_new();
e1f3808e 2698 tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK);
acf930aa
PB
2699 /* Load the value now to ensure correct exception behavior.
2700 Perform writeback after reading the MAC inputs. */
2701 loadval = gen_load(s, OS_LONG, addr, 0);
2702
2703 acc ^= 1;
2704 rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12);
2705 ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0);
2706 } else {
e1f3808e 2707 loadval = addr = NULL_QREG;
acf930aa
PB
2708 rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
2709 ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
2710 }
2711
e1f3808e
PB
2712 gen_mac_clear_flags();
2713#if 0
acf930aa 2714 l1 = -1;
e1f3808e 2715 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
2716 if ((s->env->macsr & MACSR_OMC) != 0 && !dual) {
2717 /* Skip the multiply if we know we will ignore it. */
2718 l1 = gen_new_label();
a7812ae4 2719 tmp = tcg_temp_new();
e1f3808e 2720 tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8));
acf930aa
PB
2721 gen_op_jmp_nz32(tmp, l1);
2722 }
e1f3808e 2723#endif
acf930aa
PB
2724
2725 if ((ext & 0x0800) == 0) {
2726 /* Word. */
2727 rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0);
2728 ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0);
2729 }
2730 if (s->env->macsr & MACSR_FI) {
e1f3808e 2731 gen_helper_macmulf(s->mactmp, cpu_env, rx, ry);
acf930aa
PB
2732 } else {
2733 if (s->env->macsr & MACSR_SU)
e1f3808e 2734 gen_helper_macmuls(s->mactmp, cpu_env, rx, ry);
acf930aa 2735 else
e1f3808e 2736 gen_helper_macmulu(s->mactmp, cpu_env, rx, ry);
acf930aa
PB
2737 switch ((ext >> 9) & 3) {
2738 case 1:
e1f3808e 2739 tcg_gen_shli_i64(s->mactmp, s->mactmp, 1);
acf930aa
PB
2740 break;
2741 case 3:
e1f3808e 2742 tcg_gen_shri_i64(s->mactmp, s->mactmp, 1);
acf930aa
PB
2743 break;
2744 }
2745 }
2746
2747 if (dual) {
2748 /* Save the overflow flag from the multiply. */
a7812ae4 2749 saved_flags = tcg_temp_new();
e1f3808e
PB
2750 tcg_gen_mov_i32(saved_flags, QREG_MACSR);
2751 } else {
2752 saved_flags = NULL_QREG;
acf930aa
PB
2753 }
2754
e1f3808e
PB
2755#if 0
2756 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
2757 if ((s->env->macsr & MACSR_OMC) != 0 && dual) {
2758 /* Skip the accumulate if the value is already saturated. */
2759 l1 = gen_new_label();
a7812ae4 2760 tmp = tcg_temp_new();
351326a6 2761 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
acf930aa
PB
2762 gen_op_jmp_nz32(tmp, l1);
2763 }
e1f3808e 2764#endif
acf930aa
PB
2765
2766 if (insn & 0x100)
e1f3808e 2767 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 2768 else
e1f3808e 2769 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa
PB
2770
2771 if (s->env->macsr & MACSR_FI)
e1f3808e 2772 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
acf930aa 2773 else if (s->env->macsr & MACSR_SU)
e1f3808e 2774 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
acf930aa 2775 else
e1f3808e 2776 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
acf930aa 2777
e1f3808e
PB
2778#if 0
2779 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
2780 if (l1 != -1)
2781 gen_set_label(l1);
e1f3808e 2782#endif
acf930aa
PB
2783
2784 if (dual) {
2785 /* Dual accumulate variant. */
2786 acc = (ext >> 2) & 3;
2787 /* Restore the overflow flag from the multiplier. */
e1f3808e
PB
2788 tcg_gen_mov_i32(QREG_MACSR, saved_flags);
2789#if 0
2790 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
2791 if ((s->env->macsr & MACSR_OMC) != 0) {
2792 /* Skip the accumulate if the value is already saturated. */
2793 l1 = gen_new_label();
a7812ae4 2794 tmp = tcg_temp_new();
351326a6 2795 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
acf930aa
PB
2796 gen_op_jmp_nz32(tmp, l1);
2797 }
e1f3808e 2798#endif
acf930aa 2799 if (ext & 2)
e1f3808e 2800 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 2801 else
e1f3808e 2802 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
acf930aa 2803 if (s->env->macsr & MACSR_FI)
e1f3808e 2804 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
acf930aa 2805 else if (s->env->macsr & MACSR_SU)
e1f3808e 2806 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
acf930aa 2807 else
e1f3808e
PB
2808 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
2809#if 0
2810 /* Disabled because conditional branches clobber temporary vars. */
acf930aa
PB
2811 if (l1 != -1)
2812 gen_set_label(l1);
e1f3808e 2813#endif
acf930aa 2814 }
e1f3808e 2815 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc));
acf930aa
PB
2816
2817 if (insn & 0x30) {
e1f3808e 2818 TCGv rw;
acf930aa 2819 rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
e1f3808e 2820 tcg_gen_mov_i32(rw, loadval);
acf930aa
PB
2821 /* FIXME: Should address writeback happen with the masked or
2822 unmasked value? */
2823 switch ((insn >> 3) & 7) {
2824 case 3: /* Post-increment. */
e1f3808e 2825 tcg_gen_addi_i32(AREG(insn, 0), addr, 4);
acf930aa
PB
2826 break;
2827 case 4: /* Pre-decrement. */
e1f3808e 2828 tcg_gen_mov_i32(AREG(insn, 0), addr);
acf930aa
PB
2829 }
2830 }
2831}
2832
2833DISAS_INSN(from_mac)
2834{
e1f3808e 2835 TCGv rx;
a7812ae4 2836 TCGv_i64 acc;
e1f3808e 2837 int accnum;
acf930aa
PB
2838
2839 rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e
PB
2840 accnum = (insn >> 9) & 3;
2841 acc = MACREG(accnum);
acf930aa 2842 if (s->env->macsr & MACSR_FI) {
a7812ae4 2843 gen_helper_get_macf(rx, cpu_env, acc);
acf930aa 2844 } else if ((s->env->macsr & MACSR_OMC) == 0) {
ecc7b3aa 2845 tcg_gen_extrl_i64_i32(rx, acc);
acf930aa 2846 } else if (s->env->macsr & MACSR_SU) {
e1f3808e 2847 gen_helper_get_macs(rx, acc);
acf930aa 2848 } else {
e1f3808e
PB
2849 gen_helper_get_macu(rx, acc);
2850 }
2851 if (insn & 0x40) {
2852 tcg_gen_movi_i64(acc, 0);
2853 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
acf930aa 2854 }
acf930aa
PB
2855}
2856
2857DISAS_INSN(move_mac)
2858{
e1f3808e 2859 /* FIXME: This can be done without a helper. */
acf930aa 2860 int src;
e1f3808e 2861 TCGv dest;
acf930aa 2862 src = insn & 3;
e1f3808e
PB
2863 dest = tcg_const_i32((insn >> 9) & 3);
2864 gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src));
2865 gen_mac_clear_flags();
2866 gen_helper_mac_set_flags(cpu_env, dest);
acf930aa
PB
2867}
2868
2869DISAS_INSN(from_macsr)
2870{
e1f3808e 2871 TCGv reg;
acf930aa
PB
2872
2873 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 2874 tcg_gen_mov_i32(reg, QREG_MACSR);
acf930aa
PB
2875}
2876
2877DISAS_INSN(from_mask)
2878{
e1f3808e 2879 TCGv reg;
acf930aa 2880 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 2881 tcg_gen_mov_i32(reg, QREG_MAC_MASK);
acf930aa
PB
2882}
2883
2884DISAS_INSN(from_mext)
2885{
e1f3808e
PB
2886 TCGv reg;
2887 TCGv acc;
acf930aa 2888 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
e1f3808e 2889 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
acf930aa 2890 if (s->env->macsr & MACSR_FI)
e1f3808e 2891 gen_helper_get_mac_extf(reg, cpu_env, acc);
acf930aa 2892 else
e1f3808e 2893 gen_helper_get_mac_exti(reg, cpu_env, acc);
acf930aa
PB
2894}
2895
2896DISAS_INSN(macsr_to_ccr)
2897{
620c6cf6
RH
2898 TCGv tmp = tcg_temp_new();
2899 tcg_gen_andi_i32(tmp, QREG_MACSR, 0xf);
2900 gen_helper_set_sr(cpu_env, tmp);
2901 tcg_temp_free(tmp);
9fdb533f 2902 set_cc_op(s, CC_OP_FLAGS);
acf930aa
PB
2903}
2904
2905DISAS_INSN(to_mac)
2906{
a7812ae4 2907 TCGv_i64 acc;
e1f3808e
PB
2908 TCGv val;
2909 int accnum;
2910 accnum = (insn >> 9) & 3;
2911 acc = MACREG(accnum);
d4d79bb1 2912 SRC_EA(env, val, OS_LONG, 0, NULL);
acf930aa 2913 if (s->env->macsr & MACSR_FI) {
e1f3808e
PB
2914 tcg_gen_ext_i32_i64(acc, val);
2915 tcg_gen_shli_i64(acc, acc, 8);
acf930aa 2916 } else if (s->env->macsr & MACSR_SU) {
e1f3808e 2917 tcg_gen_ext_i32_i64(acc, val);
acf930aa 2918 } else {
e1f3808e 2919 tcg_gen_extu_i32_i64(acc, val);
acf930aa 2920 }
e1f3808e
PB
2921 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
2922 gen_mac_clear_flags();
2923 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum));
acf930aa
PB
2924}
2925
2926DISAS_INSN(to_macsr)
2927{
e1f3808e 2928 TCGv val;
d4d79bb1 2929 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 2930 gen_helper_set_macsr(cpu_env, val);
acf930aa
PB
2931 gen_lookup_tb(s);
2932}
2933
2934DISAS_INSN(to_mask)
2935{
e1f3808e 2936 TCGv val;
d4d79bb1 2937 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 2938 tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000);
acf930aa
PB
2939}
2940
2941DISAS_INSN(to_mext)
2942{
e1f3808e
PB
2943 TCGv val;
2944 TCGv acc;
d4d79bb1 2945 SRC_EA(env, val, OS_LONG, 0, NULL);
e1f3808e 2946 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
acf930aa 2947 if (s->env->macsr & MACSR_FI)
e1f3808e 2948 gen_helper_set_mac_extf(cpu_env, val, acc);
acf930aa 2949 else if (s->env->macsr & MACSR_SU)
e1f3808e 2950 gen_helper_set_mac_exts(cpu_env, val, acc);
acf930aa 2951 else
e1f3808e 2952 gen_helper_set_mac_extu(cpu_env, val, acc);
acf930aa
PB
2953}
2954
e6e5906b
PB
2955static disas_proc opcode_table[65536];
2956
2957static void
2958register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask)
2959{
2960 int i;
2961 int from;
2962 int to;
2963
2964 /* Sanity check. All set bits must be included in the mask. */
5fc4adf6
PB
2965 if (opcode & ~mask) {
2966 fprintf(stderr,
2967 "qemu internal error: bogus opcode definition %04x/%04x\n",
2968 opcode, mask);
e6e5906b 2969 abort();
5fc4adf6 2970 }
e6e5906b
PB
2971 /* This could probably be cleverer. For now just optimize the case where
2972 the top bits are known. */
2973 /* Find the first zero bit in the mask. */
2974 i = 0x8000;
2975 while ((i & mask) != 0)
2976 i >>= 1;
2977 /* Iterate over all combinations of this and lower bits. */
2978 if (i == 0)
2979 i = 1;
2980 else
2981 i <<= 1;
2982 from = opcode & ~(i - 1);
2983 to = from + i;
0633879f 2984 for (i = from; i < to; i++) {
e6e5906b
PB
2985 if ((i & mask) == opcode)
2986 opcode_table[i] = proc;
0633879f 2987 }
e6e5906b
PB
2988}
2989
2990/* Register m68k opcode handlers. Order is important.
2991 Later insn override earlier ones. */
0402f767 2992void register_m68k_insns (CPUM68KState *env)
e6e5906b 2993{
b2085257
JPAG
2994 /* Build the opcode table only once to avoid
2995 multithreading issues. */
2996 if (opcode_table[0] != NULL) {
2997 return;
2998 }
f076803b
LV
2999
3000 /* use BASE() for instruction available
3001 * for CF_ISA_A and M68000.
3002 */
3003#define BASE(name, opcode, mask) \
3004 register_opcode(disas_##name, 0x##opcode, 0x##mask)
d315c888 3005#define INSN(name, opcode, mask, feature) do { \
0402f767 3006 if (m68k_feature(env, M68K_FEATURE_##feature)) \
f076803b 3007 BASE(name, opcode, mask); \
d315c888 3008 } while(0)
f076803b 3009 BASE(undef, 0000, 0000);
0402f767 3010 INSN(arith_im, 0080, fff8, CF_ISA_A);
f076803b
LV
3011 INSN(arith_im, 0000, ff00, M68000);
3012 INSN(undef, 00c0, ffc0, M68000);
d315c888 3013 INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC);
f076803b
LV
3014 BASE(bitop_reg, 0100, f1c0);
3015 BASE(bitop_reg, 0140, f1c0);
3016 BASE(bitop_reg, 0180, f1c0);
3017 BASE(bitop_reg, 01c0, f1c0);
0402f767 3018 INSN(arith_im, 0280, fff8, CF_ISA_A);
f076803b
LV
3019 INSN(arith_im, 0200, ff00, M68000);
3020 INSN(undef, 02c0, ffc0, M68000);
d315c888 3021 INSN(byterev, 02c0, fff8, CF_ISA_APLUSC);
0402f767 3022 INSN(arith_im, 0480, fff8, CF_ISA_A);
f076803b
LV
3023 INSN(arith_im, 0400, ff00, M68000);
3024 INSN(undef, 04c0, ffc0, M68000);
3025 INSN(arith_im, 0600, ff00, M68000);
3026 INSN(undef, 06c0, ffc0, M68000);
d315c888 3027 INSN(ff1, 04c0, fff8, CF_ISA_APLUSC);
0402f767 3028 INSN(arith_im, 0680, fff8, CF_ISA_A);
0402f767 3029 INSN(arith_im, 0c00, ff38, CF_ISA_A);
f076803b
LV
3030 INSN(arith_im, 0c00, ff00, M68000);
3031 BASE(bitop_im, 0800, ffc0);
3032 BASE(bitop_im, 0840, ffc0);
3033 BASE(bitop_im, 0880, ffc0);
3034 BASE(bitop_im, 08c0, ffc0);
3035 INSN(arith_im, 0a80, fff8, CF_ISA_A);
3036 INSN(arith_im, 0a00, ff00, M68000);
3037 BASE(move, 1000, f000);
3038 BASE(move, 2000, f000);
3039 BASE(move, 3000, f000);
d315c888 3040 INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC);
0402f767
PB
3041 INSN(negx, 4080, fff8, CF_ISA_A);
3042 INSN(move_from_sr, 40c0, fff8, CF_ISA_A);
f076803b
LV
3043 INSN(move_from_sr, 40c0, ffc0, M68000);
3044 BASE(lea, 41c0, f1c0);
3045 BASE(clr, 4200, ff00);
3046 BASE(undef, 42c0, ffc0);
0402f767 3047 INSN(move_from_ccr, 42c0, fff8, CF_ISA_A);
7c0eb318 3048 INSN(move_from_ccr, 42c0, ffc0, M68000);
0402f767 3049 INSN(neg, 4480, fff8, CF_ISA_A);
f076803b
LV
3050 INSN(neg, 4400, ff00, M68000);
3051 INSN(undef, 44c0, ffc0, M68000);
3052 BASE(move_to_ccr, 44c0, ffc0);
0402f767 3053 INSN(not, 4680, fff8, CF_ISA_A);
f076803b
LV
3054 INSN(not, 4600, ff00, M68000);
3055 INSN(undef, 46c0, ffc0, M68000);
0402f767 3056 INSN(move_to_sr, 46c0, ffc0, CF_ISA_A);
f076803b
LV
3057 BASE(pea, 4840, ffc0);
3058 BASE(swap, 4840, fff8);
3059 BASE(movem, 48c0, fbc0);
3060 BASE(ext, 4880, fff8);
3061 BASE(ext, 48c0, fff8);
3062 BASE(ext, 49c0, fff8);
3063 BASE(tst, 4a00, ff00);
0402f767 3064 INSN(tas, 4ac0, ffc0, CF_ISA_B);
f076803b 3065 INSN(tas, 4ac0, ffc0, M68000);
0402f767
PB
3066 INSN(halt, 4ac8, ffff, CF_ISA_A);
3067 INSN(pulse, 4acc, ffff, CF_ISA_A);
f076803b 3068 BASE(illegal, 4afc, ffff);
0402f767 3069 INSN(mull, 4c00, ffc0, CF_ISA_A);
f076803b 3070 INSN(mull, 4c00, ffc0, LONG_MULDIV);
0402f767 3071 INSN(divl, 4c40, ffc0, CF_ISA_A);
f076803b 3072 INSN(divl, 4c40, ffc0, LONG_MULDIV);
0402f767 3073 INSN(sats, 4c80, fff8, CF_ISA_B);
f076803b
LV
3074 BASE(trap, 4e40, fff0);
3075 BASE(link, 4e50, fff8);
3076 BASE(unlk, 4e58, fff8);
20dcee94
PB
3077 INSN(move_to_usp, 4e60, fff8, USP);
3078 INSN(move_from_usp, 4e68, fff8, USP);
f076803b
LV
3079 BASE(nop, 4e71, ffff);
3080 BASE(stop, 4e72, ffff);
3081 BASE(rte, 4e73, ffff);
3082 BASE(rts, 4e75, ffff);
0402f767 3083 INSN(movec, 4e7b, ffff, CF_ISA_A);
f076803b 3084 BASE(jump, 4e80, ffc0);
0402f767
PB
3085 INSN(jump, 4ec0, ffc0, CF_ISA_A);
3086 INSN(addsubq, 5180, f1c0, CF_ISA_A);
f076803b
LV
3087 INSN(jump, 4ec0, ffc0, M68000);
3088 INSN(addsubq, 5000, f080, M68000);
3089 INSN(addsubq, 5080, f0c0, M68000);
0402f767
PB
3090 INSN(scc, 50c0, f0f8, CF_ISA_A);
3091 INSN(addsubq, 5080, f1c0, CF_ISA_A);
3092 INSN(tpf, 51f8, fff8, CF_ISA_A);
d315c888
PB
3093
3094 /* Branch instructions. */
f076803b 3095 BASE(branch, 6000, f000);
d315c888 3096 /* Disable long branch instructions, then add back the ones we want. */
f076803b 3097 BASE(undef, 60ff, f0ff); /* All long branches. */
d315c888
PB
3098 INSN(branch, 60ff, f0ff, CF_ISA_B);
3099 INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */
3100 INSN(branch, 60ff, ffff, BRAL);
f076803b 3101 INSN(branch, 60ff, f0ff, BCCL);
d315c888 3102
f076803b 3103 BASE(moveq, 7000, f100);
0402f767 3104 INSN(mvzs, 7100, f100, CF_ISA_B);
f076803b
LV
3105 BASE(or, 8000, f000);
3106 BASE(divw, 80c0, f0c0);
3107 BASE(addsub, 9000, f000);
0402f767
PB
3108 INSN(subx, 9180, f1f8, CF_ISA_A);
3109 INSN(suba, 91c0, f1c0, CF_ISA_A);
acf930aa 3110
f076803b 3111 BASE(undef_mac, a000, f000);
acf930aa
PB
3112 INSN(mac, a000, f100, CF_EMAC);
3113 INSN(from_mac, a180, f9b0, CF_EMAC);
3114 INSN(move_mac, a110, f9fc, CF_EMAC);
3115 INSN(from_macsr,a980, f9f0, CF_EMAC);
3116 INSN(from_mask, ad80, fff0, CF_EMAC);
3117 INSN(from_mext, ab80, fbf0, CF_EMAC);
3118 INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC);
3119 INSN(to_mac, a100, f9c0, CF_EMAC);
3120 INSN(to_macsr, a900, ffc0, CF_EMAC);
3121 INSN(to_mext, ab00, fbc0, CF_EMAC);
3122 INSN(to_mask, ad00, ffc0, CF_EMAC);
3123
0402f767
PB
3124 INSN(mov3q, a140, f1c0, CF_ISA_B);
3125 INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */
3126 INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */
3127 INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */
3128 INSN(cmp, b080, f1c0, CF_ISA_A);
3129 INSN(cmpa, b1c0, f1c0, CF_ISA_A);
f076803b
LV
3130 INSN(cmp, b000, f100, M68000);
3131 INSN(eor, b100, f100, M68000);
3132 INSN(cmpa, b0c0, f0c0, M68000);
0402f767 3133 INSN(eor, b180, f1c0, CF_ISA_A);
f076803b
LV
3134 BASE(and, c000, f000);
3135 BASE(mulw, c0c0, f0c0);
3136 BASE(addsub, d000, f000);
0402f767
PB
3137 INSN(addx, d180, f1f8, CF_ISA_A);
3138 INSN(adda, d1c0, f1c0, CF_ISA_A);
f076803b 3139 INSN(adda, d0c0, f0c0, M68000);
0402f767
PB
3140 INSN(shift_im, e080, f0f0, CF_ISA_A);
3141 INSN(shift_reg, e0a0, f0f0, CF_ISA_A);
3142 INSN(undef_fpu, f000, f000, CF_ISA_A);
e6e5906b
PB
3143 INSN(fpu, f200, ffc0, CF_FPU);
3144 INSN(fbcc, f280, ffc0, CF_FPU);
0633879f
PB
3145 INSN(frestore, f340, ffc0, CF_FPU);
3146 INSN(fsave, f340, ffc0, CF_FPU);
0402f767
PB
3147 INSN(intouch, f340, ffc0, CF_ISA_A);
3148 INSN(cpushl, f428, ff38, CF_ISA_A);
3149 INSN(wddata, fb00, ff00, CF_ISA_A);
3150 INSN(wdebug, fbc0, ffc0, CF_ISA_A);
e6e5906b
PB
3151#undef INSN
3152}
3153
3154/* ??? Some of this implementation is not exception safe. We should always
3155 write back the result to memory before setting the condition codes. */
2b3e3cfe 3156static void disas_m68k_insn(CPUM68KState * env, DisasContext *s)
e6e5906b
PB
3157{
3158 uint16_t insn;
3159
28b68cd7 3160 insn = read_im16(env, s);
e6e5906b 3161
d4d79bb1 3162 opcode_table[insn](env, s, insn);
e6e5906b
PB
3163}
3164
e6e5906b 3165/* generate intermediate code for basic block 'tb'. */
4e5e1215 3166void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb)
e6e5906b 3167{
4e5e1215 3168 M68kCPU *cpu = m68k_env_get_cpu(env);
ed2803da 3169 CPUState *cs = CPU(cpu);
e6e5906b 3170 DisasContext dc1, *dc = &dc1;
e6e5906b
PB
3171 target_ulong pc_start;
3172 int pc_offset;
2e70f6ef
PB
3173 int num_insns;
3174 int max_insns;
e6e5906b
PB
3175
3176 /* generate intermediate code */
3177 pc_start = tb->pc;
3b46e624 3178
e6e5906b
PB
3179 dc->tb = tb;
3180
e6dbd3b3 3181 dc->env = env;
e6e5906b
PB
3182 dc->is_jmp = DISAS_NEXT;
3183 dc->pc = pc_start;
3184 dc->cc_op = CC_OP_DYNAMIC;
620c6cf6 3185 dc->cc_op_synced = 1;
ed2803da 3186 dc->singlestep_enabled = cs->singlestep_enabled;
e6e5906b 3187 dc->fpcr = env->fpcr;
0633879f 3188 dc->user = (env->sr & SR_S) == 0;
a7812ae4 3189 dc->done_mac = 0;
2e70f6ef
PB
3190 num_insns = 0;
3191 max_insns = tb->cflags & CF_COUNT_MASK;
190ce7fb 3192 if (max_insns == 0) {
2e70f6ef 3193 max_insns = CF_COUNT_MASK;
190ce7fb
RH
3194 }
3195 if (max_insns > TCG_MAX_INSNS) {
3196 max_insns = TCG_MAX_INSNS;
3197 }
2e70f6ef 3198
cd42d5b2 3199 gen_tb_start(tb);
e6e5906b 3200 do {
e6e5906b
PB
3201 pc_offset = dc->pc - pc_start;
3202 gen_throws_exception = NULL;
20a8856e 3203 tcg_gen_insn_start(dc->pc, dc->cc_op);
959082fc 3204 num_insns++;
667b8e29 3205
b933066a
RH
3206 if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
3207 gen_exception(dc, dc->pc, EXCP_DEBUG);
3208 dc->is_jmp = DISAS_JUMP;
522a0d4e
RH
3209 /* The address covered by the breakpoint must be included in
3210 [tb->pc, tb->pc + tb->size) in order to for it to be
3211 properly cleared -- thus we increment the PC here so that
3212 the logic setting tb->size below does the right thing. */
3213 dc->pc += 2;
b933066a
RH
3214 break;
3215 }
3216
959082fc 3217 if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
2e70f6ef 3218 gen_io_start();
667b8e29
RH
3219 }
3220
510ff0b7 3221 dc->insn_pc = dc->pc;
e6e5906b 3222 disas_m68k_insn(env, dc);
fe700adb 3223 } while (!dc->is_jmp && !tcg_op_buf_full() &&
ed2803da 3224 !cs->singlestep_enabled &&
1b530a6d 3225 !singlestep &&
2e70f6ef
PB
3226 (pc_offset) < (TARGET_PAGE_SIZE - 32) &&
3227 num_insns < max_insns);
e6e5906b 3228
2e70f6ef
PB
3229 if (tb->cflags & CF_LAST_IO)
3230 gen_io_end();
ed2803da 3231 if (unlikely(cs->singlestep_enabled)) {
e6e5906b
PB
3232 /* Make sure the pc is updated, and raise a debug exception. */
3233 if (!dc->is_jmp) {
9fdb533f 3234 update_cc_op(dc);
e1f3808e 3235 tcg_gen_movi_i32(QREG_PC, dc->pc);
e6e5906b 3236 }
31871141 3237 gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG));
e6e5906b
PB
3238 } else {
3239 switch(dc->is_jmp) {
3240 case DISAS_NEXT:
9fdb533f 3241 update_cc_op(dc);
e6e5906b
PB
3242 gen_jmp_tb(dc, 0, dc->pc);
3243 break;
3244 default:
3245 case DISAS_JUMP:
3246 case DISAS_UPDATE:
9fdb533f 3247 update_cc_op(dc);
e6e5906b 3248 /* indicate that the hash table must be used to find the next TB */
57fec1fe 3249 tcg_gen_exit_tb(0);
e6e5906b
PB
3250 break;
3251 case DISAS_TB_JUMP:
3252 /* nothing more to generate */
3253 break;
3254 }
3255 }
806f352d 3256 gen_tb_end(tb, num_insns);
e6e5906b
PB
3257
3258#ifdef DEBUG_DISAS
4910e6e4
RH
3259 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
3260 && qemu_log_in_addr_range(pc_start)) {
93fcfe39
AL
3261 qemu_log("----------------\n");
3262 qemu_log("IN: %s\n", lookup_symbol(pc_start));
d49190c4 3263 log_target_disas(cs, pc_start, dc->pc - pc_start, 0);
93fcfe39 3264 qemu_log("\n");
e6e5906b
PB
3265 }
3266#endif
4e5e1215
RH
3267 tb->size = dc->pc - pc_start;
3268 tb->icount = num_insns;
e6e5906b
PB
3269}
3270
878096ee
AF
3271void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
3272 int flags)
e6e5906b 3273{
878096ee
AF
3274 M68kCPU *cpu = M68K_CPU(cs);
3275 CPUM68KState *env = &cpu->env;
e6e5906b
PB
3276 int i;
3277 uint16_t sr;
3278 CPU_DoubleU u;
3279 for (i = 0; i < 8; i++)
3280 {
3281 u.d = env->fregs[i];
8e394cca
RH
3282 cpu_fprintf(f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n",
3283 i, env->dregs[i], i, env->aregs[i],
3284 i, u.l.upper, u.l.lower, *(double *)&u.d);
e6e5906b
PB
3285 }
3286 cpu_fprintf (f, "PC = %08x ", env->pc);
99c51448 3287 sr = env->sr | cpu_m68k_get_ccr(env);
8e394cca
RH
3288 cpu_fprintf(f, "SR = %04x %c%c%c%c%c ", sr, (sr & CCF_X) ? 'X' : '-',
3289 (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-',
3290 (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-');
8fc7cc58 3291 cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result);
e6e5906b
PB
3292}
3293
bad729e2
RH
3294void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb,
3295 target_ulong *data)
d2856f1a 3296{
20a8856e 3297 int cc_op = data[1];
bad729e2 3298 env->pc = data[0];
20a8856e
LV
3299 if (cc_op != CC_OP_DYNAMIC) {
3300 env->cc_op = cc_op;
3301 }
d2856f1a 3302}