]> git.proxmox.com Git - mirror_qemu.git/blame - target-microblaze/cpu.c
cpu: Change cpu_exec_init() arg to cpu, not env
[mirror_qemu.git] / target-microblaze / cpu.c
CommitLineData
b77f98ca
AF
1/*
2 * QEMU MicroBlaze CPU
3 *
61b6208f
AF
4 * Copyright (c) 2009 Edgar E. Iglesias
5 * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
b77f98ca 6 * Copyright (c) 2012 SUSE LINUX Products GmbH
73c69456 7 * Copyright (c) 2009 Edgar E. Iglesias, Axis Communications AB.
b77f98ca
AF
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2.1 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see
21 * <http://www.gnu.org/licenses/lgpl-2.1.html>
22 */
23
24#include "cpu.h"
25#include "qemu-common.h"
a1bff71c 26#include "hw/qdev-properties.h"
3ce8b2bc 27#include "migration/vmstate.h"
b77f98ca 28
72e38754
AF
29static const struct {
30 const char *name;
31 uint8_t version_id;
32} mb_cpu_lookup[] = {
33 /* These key value are as per MBV field in PVR0 */
34 {"5.00.a", 0x01},
35 {"5.00.b", 0x02},
36 {"5.00.c", 0x03},
37 {"6.00.a", 0x04},
38 {"6.00.b", 0x06},
39 {"7.00.a", 0x05},
40 {"7.00.b", 0x07},
41 {"7.10.a", 0x08},
42 {"7.10.b", 0x09},
43 {"7.10.c", 0x0a},
44 {"7.10.d", 0x0b},
45 {"7.20.a", 0x0c},
46 {"7.20.b", 0x0d},
47 {"7.20.c", 0x0e},
48 {"7.20.d", 0x0f},
49 {"7.30.a", 0x10},
50 {"7.30.b", 0x11},
51 {"8.00.a", 0x12},
52 {"8.00.b", 0x13},
53 {"8.10.a", 0x14},
54 {"8.20.a", 0x15},
55 {"8.20.b", 0x16},
56 {"8.30.a", 0x17},
57 {"8.40.a", 0x18},
58 {"8.40.b", 0x19},
59 {"8.50.a", 0x1A},
60 {"9.0", 0x1B},
61 {"9.1", 0x1D},
62 {"9.2", 0x1F},
63 {"9.3", 0x20},
64 {NULL, 0},
65};
b77f98ca 66
f45748f1
AF
67static void mb_cpu_set_pc(CPUState *cs, vaddr value)
68{
69 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
70
71 cpu->env.sregs[SR_PC] = value;
72}
73
8c2e1b00
AF
74static bool mb_cpu_has_work(CPUState *cs)
75{
76 return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
77}
78
73c69456
AF
79#ifndef CONFIG_USER_ONLY
80static void microblaze_cpu_set_irq(void *opaque, int irq, int level)
81{
82 MicroBlazeCPU *cpu = opaque;
83 CPUState *cs = CPU(cpu);
84 int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD;
85
86 if (level) {
87 cpu_interrupt(cs, type);
88 } else {
89 cpu_reset_interrupt(cs, type);
90 }
91}
92#endif
93
b77f98ca
AF
94/* CPUClass::reset() */
95static void mb_cpu_reset(CPUState *s)
96{
97 MicroBlazeCPU *cpu = MICROBLAZE_CPU(s);
98 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(cpu);
99 CPUMBState *env = &cpu->env;
100
101 mcc->parent_reset(s);
102
8bac2242 103 memset(env, 0, offsetof(CPUMBState, pvr));
8cc9b43f 104 env->res_addr = RES_ADDR_NONE;
00c8cb0a 105 tlb_flush(s, 1);
61b6208f
AF
106
107 /* Disable stack protector. */
108 env->shr = ~0;
109
8bac2242
AF
110#if defined(CONFIG_USER_ONLY)
111 /* start in user mode with interrupts enabled. */
112 env->sregs[SR_MSR] = MSR_EE | MSR_IE | MSR_VM | MSR_UM;
113#else
114 env->sregs[SR_MSR] = 0;
115 mmu_init(&env->mmu);
116 env->mmu.c_mmu = 3;
117 env->mmu.c_mmu_tlb_access = 3;
118 env->mmu.c_mmu_zones = 16;
119#endif
120}
121
122static void mb_cpu_realizefn(DeviceState *dev, Error **errp)
123{
124 CPUState *cs = CPU(dev);
125 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(dev);
126 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
127 CPUMBState *env = &cpu->env;
72e38754
AF
128 uint8_t version_code = 0;
129 int i = 0;
8bac2242
AF
130
131 qemu_init_vcpu(cs);
132
6fad9e98 133 env->pvr.regs[0] = PVR0_USE_BARREL_MASK \
61b6208f
AF
134 | PVR0_USE_DIV_MASK \
135 | PVR0_USE_HW_MUL_MASK \
136 | PVR0_USE_EXC_MASK \
137 | PVR0_USE_ICACHE_MASK \
138 | PVR0_USE_DCACHE_MASK \
61b6208f
AF
139 | (0xb << 8);
140 env->pvr.regs[2] = PVR2_D_OPB_MASK \
141 | PVR2_D_LMB_MASK \
142 | PVR2_I_OPB_MASK \
143 | PVR2_I_LMB_MASK \
144 | PVR2_USE_MSR_INSTR \
145 | PVR2_USE_PCMP_INSTR \
146 | PVR2_USE_BARREL_MASK \
147 | PVR2_USE_DIV_MASK \
148 | PVR2_USE_HW_MUL_MASK \
149 | PVR2_USE_MUL64_MASK \
61b6208f
AF
150 | PVR2_FPU_EXC_MASK \
151 | 0;
9aaaa181 152
72e38754
AF
153 for (i = 0; mb_cpu_lookup[i].name && cpu->cfg.version; i++) {
154 if (strcmp(mb_cpu_lookup[i].name, cpu->cfg.version) == 0) {
155 version_code = mb_cpu_lookup[i].version_id;
156 break;
157 }
158 }
159
160 if (!version_code) {
161 qemu_log("Invalid MicroBlaze version number: %s\n", cpu->cfg.version);
162 }
163
4e5d45ae 164 env->pvr.regs[0] |= (cpu->cfg.stackprot ? PVR0_SPROT_MASK : 0) |
71446123 165 (cpu->cfg.use_fpu ? PVR0_USE_FPU_MASK : 0) |
a88bbb00 166 (cpu->cfg.use_mmu ? PVR0_USE_MMU_MASK : 0) |
72e38754 167 (cpu->cfg.endi ? PVR0_ENDI_MASK : 0) |
6fad9e98
AF
168 (version_code << 16) |
169 (cpu->cfg.pvr == C_PVR_FULL ? PVR0_PVR_FULL_MASK : 0);
4e5d45ae 170
be67e9ab
AF
171 env->pvr.regs[2] |= (cpu->cfg.use_fpu ? PVR2_USE_FPU_MASK : 0) |
172 (cpu->cfg.use_fpu > 1 ? PVR2_USE_FPU2_MASK : 0);
9aaaa181 173
a6c3ed24
AF
174 env->pvr.regs[5] |= cpu->cfg.dcache_writeback ?
175 PVR5_DCACHE_WRITEBACK_MASK : 0;
176
61b6208f
AF
177 env->pvr.regs[10] = 0x0c000000; /* Default to spartan 3a dsp family. */
178 env->pvr.regs[11] = PVR11_USE_MMU | (16 << 17);
179
f27183ab 180 env->sregs[SR_PC] = cpu->cfg.base_vectors;
6d35556c 181
746b03b2
AF
182 mcc->parent_realize(dev, errp);
183}
184
d0e71ef5
AF
185static void mb_cpu_initfn(Object *obj)
186{
c05efcb1 187 CPUState *cs = CPU(obj);
d0e71ef5
AF
188 MicroBlazeCPU *cpu = MICROBLAZE_CPU(obj);
189 CPUMBState *env = &cpu->env;
cd0c24f9 190 static bool tcg_initialized;
d0e71ef5 191
c05efcb1 192 cs->env_ptr = env;
4bad9e39 193 cpu_exec_init(cs, &error_abort);
d0e71ef5
AF
194
195 set_float_rounding_mode(float_round_nearest_even, &env->fp_status);
cd0c24f9 196
73c69456
AF
197#ifndef CONFIG_USER_ONLY
198 /* Inbound IRQ and FIR lines */
199 qdev_init_gpio_in(DEVICE(cpu), microblaze_cpu_set_irq, 2);
200#endif
201
cd0c24f9
AF
202 if (tcg_enabled() && !tcg_initialized) {
203 tcg_initialized = true;
204 mb_tcg_init();
205 }
d0e71ef5
AF
206}
207
3ce8b2bc
AF
208static const VMStateDescription vmstate_mb_cpu = {
209 .name = "cpu",
210 .unmigratable = 1,
211};
212
a1bff71c 213static Property mb_properties[] = {
f27183ab 214 DEFINE_PROP_UINT32("base-vectors", MicroBlazeCPU, cfg.base_vectors, 0),
9aaaa181 215 DEFINE_PROP_BOOL("use-stack-protection", MicroBlazeCPU, cfg.stackprot,
f44c475c 216 false),
4e5d45ae
AF
217 /* If use-fpu > 0 - FPU is enabled
218 * If use-fpu = 2 - Floating point conversion and square root instructions
219 * are enabled
220 */
be67e9ab 221 DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU, cfg.use_fpu, 2),
71446123 222 DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU, cfg.use_mmu, true),
a6c3ed24
AF
223 DEFINE_PROP_BOOL("dcache-writeback", MicroBlazeCPU, cfg.dcache_writeback,
224 false),
a88bbb00 225 DEFINE_PROP_BOOL("endianness", MicroBlazeCPU, cfg.endi, false),
72e38754 226 DEFINE_PROP_STRING("version", MicroBlazeCPU, cfg.version),
6fad9e98 227 DEFINE_PROP_UINT8("pvr", MicroBlazeCPU, cfg.pvr, C_PVR_FULL),
a1bff71c
EI
228 DEFINE_PROP_END_OF_LIST(),
229};
230
b77f98ca
AF
231static void mb_cpu_class_init(ObjectClass *oc, void *data)
232{
3ce8b2bc 233 DeviceClass *dc = DEVICE_CLASS(oc);
b77f98ca
AF
234 CPUClass *cc = CPU_CLASS(oc);
235 MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_CLASS(oc);
236
746b03b2
AF
237 mcc->parent_realize = dc->realize;
238 dc->realize = mb_cpu_realizefn;
239
b77f98ca
AF
240 mcc->parent_reset = cc->reset;
241 cc->reset = mb_cpu_reset;
3ce8b2bc 242
8c2e1b00 243 cc->has_work = mb_cpu_has_work;
97a8ea5a 244 cc->do_interrupt = mb_cpu_do_interrupt;
29cd33d3 245 cc->cpu_exec_interrupt = mb_cpu_exec_interrupt;
878096ee 246 cc->dump_state = mb_cpu_dump_state;
f45748f1 247 cc->set_pc = mb_cpu_set_pc;
5b50e790
AF
248 cc->gdb_read_register = mb_cpu_gdb_read_register;
249 cc->gdb_write_register = mb_cpu_gdb_write_register;
7510454e
AF
250#ifdef CONFIG_USER_ONLY
251 cc->handle_mmu_fault = mb_cpu_handle_mmu_fault;
252#else
00b941e5
AF
253 cc->do_unassigned_access = mb_cpu_unassigned_access;
254 cc->get_phys_page_debug = mb_cpu_get_phys_page_debug;
255#endif
3ce8b2bc 256 dc->vmsd = &vmstate_mb_cpu;
a1bff71c 257 dc->props = mb_properties;
a0e372f0 258 cc->gdb_num_core_regs = 32 + 5;
b77f98ca
AF
259}
260
261static const TypeInfo mb_cpu_type_info = {
262 .name = TYPE_MICROBLAZE_CPU,
263 .parent = TYPE_CPU,
264 .instance_size = sizeof(MicroBlazeCPU),
d0e71ef5 265 .instance_init = mb_cpu_initfn,
b77f98ca
AF
266 .class_size = sizeof(MicroBlazeCPUClass),
267 .class_init = mb_cpu_class_init,
268};
269
270static void mb_cpu_register_types(void)
271{
272 type_register_static(&mb_cpu_type_info);
273}
274
275type_init(mb_cpu_register_types)